# **Frequency Generator & Integrated Buffers** ## **General Description** The ICS9248-81 is the single chip clock solution for Desktop/Notebook designs using the SIS style chipset. It provides all necessary clock signals for such a system. Spread spectrum may be enabled through I<sup>2</sup>C programming. Spread spectrum typically reduces system EMI by 8dB to 10dB. This simplifies EMI qualification without resorting to board design iterations or costly shielding. The ICS9248-81 employs a proprietary closed loop design, which tightly controls the percentage of spreading over process and temperature variations. Serial programming I<sup>2</sup>C interface allows changing functions, stop clock programming and frequency selection. The SD\_SEL latched input allows the SDRAM frequency to follow the CPUCLK frequency(SD\_SEL=1) or other clock frequencies (SD\_SEL=0) ## **Block Diagram** ## **Power Groups** VDDREF=REF[2:0],X1,X2 VDDPCI=PCICLK F,PCICLK[4:0] VDDSD/C = SDRAM [11:0], supply for PLL core, 24 MHz, 48MHz VDD/CPU=CPUCLK[3:1] VDDLAPIC=IOAPIC GNDFIX = Ground for fixed clock PLL and output buffers #### **Features** - Generates the following system clocks: - 3 CPU(2.5V/3.3V) up to 133.3MHz. - 6 PCI(3.3V) (including 1 free-running) - 13 SDRAMs(3.3V) up to 133.3MHz. - 3 REF (3.3V) @ 14.318MHz - 1 clock @ 24/14.3 MHz selectable output for SIO - 1 Fixed clock at 48MHz (3.3V) - -1 IOAPIC @ 2.5V/3.3V - Skew characteristics: - CPU CPU < 175ps - $SDRAM SDRAM \le 250ps$ - -CPU-SDRAM < 500ps - CPU(early) PCI: 1-4ns (typ. 3ns) - PCI − PCI < 500ps - Supports Spread Spectrum modulation $\pm 0.25~\&~\pm 0.5\%$ center spread - Serial I<sup>2</sup>C interface for Power Management, Frequency Select, Spread Spectrum. - Efficient Power management scheme through PCI, SDRAM, CPU STOP CLOCKS and PD#. - Uses external 14.318MHz crystal - 48 pin 300mil SSOP. ## **Pin Configuration** #### 48-Pin SSOP \* Internal Pull-up Resistor of 120K to 3.3V on indicated inputs Pentium is a trademark of Intel Corporation I<sup>2</sup>C is a trademark of Philips Corporation # **Pin Descriptions** | Pin number | Pin name | Type | Description | | |-------------------|--------------------|--------|----------------------------------------------------------------------------------|--| | 1 | VDDR/X | Power | Isolated 3.3 V power for crystal & reference | | | - | REF0 | Output | 3.3V, 14.318 MHz reference clock output. | | | 2 <sup>1,2</sup> | Mode | Input | Function select pin, 1=desk top mode, 0=mobile mode. Latched input. | | | 3,9,16,22, | | прис | | | | 27,33,39 | GND | Power | 3.3 V Ground | | | 4 | X1 | Input | 14.318 MHz crystal input | | | 5 | X2 | Output | 14.318 MHz crystal output | | | 6,14 | VDDPCI | Power | 3.3 V power for the PCI clock outputs | | | | FS1 | Input | Logic input frequency select bit. Input latched at power-on. | | | 7 <sup>1,2</sup> | PCICLK_F | Output | 3.3 V free running PCI clock output, will not be stopped by the PCI_STOP# | | | 4.0 | PCICLK 0 | Output | 3.3 V PCI clock outputs, generating timing requirements for Pentium II | | | 8 <sup>1,2</sup> | FS2 | Input | Logic input frequency select bit. Input latched at power-on. | | | 13, 12, 11, 10 | PCICLK [4:1] | Output | 3.3 V PCI clock outputs, generating timing requirements for Pentium II | | | 15,28,29,31,32, | SDRAM 12, | | | | | 34,35,37,38 | SDRAM [7:0] | Output | SDRAM clock outputs. Frequency is selected by SD-Sel latched input. | | | 5 .,55,57,55 | SDRAM 11 | Output | SDRAM clock outputs. Frequency is selected by SD-Sel latched input. | | | . 4 | | | Asynchronous active low input pin used to stop the CPUCLK in low state, | | | 17 <sup>1</sup> | CPU_STOP# | Input | all other clocks will continue to run. The CPUCLK will have a "Turnon" latency | | | | 5. 5 <u>_</u> 5. 5 | | of at least 3 CPU clocks. | | | | SDRAM 10 | Output | SDRAM clock outputs. Frequency is selected by SD-SEL latched input. | | | 18 <sup>1</sup> | | | Synchronous active low input used to stop the PCICLK in a low state. It will not | | | | PCI-STOP# | Input | effect PCICLK_F or any other outputs. | | | 19 | VDDSD/C | Power | 3.3 V power for SDRAM outputs and core | | | | SDRAM 9 | Output | SDRAM clock outputs. Frequency is selected by SD-Sel latched input. | | | 20 <sup>1</sup> | | | Asynchronous active low input used to stop the SDRAM in a low state. | | | | SDRAM_STOP# | Input | It will not effect any other outputs. | | | | SDRAM 8 | Output | SDRAM clock outputs. Frequency is selected by SD-Sel latched input. | | | 21 <sup>1</sup> | | | Asynchronous active low input pin used to power down the device into a low | | | ۷۱ | PD# | Input | power state. The internal clocks are disabled and the VCO and the crystal are | | | | | | stopped. The latency of the power down will not be greater than 3ms. | | | 23 | SDATA | Input | Data input for I <sup>2</sup> C serial input. | | | 24 | SCLK | Input | Clock input of I <sup>2</sup> C input | | | | | lant | This input pin controls the frequency of the SIO. If logic 0 at power on | | | 25 <sup>1,2</sup> | SEL24_14# | Input | SIO=14.318 MHz . If logic 1 at power-on SIO=24MHz. | | | | SIO | Output | Super I/O output. 24 or 14.318 MHz. Selectable at power-up by SEL24_14MHz | | | | FS0 | Input | Logic input frequency select bit. Input latched at power-on. | | | 26 <sup>1,2</sup> | 48 MHz | Output | 3.3 V 48 MHz clock output, fixed frequency clock typically used with | | | | TO IVITIZ | Output | USB devices | | | 30,36 | VDDSDR | Power | 3.3 V power for SDRAM outputs | | | 40,41,43 | CPUCLK [3:1] | 0utput | 2.5 V CPU and Host clock outputs | | | 42 | VDDLCPU | Power | 2.5 V power for CPU | | | 4.0 | REF2 | Output | 3.3V, 14.318 MHz reference clock output. | | | 44 <sup>1,2</sup> | CPU3.3#_2.5 | Input | This pin selects the operating voltage for the CPU. If logic 0 at power on | | | | | | CPU=3.3 V and if logic 1 at power on CPU=2.5 V operating voltage. | | | 45 | GNDL | Power | 2.5 V Ground for the IOAPIC or CPU | | | 46 <sup>1,2</sup> | REF1 | Output | 3.3V, 14.318 MHz reference clock output. | | | | SD_SEL | Input | This input pin controls the frequency of the SDRAM. | | | 47 | IOAPIC | Output | 2.5V fixed 14.318 MHz IOAPIC clock outputs | | | 48 | VDDLAPIC | Power | 2.5 V power for IOAPIC | | - 1: Internal Pull-up Resistor of 120K to 3.3V on indicated inputs - 2: Bidirectional input/output pins, input logic levels are latched at internal power-on-reset. Use 10Kohm resistor to program logic Hi to VDD or GND for logic low. # **Mode Pin - Power Management Input Control** | MODE, Pin 2<br>(Latched Input) | Pin 17 | Pin 18 | Pin 20 | Pin 21 | |--------------------------------|-----------|-----------|-------------|----------| | 0 | CPU_STOP# | PCI_STOP# | SDRAM_STOP# | PD# | | | (INPUT) | (INPUT) | (INPUT) | (INPUT) | | 1 | SDRAM 11 | SDRAM 10 | SDRAM9 | SDRAM8 | | | (OUTPUT) | (OUTPUT) | (OUTPUT) | (OUTPUT) | # **Power Management Functionality** | PD# | CPU_STOP# | PCI_STOP# | SDRAM_STOP | PCICLK<br>(0:4) | SDRAM<br>(0:12) | PCICLK_F | CPUCLK | Crystal<br>OSC | vco | |-----|-----------|-----------|------------|-----------------|-----------------|----------------|----------------|----------------|----------------| | 0 | Х | × | Х | Stopped<br>Low | Stopped<br>Low | Stopped<br>Low | Stopped<br>Low | Stopped<br>Low | Stopped<br>Low | | 1 | 1 | 1 | 1 | Running | Running | Running | Running | Running | Running | | 1 | 1 | 1 | 0 | Running | Stopped<br>Low | Running | Running | Running | Running | | 1 | 1 | 0 | 1 | Stopped<br>Low | Running | Running | Running | Running | Running | | 1 | 1 | 0 | 0 | Stopped<br>Low | Stopped<br>Low | Running | Running | Running | Running | | 1 | 0 | 1 | 1 | Running | Running | Running | Stopped<br>Low | Running | Running | | 1 | 0 | 1 | 0 | Running | Stopped<br>Low | Running | Stopped<br>Low | Running | Running | | 1 | 0 | 0 | 1 | Stopped<br>Low | Running | Running | Stopped<br>Low | Running | Running | | 1 | 0 | 0 | 0 | Stopped<br>Low | Stopped<br>Low | Running | Stopped<br>Low | Running | Running | # CPU 3.3#\_2.5V Buffer selector for CPUCLK drivers. | CPU3.3#_2.5<br>Input level<br>(Latched Data) | Buffer Selected for operation at: | |----------------------------------------------|-----------------------------------| | 1 | 2.5V VDD | | 0 | 3.3V VDD | # **Functionality** $V_{DD}1,\,2,\,3,\,4=3.3\,V\pm5\%,\,V_{DDL}=2.5\,V\pm5\%$ or $3.3\pm5\%,\,TA=0$ to $70^{\circ}C$ Crystal (X1, X2) = 14.31818MHz | SD_SEL | FS2 | FS1 | FS0 | CPU<br>MHZ | SDRAM<br>MHZ | PCI<br>MHZ | REF, IOAPIC<br>MHZ | |--------|-----|-----|-----|------------|--------------|------------|--------------------| | 0 | 0 | 0 | 0 | 90.00 | 90.00 | 30.00 | 14.318 | | 0 | 0 | 0 | 1 | 66.70 | 100.05 | 33.35 | 14.318 | | 0 | 0 | 1 | 0 | 95.00 | 63.33 | 31.66 | 14.318 | | 0 | 0 | 1 | 1 | 100.00 | 66.66 | 33.33 | 14.318 | | 0 | 1 | 0 | 0 | 100.00 | 75.00 | 30.00 | 14.318 | | 0 | 1 | 0 | 1 | 112.00 | 74.66 | 37.33 | 14.318 | | 0 | 1 | 1 | 0 | 124.00 | 82.66 | 31.00 | 14.318 | | 0 | 1 | 1 | 1 | 133.30 | 88.86 | 33.32 | 14.318 | | 1 | 0 | 0 | 0 | 66.70 | 66.70 | 33.35 | 14.318 | | 1 | 0 | 0 | 1 | 75.00 | 75.00 | 30.00 | 14.318 | | 1 | 0 | 1 | 0 | 83.30 | 83.30 | 33.32 | 14.318 | | 1 | 0 | 1 | 1 | 95.00 | 95.00 | 31.66 | 14.318 | | 1 | 1 | 0 | 0 | 100.00 | 100.00 | 33.33 | 14.318 | | 1 | 1 | 0 | 1 | 112.00 | 112.00 | 37.33 | 14.318 | | 1 | 1 | 1 | 0 | 124.00 | 124.00 | 31.00 | 14.318 | | 1 | 1 | 1 | 1 | 133.30 | 133.30 | 33.33 | 14.318 | # General I<sup>2</sup>C serial interface information The information in this section assumes familiarity with I<sup>2</sup>C programming. For more information, contact ICS for an I<sup>2</sup>C programming application note. #### **How to Write:** - Controller (host) sends a start bit. - Controller (host) sends the write address D2 (H) - ICS clock will acknowledge - Controller (host) sends a dummy command code - ICS clock will acknowledge - Controller (host) sends a dummy byte count - ICS clock will acknowledge - Controller (host) starts sending first byte (Byte 0) through byte 5 - ICS clock will acknowledge each byte one at a time. - Controller (host) sends a Stop bit | How to Write: | | | | | | |--------------------|----------------------|--|--|--|--| | Controller (Host) | ICS (Slave/Receiver) | | | | | | Start Bit | | | | | | | Address | | | | | | | D2 <sub>(H)</sub> | | | | | | | | ACK | | | | | | Dummy Command Code | | | | | | | | ACK | | | | | | Dummy Byte Count | | | | | | | | ACK | | | | | | Byte 0 | | | | | | | | ACK | | | | | | Byte 1 | | | | | | | | ACK | | | | | | Byte 2 | | | | | | | | ACK | | | | | | Byte 3 | | | | | | | | ACK | | | | | | Byte 4 | | | | | | | | ACK | | | | | | Byte 5 | | | | | | | | ACK | | | | | | Stop Bit | | | | | | #### How to Read: - Controller (host) will send start bit. - Controller (host) sends the read address D3 (H) - ICS clock will acknowledge - ICS clock will send the byte count - · Controller (host) acknowledges - ICS clock sends first byte (Byte 0) through byte 5 - Controller (host) will need to acknowledge each byte - Controller (host) will send a stop bit | How to | How to Read: | | | | | | |-------------------|----------------------|--|--|--|--|--| | Controller (Host) | ICS (Slave/Receiver) | | | | | | | Start Bit | | | | | | | | Address | | | | | | | | D3 <sub>(H)</sub> | | | | | | | | | ACK | | | | | | | | Byte Count | | | | | | | ACK | | | | | | | | | Byte 0 | | | | | | | ACK | | | | | | | | | Byte 1 | | | | | | | ACK | | | | | | | | | Byte 2 | | | | | | | ACK | | | | | | | | | Byte 3 | | | | | | | ACK | | | | | | | | | Byte 4 | | | | | | | ACK | | | | | | | | | Byte 5 | | | | | | | ACK | | | | | | | | Stop Bit | | | | | | | Have to Doods - 1. The ICS clock generator is a slave/receiver, I<sup>2</sup>C component. It can read back the data stored in the latches for verification. **Read-Back will support Intel PIIX4 "Block-Read" protocol**. - 2. The data transfer rate supported by this clock generator is 100K bits/sec or less (standard mode) - 3. The input is operating at 3.3V logic levels. - 4. The data byte format is 8 bit bytes. - 5. To simplify the clock generator I<sup>2</sup>C interface, the protocol is set to use only "**Block-Writes**" from the controller. The bytes must be accessed in sequential order from lowest to highest byte with the ability to stop after any complete byte has been transferred. The Command code and Byte count shown above must be sent, but the data is ignored for those two bytes. The data is loaded until a Stop sequence is issued. - 6. At power-on, all registers are set to a default condition, as shown. # **Serial Configuration Command Bitmap** Byte 0: Functionality and frequency select register (Default = 0) | Bit | | Desc | ription | | PWD | | | |----------|--------------------------------------------------------------|----------------------------------|---------|--------|--------|--|--| | Bit 7 | 0 - ±0.25% Center Spread Spectrum | | | | | | | | DIL / | 1 - ±0.5% Cente | 1 - ±0.5% Center Spread Spectrum | | | | | | | | Bit (2, 6:4) | CPUCLK | SDRAM | PCICLK | | | | | | | | | | _ | | | | | 0000 | 90.00 | 90.00 | 30.00 | | | | | | 0001 | 66.70 | 100.05 | 33.35 | | | | | | 0010 | 95.00 | 63.33 | 31.66 | | | | | | 0011 | 100.00 | 66.66 | 33.33 | | | | | | 0100 | 100.00 | 75.00 | 30.00 | | | | | | 0101 | 112.00 | 74.66 | 37.33 | | | | | Bit | 0110 | 124.00 | 82.66 | 31.00 | XXXX | | | | (2, 6:4) | 0111 | 133.30 | 88.86 | 33.32 | Note 1 | | | | | 1000 | 66.70 | 66.70 | 33.35 | | | | | | 1001 | 75.00 | 75.00 | 30.00 | | | | | | 1010 | 83.30 | 83.30 | 33.32 | | | | | | 1011 | 95.00 | 95.00 | 31.66 | | | | | | 1100 | 100.00 | 100.00 | 33.33 | | | | | | 1101 | 112.00 | 112.00 | 37.33 | | | | | | 1110 | 124.00 | 124.00 | 31.00 | | | | | | 1111 | 133.30 | 133.30 | 33.33 | | | | | Bit 3 | 0 - Frequency is selected by hardware select, latched inputs | | | | | | | | | 1 - Frequency is selected by Bit 2, 6:4 | | | | | | | | Bit 1 | 1 - Spread spectrum enabled | | | | | | | | Bit 0 | 0 - Running<br>1 - Tristate all o | outputs | | | 0 | | | Note 1: Default at power-up will be for latched logic inputs to define frequency. Note 2: PWD = Power-Up Default Byte 1: CPU, Active/Inactive Register (1 = enable, 0 = disable) | Bit | Pin # | PWD | Description | |-------|-------|-----|-------------| | Bit 7 | - | 1 | (Reserved) | | Bit 6 | - | 1 | (Reserved) | | Bit 5 | - | 1 | (Reserved) | | Bit 4 | - | 1 | (Reserved) | | Bit 3 | 40 | 1 | CPUCLK3 | | Bit 2 | 41 | 1 | CPUCLK2 | | Bit 1 | 43 | 1 | CPUCLK1 | | Bit 0 | 1 | X | FS0# | #### **Notes:** 1. Inactive means outputs are held LOW and are disabled from switching. Byte 3: SDRAM Active/Inactive Register (1 = enable, 0 = disable) | Bit | Pin # | PWD | Description | |-------|-------|-----|-------------| | Bit 7 | 28 | 1 | SDRAM7 | | Bit 6 | 29 | 1 | SDRAM6 | | Bit 5 | 31 | 1 | SDRAM5 | | Bit 4 | 32 | 1 | SDRAM4 | | Bit 3 | 34 | 1 | SDRAM3 | | Bit 2 | 35 | 1 | SDRAM2 | | Bit 1 | 37 | 1 | SDRAM1 | | Bit 0 | 38 | 1 | SDRAM0 | #### **Notes:** 1. Inactive means outputs are held LOW and are disabled from switching. Byte 5: Peripheral Active/Inactive Register (1 = enable, 0 = disable) | Bit | Pin # | PWD | Description | |-------|-------|-----|-------------| | Bit 7 | - | 1 | (Reserved) | | Bit 6 | - | X | FS2# | | Bit 5 | - | 1 | (Reserved) | | Bit 4 | 47 | 1 | IOAPIC | | Bit 3 | - | X | SD_SEL# | | Bit 2 | 44 | 1 | REF2 | | Bit 1 | 46 | 1 | REF1 | | Bit 0 | 2 | 1 | REF0 | #### **Notes:** 1. Inactive means outputs are held LOW and are disabled from switching. Byte 2: PCI Active/Inactive Register (1 = enable, 0 = disable) | Bit | Pin # | PWD | Description | |-------|-------|-----|-------------| | Bit 7 | - | X | FS1# | | Bit 6 | 7 | 1 | PCICLK_F | | Bit 5 | - | 1 | (Reserved) | | Bit 4 | 13 | 1 | PCICLK4 | | Bit 3 | 12 | 1 | PCICLK3 | | Bit 2 | 11 | 1 | PCICLK2 | | Bit 1 | 10 | 1 | PCICLK1 | | Bit 0 | 8 | 1 | PCICLK0 | #### **Notes:** 1. Inactive means outputs are held LOW and are disabled from switching. Byte 4: SDRAM Active/Inactive Register (1 = enable, 0 = disable) | Bit | Pin # | PWD | Description | |-------|-------|-----|-------------| | Bit 7 | - | 1 | (Reserved) | | Bit 6 | 25 | 1 | 24/14MHz | | Bit 5 | 26 | 1 | 48MHz | | Bit 4 | 15 | 1 | SDRAM12 | | Bit 3 | 17 | 1 | SDRAM11 | | Bit 2 | 18 | 1 | SDRAM10 | | Bit 1 | 20 | 1 | SDRAM9 | | Bit 0 | 21 | 1 | SDRAM8 | #### **Notes:** 1. Inactive means outputs are held LOW and are disabled from switching. ## CPU\_STOP# Timing Diagram CPU\_STOP# is an asychronous input to the clock synthesizer. It is used to turn off the CPU clocks for low power operation. CPU\_STOP# is synchronized by the **ICS9248-81**. The minimum that the CPU clock is enabled (CPU\_STOP# high pulse) is 100 CPU clocks. All other clocks will continue to run while the CPU clocks are disabled. The CPU clocks will always be stopped in a low state and start in such a manner that guarantees the high pulse width is a full pulse. CPU clock on latency is less than 4 CPU clocks and CPU clock off latency is less than 4 CPU clocks. - 1. All timing is referenced to the internal CPU clock. - 2. CPU\_STOP# is an asynchronous input and metastable conditions may exist. This signal is synchronized to the CPU clocks inside the ICS9248-81. - 3. All other clocks continue to run undisturbed. (including SDRAM outputs). # SDRAM\_STOP# Timing Diagram SDRAM\_STOP# is an sychronous input to the clock synthesizer. It is used to turn off the CPU clocks for low power operation. SDRAM\_STOP# is synchronized by the ICS9248-81. All other clocks will continue to run while the SDRAM clocks are disabled. The SDRAM clocks will always be stopped in a low state and start in such a manner that guarantees the high pulse width is a full pulse. - 1. All timing is referenced to the internal CPU clock. - 2. SDRAM is an asynchronous input and metastable conditions may exist. This signal is synchronized to the SDRAM clocks inside the ICS9248-81. - 3. All other clocks continue to run undisturbed. # PCI\_STOP# Timing Diagram PCI\_STOP# is an synchronous input to the **ICS9248-81**. It is used to turn off the PCICLK (0:4) clocks for low power operation. PCI\_STOP# is synchronized by the **ICS9248-81** internally. The minimum that the PCICLK (0:4) clocks are enabled (PCI\_STOP# high pulse) is at least 10 PCICLK (0:4) clocks. PCICLK (0:4) clocks are stopped in a low state and started with a full high pulse width guaranteed. PCICLK (0:4) clock on latency cycles are only one rising PCICLK clock off latency is one PCICLK clock. - 1. All timing is referenced to the Internal CPUCLK (defined as inside the ICS9248 device.) - 2. PCI\_STOP# is an asynchronous input, and metastable conditions may exist. This signal is required to be synchronized inside the ICS9248. - 3. All other clocks continue to run undisturbed. - 4. CPU STOP# is shown in a high (true) state. # Shared Pin Operation - Input/Output Pins The I/O pins designated by (input/output) on the ICS9248-81 serve as dual signal functions to the device. During initial power-up, they act as input pins. The logic level (voltage) that is present on these pins at this time is read and stored into a 4-bit internal data latch. At the end of Power-On reset, (see AC characteristics for timing values), the device changes the mode of operations for these pins to an output function. In this mode the pins produce the specified buffered clocks to external loads. To program (load) the internal configuration register for these pins, a resistor is connected to either the VDD (logic 1) power supply or the GND (logic 0) voltage potential. A 10 Kilohm(10K) resistor is used to provide both the solid CMOS programming voltage needed during the power-up programming period and to provide an insignificant load on the output clock during the subsequent operating period. Figs. 1 and 2 show the recommended means of implementing this function. In Fig. 1 either one of the resistors is loaded onto the board (selective stuffing) to configure the device's internal logic. Figs. 2a and b provide a single resistor loading option where either solder spot tabs or a physical jumper header may be used. These figures illustrate the optimal PCB physical layout options. These configuration resistors are of such a large ohmic value that they do not effect the low impedance clock signals. The layouts have been optimized to provide as little impedance transition to the clock signal as possible, as it passes through the programming resistor pad(s). Fig. 1 Fig. 2a Fig. 2b ## **Absolute Maximum Ratings** Supply Voltage . . . . . . . . . . . . . . . . . . 5.5 V Logic Inputs ...... GND -0.5 V to V<sub>DD</sub> +0.5 V Ambient Operating Temperature . . . . . . $0^{\circ}\text{C}$ to $+70^{\circ}\text{C}$ Storage Temperature . . . . . $-65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ Case Temperature ...... 115°C Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. ## **Electrical Characteristics - Input/Supply/Common Output Parameters** $T_A = 0$ - 70C; Supply Voltage $V_{DD} = V_{DDL} = 3.3 \text{ V} + /-5\%$ (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|---------------------------|-----------------------------------------------------------|---------------|--------|--------------|-------| | Input High Voltage | $V_{\mathrm{IH}}$ | | 2 | | $V_{DD}+0.3$ | V | | Input Low Voltage | $ m V_{IL}$ | | $V_{SS}$ -0.3 | | 0.8 | V | | Input High Current | ${ m I}_{ m IH}$ | $V_{IN} = V_{DD}$ | | 0.1 | 5 | μΑ | | Input Low Current | $I_{IL1}$ | $V_{IN} = 0 \text{ V}$ ; Inputs with no pull-up resistors | -5 | 2.0 | | μΑ | | Input Low Current | $I_{\rm IL2}$ | $V_{IN} = 0 \text{ V}$ ; Inputs with pull-up resistors | -200 | -100 | | μΑ | | Operating | $I_{\mathrm{DD3.3OP66}}$ | $C_L = 0 \text{ pF}$ ; Select @ 66MHz | | 60 | 180 | mA | | Supply Current | $I_{\mathrm{DD3.3OP100}}$ | $C_L = 0 \text{ pF}$ ; Select @ 100MHz | | 66 | 180 | mA | | Power Down | $I_{\mathrm{DD3.3PD}}$ | $C_L = 0$ pF; With input address to Vdd or GND | | 70 | 600 | μΑ | | Supply Current | | | | | | | | Input frequency | $F_{i}$ | $V_{DD} = 3.3 \text{ V};$ | 11 | 14.318 | 16 | MHz | | Input Capacitance <sup>1</sup> | $C_{IN}$ | Logic Inputs | | | 5 | pF | | | $C_{INX}$ | X1 & X2 pins | 27 | 36 | 45 | pF | | Transition Time <sup>1</sup> | $T_{trans}$ | To 1st crossing of target Freq. | | | 3 | ms | | Clk Stabilization <sup>1</sup> | $T_{STAB}$ | From $V_{DD} = 3.3 \text{ V}$ to 1% target Freq. | | | 3 | ms | | Skew <sup>1</sup> | t <sub>CPU-SDRAM1</sub> | $V_{\rm T} = 1.5 \text{ V}$ | | 200 | 500 | ps | | skew | t <sub>CPU-PCI1</sub> | $V_T = 1.5 \text{ V}$ | 1 | 3 | 4 | ns | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. # Electrical Characteristics - Input/Supply/Common Output Parameters $T_A = 0$ - 70C; Supply Voltage $V_{DD} = 3.3 \text{ V} + /-5\%$ , $V_{DDL} = 2.5 \text{ V} + /-5\%$ (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|-------------|------------------------------------------------|-----|-----|-----|-------| | Operating | IDD2.50P66 | C <sub>L</sub> = 0 pF; Select @ 66.8 MHz | | 16 | 72 | mA | | Supply Current | IDD2.50P100 | C <sub>L</sub> = 0 pF; Select @ 100 MHz | | 23 | 100 | mA | | Skew <sup>1</sup> | tcpu-sdram2 | $V_T = 1.5 \text{ V}; V_{TL} = 1.25 \text{ V}$ | | 200 | 500 | ps | | | tcpu-pc12 | $V_T = 1.5 \text{ V}; V_{TL} = 1.25 \text{ V}$ | 1 | 3 | 4 | ns | Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - CPUCLK** $T_A = 0$ - 70C; $V_{DD} = VDDL = 3.3 \text{ V} + /-5\%$ ; $C_L = 10$ - 20 pF (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------|---------------------------|--------------------------------------------------|------|-----|------|-------| | Output High Voltage | $V_{\mathrm{OH1a}}$ | $I_{OH} = -12.0 \text{ mA}$ | 2.4 | 2.6 | | V | | Output Low Voltage | $V_{OL1a}$ | $I_{OL} = 12 \text{ mA}$ | | 0.2 | 0.4 | V | | Output High Current | $I_{OH1a}$ | $V_{OH} = 2 V$ | | -41 | -19 | mA | | Output Low Current | $I_{OL1a}$ | $V_{OL} = 0.8 \text{ V}$ | 19 | 37 | | mA | | Rise Time | $t_{r1a}^1$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | | 1.5 | 2 | ns | | Fall Time | $t_{f1a}^1$ | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 1.5 | 2 | ns | | Duty Cycle | $d_{t1a}^{1}$ | $V_T = 1.5 \text{ V}$ | 45 | 48 | 55 | % | | Skew | $t_{\rm sk1a}^{-1}$ | $V_T = 1.5 \text{ V}$ | | 30 | 175 | ps | | Jitter, Cycle-to-cycle | t <sub>jcyc-cyc1a</sub> 1 | $V_T = 1.5 \text{ V}$ | | 150 | 250 | ps | | Jitter, One Sigma | $t_{j1s1a}^1$ | $V_T = 1.5 \text{ V}$ | | 40 | 150 | ps | | Jitter, Absolute | $t_{\mathrm{jabs1a}}^{1}$ | $V_T = 1.5 \text{ V}$ | -250 | 140 | +250 | ps | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - CPUCLK** $T_A = 0$ - 70C; $V_{DD} = 3.3 \text{ V}$ +/-5%, $V_{DDL} = 2.5 \text{ V}$ +/-5%; $C_L = 10$ - 20 pF (unless otherwise stated) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------|----------------------------|--------------------------------------------------|------|------|------|-------| | Output High Voltage | $V_{\mathrm{OH1B}}$ | $I_{OH} = -12.0 \text{ mA}$ | 2 | 2.3 | | V | | Output Low Voltage | $V_{OL1B}$ | $I_{OL} = 12 \text{ mA}$ | | 0.2 | 0.4 | V | | Output High Current | $I_{OH1B}$ | $V_{OH} = 1.7 \text{ V}$ | | -41 | -19 | mA | | Output Low Current | $I_{OL1B}$ | $V_{OL} = 0.7 \text{ V}$ | 19 | 37 | | mA | | Rise Time | $t_{r1B}^1$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.0 \text{ V}$ | | 1.25 | 1.6 | ns | | Fall Time | $t_{f1B}^1$ | $V_{OH} = 2.0 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 1 | 1.6 | ns | | Duty Cycle | $\mathrm{d_{t1B}}^{1}$ | $V_{T} = 1.25 \text{ V}$ | 45 | 48 | 55 | % | | Skew | $t_{sk1B}^1$ | $V_{T} = 1.25 \text{ V}$ | | 30 | 175 | ps | | Jitter, Cycle-to-cycle | t <sub>jcyc-cyc1B</sub> 1 | $V_{\rm T} = 1.25 \text{ V}$ | | 150 | 250 | ps | | Jitter, One Sigma | $t_{\rm j1s1B}^{1}$ | $V_{\rm T} = 1.25 \text{ V}$ | | 40 | 150 | ps | | Jitter, Absolute | $t_{\mathrm{jabs1B}}^{-1}$ | $V_{\rm T} = 1.25 \text{ V}$ | -250 | 140 | +250 | ps | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - PCICLK** $T_{A} = 0 - 70C; \ V_{DD} = 3.3 \ V \ + / -5\%; \ V_{DDL} = 2.5 \ V \ + / -5\%; \ C_{L} = 30 \ pF$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|------------------------|--------------------------------------------------|------|-----|-----|-------| | Output High Voltage | $V_{\mathrm{OH2}}$ | $I_{OH} = -11 \text{ mA}$ | 2.4 | 3.1 | | V | | Output Low Voltage | $V_{OL2}$ | $I_{OL} = 9.4 \text{ mA}$ | | 0.1 | 0.4 | V | | Output High Current | $I_{\mathrm{OH2}}$ | $V_{OH} = 2.0 \text{ V}$ | | -62 | -22 | mA | | Output Low Current | $I_{OL2}$ | $V_{OL} = 0.8 \text{ V}$ | 16 | 57 | | mA | | Rise Time <sup>1</sup> | $t_{r2}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | | 1.5 | 2.6 | ns | | Fall Time <sup>1</sup> | $t_{f2}$ | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 1.1 | 2 | ns | | Duty Cycle <sup>1</sup> | $d_{t2}$ | $V_T = 1.5 \text{ V}$ | 45 | 50 | 55 | % | | Skew <sup>1</sup> | $t_{sk2}$ | $V_T = 1.5 \text{ V}$ | | 140 | 500 | ps | | Jitter, Cycle-to-cycle | t <sub>jcyc-cyc2</sub> | $V_{T} = 1.25 \text{ V}$ | | 250 | 500 | ps | | Jitter, One Sigma <sup>1</sup> | $t_{j1s2}$ | $V_T = 1.5 \text{ V}$ | | 17 | 150 | ps | | Jitter, Absolute <sup>1</sup> | $t_{\rm jabs2}$ | $V_T = 1.5 \text{ V}$ | -350 | 70 | 350 | ps | Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics -SDRAM** $T_{A} = 0 - 70C; \ V_{DD} = 3.3 \ V + / -5\%; \ V_{DDL} = 2.5 \ V + / -5\%; \ C_{L} = 30 \ pF$ | PARAMETER | SYMBOL | CONDITIONS | | TYP | MAX | UNITS | |--------------------------------|------------------------|-------------------------------------------------------|------|-----|-----|-------| | Output High Voltage | $V_{OH3}$ | $I_{OH} = -11 \text{ mA}$ | 2.4 | 3.1 | | V | | Output Low Voltage | $V_{OL3}$ | $I_{OL} = 9.4 \text{ mA}$ | | 0.1 | 0.4 | V | | Output High Current | $I_{OH3}$ | $V_{OH} = 2.0 \text{ V}$ | | -62 | -22 | mA | | Output Low Current | $I_{OL3}$ | $V_{OL} = 0.8 \text{ V}$ | 16 | 57 | | mA | | Rise Time <sup>1</sup> | $t_{r3}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | | 1.5 | 2.6 | ns | | Fall Time <sup>1</sup> | $t_{\rm f3}$ | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 1.1 | 2.2 | ns | | | $d_{t3a}$ | $V_T = 1.5 \text{ V}$ ; Divide by 2 seclects<124MHz | 47% | | 57% | | | Duty Cycle <sup>1</sup> | $d_{t3b}$ | $V_T = 1.5 \text{ V}$ ; Divide by 3 seclects | 45 | | 55 | | | | $d_{t3c}$ | $V_T = 1.5 \text{ V}$ ; Selects $\geq 124 \text{MHz}$ | 43 | 50 | 53 | % | | | t <sub>sk3a</sub> | $V_T = 1.5 \text{ V}; \text{SDRAM0,8,9}$ | | 140 | 250 | ps | | Skew <sup>1</sup> (Window) | t <sub>sk3b</sub> | $V_T = 1.5 \text{ V}$ ; All except SDRAM8 and 9 | | 140 | 230 | | | | t <sub>sk3c</sub> | $V_T = 1.5 \text{ V}$ ; All SDRAMs | | 200 | 400 | | | Jitter, Cycle-to-cycle | t <sub>jeye-eye3</sub> | $V_{T} = 1.25 \text{ V}$ | | 250 | 500 | ps | | Jitter, One Sigma <sup>1</sup> | t <sub>j1s3</sub> | $V_T = 1.5 \text{ V}$ | | 17 | 150 | ps | | Jitter, Absolute <sup>1</sup> | t <sub>jabs3</sub> | $V_T = 1.5 \text{ V}$ | -250 | 70 | 250 | ps | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. ## **Electrical Characteristics - REF/48MHz/SIO** $T_A = 0 \text{ - } 70C; \ V_{DD} = 3.3 \ V \text{ +/-5\%}; \ V_{DDL} = 2.5 \ V \text{ +/-5\%}; \ C_L = 20 \ pF$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------|------------------|--------------------------------------------------|-----|-----|-----|-------| | Output High Voltage | V <sub>OH4</sub> | $I_{OH} = -12 \text{ mA}$ | 2.4 | 2.6 | | V | | Output Low Voltage | V <sub>OL4</sub> | $I_{OL} = 10 \text{ mA}$ | | 0.3 | 0.4 | V | | Output High Current | I <sub>OH4</sub> | $V_{OH} = 2.0 \text{ V}$ | | -32 | -22 | mA | | Output Low Current | I <sub>OL4</sub> | $V_{OL} = 0.8 \text{ V}$ | 16 | 25 | | mA | | Rise Time <sup>1</sup> | $t_{\rm r4}$ | $V_{OL} = 0.4 \text{ V}, V_{OH} = 2.4 \text{ V}$ | | 2 | 4 | ns | | Fall Time <sup>1</sup> | t <sub>f</sub> 4 | $V_{OH} = 2.4 \text{ V}, V_{OL} = 0.4 \text{ V}$ | | 1.9 | 4 | ns | | Duty Cycle <sup>1</sup> | dt4 | $V_T = 1.5 \text{ V}$ | 45 | 53 | 55 | % | | Jitter, One Sigma <sup>1</sup> | tj1s4 | $V_{T} = 1.5 \text{ V}$ | | 500 | 650 | ps | | Jitter, Absolute <sup>1</sup> | tjabs4 | $V_T = 1.5 \text{ V}$ | -1 | | 1 | ns | Guaranteed by design, not 100% tested in production. #### **General Layout Precautions:** - 1) Use a ground plane on the top layer of the PCB in all areas not used by traces. - 2) Make all power traces and ground traces as wide as the via pad for lower inductance. #### **Notes:** - All clock outputs should have a series terminating resistor, and a 20pF capacitor to ground between the resistor and clock pin. Not shown in all places to improve readibility of diagram. - 2) Optional crystal load capacitors are recommended. They should be included in the layout but not inserted unless needed. #### **Connections to VDD:** | SYMBOL | CO | MMON DIMI | ENSIONS | VARIATIONS | D | | | N | |--------|------|---------------|---------|------------|------|------|------|----| | | MIN. | NOM. | MAX. | | MIN. | NOM. | MAX. | | | A | .095 | .101 | .110 | AC | .620 | .625 | .630 | 48 | | A1 | .008 | .012 | .016 | | | | | | | A2 | .088 | .090 | .092 | | | | | | | В | .008 | .010 | .0135 | | | | | | | С | .005 | - | .010 | 1 | | | | | | D | | See Variation | ons | | | | | | | Е | .292 | .296 | .299 | | | | | | | e | | 0.025 BSC | | | | | | | | Н | .400 | .406 | .410 | | | | | | | h | .010 | .013 | .016 | 1 | | | | | | L | .024 | .032 | .040 | | | | | | | N | | See Variation | ons | | | | | | | ∞ | 0° | 5° | 8° | | | | | | | X | .085 | .093 | .100 | ] | | | | | # **Ordering Information** # **SSOP Package** # ICS9248<u>y</u>F-81 #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/