

| Data Sheet | May 2 | 2024 |
|------------|-------|------|
|            |       |      |

# N-Channel Logic Level UltraFET Power MOSFET 100 V, 10 A, 165 $m\Omega$

# **Packaging**

### JEDEC TO-252AA



# Symbol



#### **Features**

- Ultra Low On-Resistance
  - $r_{DS(ON)} = 0.160\Omega$ ,  $V_{GS} = 10V$
  - $r_{DS(ON)} = 0.165\Omega$ ,  $V_{GS} = 5V$
- Simulation Models
  - Temperature Compensated PSPICE® and SABER™ Electrical Models
  - Spice and SABER Thermal Impedance Models
  - www.Fairchildsemi.com
- · Peak Current vs Pulse Width Curve
- UIS Rating Curve
- Switching Time vs F GS Curves

# C dering information

|   | PART NUMBER  | PACKAGE  | BRAND  |
|---|--------------|----------|--------|
| N | HUF76609D3ST | TO-252AA | 76609D |

# Absolute Maximum Rating: T = 25°C, Unless Otherwise Specified

|                                                                        | HUF76609D3ST      | UNITS |
|------------------------------------------------------------------------|-------------------|-------|
| Drain to Source Voltage (Note 1)                                       | 100               | V     |
| Drain to Gate Voltage (R $_{3S}$ = 20k $\Omega$ ) (Note 1)             | 100               | V     |
| Gate to Source Voltage                                                 | ±16               | V     |
|                                                                        |                   |       |
| Drain Current Continuous ( $T_C = 25^{\circ}C$ , $V_{GS} = 5V$ )       | 10                | Α     |
| Continuous ( $T_C = 25^{\circ}C$ , $V_{GS} = 10^{\circ}V$ ) (Figure 2) | 10                | Α     |
| Continuous ( $T_C = 100^{\circ}$ C, $V_{GS} = 5$ V)                    | 7                 | Α     |
| Continuous ( $T_C = 100^{\circ}$ C, $V_{GS} = 4.5$ V) (Figure 2)       | 7                 | Α     |
| Pulsed Drain Current                                                   | Figure 4          |       |
| Pulsed Avalanche Rating UIS                                            | Figures 6, 17, 18 |       |
| Power Dissipation                                                      | 49                | W     |
| Derate Above 25°C                                                      | 0.327             | W/oC  |
| Operating and StorageTemperature                                       | -55 to 175        | °C    |
| Maximum Temperature for Soldering                                      |                   |       |
| Leads at 0.063in (1.6mm) from Case for 10s                             | 300               | °С    |
| Package Body for 10s, See Techbrief TB334                              | 260               | °С    |
| NOTE:                                                                  |                   |       |

#### 1. $T_J = 25^{\circ}C$ to $150^{\circ}C$ .

**CAUTION:** Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

Product reliability information can be found at http://www.fairchildsemi.com/products/discrete/reliability/index.html For severe environments, see our Automotive HUFA series.

All Fairchild semiconductor products are manufactured, assembled and tested under ISO9000 and QS9000 quality systems certification.

# HUF76609D3S

# **Electrical Specifications** $T_C = 25^{\circ}C$ , Unless Otherwise Specified

| PARAMETER                              | SYMBOL              | TEST                                                                                                                     | CONDITIONS                            | MIN   | TYP        | MAX   | UNITS |
|----------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------|------------|-------|-------|
| OFF STATE SPECIFICATIONS               | +                   | !                                                                                                                        |                                       | +     | !          |       | +     |
| Drain to Source Breakdown Voltage      | BV <sub>DSS</sub>   | $I_D = 250\mu A$ , $V_{GS} = 0V$ (Figure 12)                                                                             |                                       | 100   | -          | -     | V     |
|                                        |                     | $I_D = 250\mu A$ , $V_{GS} = 0V$ , $T_C = -40^{\circ}C$ (Figure 12)                                                      |                                       |       | -          | -     | V     |
| Zero Gate Voltage Drain Current        | I <sub>DSS</sub>    | $V_{DS} = 95V, V_{GS} = 0V$                                                                                              | ,                                     | -     | -          | 1     | μΑ    |
|                                        |                     | V <sub>DS</sub> = 90V, V <sub>GS</sub> = 0V                                                                              | , T <sub>C</sub> = 150 <sup>o</sup> C | -     | -          | 250   | μΑ    |
| Gate to Source Leakage Current         | I <sub>GSS</sub>    | V <sub>GS</sub> = ±16V                                                                                                   |                                       | -     | -          | ±100  | nA    |
| ON STATE SPECIFICATIONS                | 1                   |                                                                                                                          |                                       |       |            |       | 1     |
| Gate to Source Threshold Voltage       | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D = 250 \mu$                                                                                         | ιΑ (Figure 11)                        | 1     | -          | 3     | V     |
| Drain to Source On Resistance          | r <sub>DS(ON)</sub> | I <sub>D</sub> = 10A, V <sub>GS</sub> = 10V                                                                              | (Figures 9, 10)                       | -     | 0.130      | 0.160 | Ω     |
|                                        |                     | I <sub>D</sub> = 7A, V <sub>GS</sub> = 5V (Fi                                                                            | gure 9)                               |       | 0.135      | 0.165 | Ω     |
|                                        |                     | $I_D = 7A$ , $V_{GS} = 4.5V$ (                                                                                           | Figure 9)                             |       | 0.140      | 0.168 | Ω     |
| THERMAL SPECIFICATIONS                 |                     | •                                                                                                                        |                                       |       |            |       | 2,    |
| Thermal Resistance Junction to Case    | $R_{\theta JC}$     | TO-252                                                                                                                   |                                       |       | - 1        | 3.06  | °C/W  |
| Thermal Resistance Junction to Ambient | $R_{\theta JA}$     |                                                                                                                          |                                       |       | 14         | 100   | °C/W  |
| SWITCHING SPECIFICATIONS (VGS          | = 4.5V)             |                                                                                                                          |                                       | 2 1/4 |            |       | I     |
| Turn-On Time                           | ton                 | $V_{DD} = 50V, I_D = 7A$                                                                                                 |                                       | -     | <b>.</b> - | 77    | ns    |
| Turn-On Delay Time                     | t <sub>d</sub> (ON) | $V_{GS} = 4.5V, R_{GS} = 2$                                                                                              |                                       | -1    | 10         | 167   | ns    |
| Rise Time                              | t <sub>r</sub>      | (Figures 15, 21, 22)                                                                                                     | 5                                     | 41    | 7 -        | ns    |       |
| Turn-Off Delay Time                    | t <sub>d(OFF)</sub> |                                                                                                                          | - 1                                   | 30    | -          | ns    |       |
| Fall Time                              | t <sub>f</sub>      |                                                                                                                          | 5/4                                   | 28    | -          | ns    |       |
| Turn-Off Time                          | <sup>t</sup> off    | WE, On, O                                                                                                                |                                       |       | -          | 87    | ns    |
| SWITCHING SPECIFICATIONS (VGS          |                     | 0/1/1                                                                                                                    | 11/2/2/2                              |       |            |       |       |
| Turn-On Time                           | ton                 | $V_{DD} = 50 \text{ /, } I_{\Gamma} = 10A$                                                                               | 1 2 11                                | -     | -          | 36    | ns    |
| Turn-On Delay Time                     | d(ON)               | $V_{GS} = 10 \text{ /},$ $R_{GS} = 24 \Omega$ (Figures 16, 21, 22)                                                       |                                       | -     | 6          | -     | ns    |
| Rise Time                              | t <sub>r</sub>      |                                                                                                                          |                                       | -     | 18         | -     | ns    |
| Turn-Off Delay Time                    | t <sub>u(OFF)</sub> | 012                                                                                                                      |                                       | -     | 55         | -     | ns    |
| Fall Time                              | i i                 | 0 1/1                                                                                                                    |                                       | -     | 39         | -     | ns    |
| Turn-Off Time                          | toff                |                                                                                                                          |                                       | -     | -          | 141   | ns    |
| GATE CHARGE SPECIFICATIONS             |                     | N                                                                                                                        |                                       | /     |            |       |       |
| Total Gate Charge                      | Q <sub>g(TOT)</sub> | V <sub>GS</sub> = 0V to 10V                                                                                              | V <sub>DD</sub> = 50V,                | -     | 13         | 16    | nC    |
| Gate Charge at 5V                      | Q <sub>g(5)</sub>   | $V_{GS} = 0V \text{ to } 5V$ $V_{GS} = 0V \text{ to } 1V$ $I_{D} = 7A,$ $I_{g(REF)} = 1.0\text{mA}$ (Figures 14, 19, 20) | -                                     | 7.3   | 8.8        | nC    |       |
| Threshold Gate Charge                  | Q <sub>g(TH)</sub>  |                                                                                                                          | -                                     | 0.5   | 0.6        | nC    |       |
| Gate to Source Gate Charge             | Q <sub>gs</sub>     | (1 iguies 14, 15, 20)                                                                                                    |                                       | -     | 1.4        | -     | nC    |
| Cate to Drain "Miller" Charge          | Q <sub>gd</sub>     |                                                                                                                          |                                       | -     | 3.4        | -     | nC    |
| CAPACITANCE SPECIFICATIONS             |                     | l                                                                                                                        |                                       |       |            |       |       |
| Input Capacitance                      | C <sub>ISS</sub>    | $V_{DS} = 25V, V_{GS} = 0V$                                                                                              | ,                                     | -     | 425        | -     | pF    |
| Output Capacitance                     | C <sub>OSS</sub>    | f = 1MHz                                                                                                                 |                                       | -     | 75         | -\    | pF    |
| Reverse Transfer Capacitance           | C <sub>RSS</sub>    | (Figure 13)                                                                                                              |                                       | -     | 22         | -     | pF    |

# **Source to Drain Diode Specifications**

| PARAMETER                     | SYMBOL          | TEST CONDITIONS                           | MIN | TYP | MAX  | UNITS |
|-------------------------------|-----------------|-------------------------------------------|-----|-----|------|-------|
| Source to Drain Diode Voltage | $V_{SD}$        | I <sub>SD</sub> = 7A                      | -   | -   | 1.25 | V     |
|                               |                 | I <sub>SD</sub> = 4A                      | -   | -   | 1.0  | V     |
| Reverse Recovery Time         | t <sub>rr</sub> | $I_{SD} = 7A$ , $dI_{SD}/dt = 100A/\mu s$ | -   | -   | 92   | ns    |
| Reverse Recovered Charge      | Q <sub>RR</sub> | $I_{SD} = 7A$ , $dI_{SD}/dt = 100A/\mu s$ | •   | -   | 273  | nC    |

# **Typical Performance Curves**







FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE



FIGURE 3. NORMALIZED MAXIMUM TRANSIENT THERMAL IMPEDANCE



FIGURE 4. PEAK CURRENT CAPABILITY

©2001 Fairchild Semiconductor Corporation HUF76609D3S Rev. 3

# Typical Performance Curves (Continued)



FIGURE 5. FORWARD BIAS SAFE OPERATING AREA



FIGURE 7. TRANSFER CHARACTERISTICS



FIGURE 9. DRAIN TO SOURCE ON RESISTANCE vs GATE VOLTAGE AND DRAIN CURRENT



NOTE: Refer to Fairchild Application Notes AN9321 and AN9322.

FIGURE 6. UNCLAMPED INDUCTIVE SWITCHING

CAPABILITY



FIGURE 8. SATURATION CHARACTERISTICS



FIGURE 10. NORMALIZED DRAIN TO SOURCE ON RESISTANCE vs JUNCTION TEMPERATURE

©2001 Fairchild Semiconductor Corporation

# Typical Performance Curves (Continued)



FIGURE 11. NORMALIZED GATE THRESHOLD VOLTAGE vs JUNCTION TEMPERATURE



FIGURE 13. CAPACITANCE VS DRA'N TO SOURCE VOLTAGE



FIGURE 15. SWITCHING TIME vs GATE RESISTANCE



FIGURE 12. NORMALIZED DRAIN TO SOURCE BREAKDOWN VOLTAGE VS. JUNCTION TEMPERATURE



NOTE: Refer to Fairchild Application Notes AN7254 and AN7260.

FIGURE 14. GATE CHARGE WAVEFORMS FOR CONSTANT GATE CURRENT



FIGURE 16. SWITCHING TIME vs GATE RESISTANCE

©2001 Fairchild Semiconductor Corporation

### Test Circuits and Waveforms



FIGURE 17. UNCLAMPED ENERGY TEST CIRCUIT



FIGURE 18. UNCLAMPED ENERGY WAVEFORMS



IGURE 19. GATE CHARGE TEST CIRCUIT



FIGURE 20. GATE CHARGE WAVEFORMS



FIGURE 21. SWITCHING TIME TEST CIRCUIT



FIGURE 22. SWITCHING TIME WAVEFORM

#### **PSPICE Electrical Model**

.SUBCKT HUF76609D3 2 1 3; rev 23 August 1999

CA 12 8 7.5e-10 CB 15 14 7.6e-10 CIN 6 8 4.03e-10 LDRAIN DPLCAP DRAIN -02 DBODY 7 5 DBODYMOD 10 DBREAK 5 11 DBREAKMOD RLDRAIN RSLC1 **DPLCAP 10 5 DPLCAPMOD** DBREAK 51 RSLC<sub>2</sub> EBREAK 11 7 17 18 116.7 **ESLC** 11 EDS 14 8 5 8 1 EGS 13 8 6 8 1 ัรก ESG 6 10 6 8 1 DBODY RDRAIN EVTHRES 6 21 19 8 1 <u>6</u> 8 **EBREAK** 18 **ESG** EVTEMP 20 6 18 22 1 **EVTHRES** 16 19 8 MWEAK **FVTFMF** I GATE IT 8 17 1 RGATE GATE MED LDRAIN 2 5 1e-9 9 20 TRO LGATE 1 9 3.7e-9 RLGATE LSOURCE 3 7 3.4e-9 LSOURCE SOURCE MMED 16 6 8 8 MMEDMOD MSTRO 16 6 8 8 MSTROMOD RSOURCE RLSOURCE MWEAK 16 21 8 8 MWEAKMOD RBREAK RBREAK 17 18 RBREAKMOD 1 14 13 <u>13</u> 8 18 RDRAIN 50 16 RDRAINMOD 9.4e-2 RGATE 9 20 3.3 **RVTEMP** RLDRAIN 2 5 10 В S2B **RLGATE 1 9 37** 19 IT RLSOURCE 3 7 34 RSLC1 5 51 RSLCMOD 1e-6 **VBAT** EDS RSLC2 5 50 1e3 RSOURCE 8 7 RSOURCEMOD 1.3 RVTHRES 22 8 RVTHRESMOD 1 22 **RVTEMP 18 19 RVTEMPMOD 1 RVTHRES** S1A 6 12 13 8 S1AMOD S1B 13 12 13 8 S1BM S2A 6 15 14 13 S2AMOD S2B 13 15 14 13 S2BMO VBAT 22 19 DC ESLC 51 50 VALUE={(V(5.51)/ABS(V(5,51)))\*(PVR(V(5,51)/(19-6\*17.3),3.5))} .MODEL DBODYMOD I) (IS = 1.2e-12 RS = 1.2e-2 TRS1 = 1.2e-3 TRS2 = 1.03e-6 CJO = 6.7e-10 TT = 6.9e-8 M = 0.77) .MODEL DBREAKMOD D (RS = 9.9e-1 TRS1 = 1e-3 TRS2 = -2e-5) .MODEL DPL CAPLYOD D (CJO = 4.3e-1 CIS = 1e-3 OM = 0.9 N = 10) .MODEL. MMEDMOD NMOS (VTO = 1.88 kP = 5 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 3.3)MODEL MOTROMOD NMOS (VTC = 2.13 KP = 12.4 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u)

MODEL MWEAKMOD NMOS (VTC = 1.59 KP = 0.12 IS = 1e-30 N = 10 TOX = 1 L = 1u W = 1u RG = 33 RS = 0.1) MODEL RBREAKMOD RES (TC1 = 1.05e- 3TC2 = -5e-7) .MODEL RDRAINMOD RES (TC1 = 8.1e-3 TC2 = 2.4e-5) .MODEL RSLCMOD RES (TC1 = 3e-3 TC2 = 2e-6) .MODEL RSOURCEMOD RES (TC1 = 1e-3 TC2 = 1e-6) .MODEL RVTHRESMOD RES (TC1 = -1.5e-3 TC2 = -4.3e-6) .MODEL RVTEMPMOD RES (TC1 = -1.6e- 3TC2 = 1.5e-6) .MODEL S1AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -4.5 VOFF= -2.5) .MODEL S1BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -2.5 VOFF= -4.5) .MODEL S2AMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = -0.3 VOFF= 0.2) .MODEL S2BMOD VSWITCH (RON = 1e-5 ROFF = 0.1 VON = 0.2 VOFF= -0.3)

NOTE: For further discussion of the PSPICE model, consult **A New PSPICE Sub-Circuit for the Power MOSFET Featuring Global Temperature Options:** IEEE Power Electronics Specialist Conference Records, 1991, written by William J. Hepp and C. Frank Wheatley.

.ENDS

#### SABER Electrical Model

```
REV 23 August 1999
template huf76609d3 n2,n1,n3
electrical n2,n1,n3
var i iscl
d..model dbodymod = (is = 1.2e-12, n = 1.05, cjo = 6.7e-10, tt = 6.9e-8, m = 0.77)
d..model dbreakmod = ()
d..model dplcapmod = (cjo = 4.3e-10, is = 1e-30, n = 10, m = 0.9)
m..model mmedmod = (type=_n, vto = 1.88, kp = 5, is = 1e-30, tox = 1)
m..model mstrongmod = (type=_n, vto = 2.13, kp = 12.4, is = 1e-30, tox = 1)
m..model mweakmod = (type=_n, vto = 1.59, kp = 0.12, is = 1e-30, tox = 1)
                                                                                                                                 LDRAIN
sw_vcsp..model s1amod = (ron = 1e-5, roff = 0.1, von = -4.5, voff = -2.5)
                                                                                   DPLCAP
                                                                                                                                            DRAIN
sw_vcsp..model s1bmod = (ron =1e-5, roff = 0.1, von = -2.5, voff = -4.5)
sw_vcsp..model s2amod = (ron = 1e-5, roff = 0.1, von = -0.3, voff = 0.2)
                                                                               10
                                                                                                                                 RLDRAIN
sw_vcsp..model s2bmod = (ron = 1e-5, roff = 0.1, von = 0.2, voff = -0.3)
                                                                                                RSLC1
                                                                                                            RDBREAK
                                                                                               51
c.ca n12 n8 = 7.5e-10
                                                                                RSLC2 €
c.cb n15 n14 = 7.6e-10
                                                                                                                                 RDBODY
                                                                                                  ISCL
c.cin n6 n8 = 4.03e-10
                                                                                                              DBREAK
d.dbody n7 n71 = model=dbodymod
                                                                                               RDRAIN
d.dbreak n72 n11 = model=dbreakmod
                                                                             <u>6</u>
                                                                       ESG
d.dplcap n10 n5 = model=dplcapmod
                                                                                   EVTHRES
                                                                                                   16
                                                                                      19
8
                                                                                                                WWEAK
i.it n8 n17 = 1
                                                   LGATE
                                                                     EVTEMP
                                                                                                                                 DBODY
                                                             RGATE
                                          GATE
                                                                        18
22
                                                                                                                EBREAK
I.ldrain n2 n5 = 1e-9
                                                                                                         MED
                                                            9
                                                                    20
I.lgate n1 n9 = 3.7e-9
                                                                                                ISTRO
                                                  RLGATE
I.Isource n3 n7 = 3.4e-9
                                                                                                                                 LSOURCE
                                                                                         CIN
                                                                                                                                            SOURCE
m.mmed n16 n6 n8 n8 = model=mmedmod, l=1u, w=1u
m.mstrong n16 n6 n8 n8 = model=mstrongmod, l=1u, w=1u
                                                                                                               RSOURCE
m.mweak n16 n21 n8 n8 = model=mweakmod, l=1u, w=1u
                                                                                                                               RLSOURCE
                                                                      S1A
res.rbreak n17 n18 = 1, tc1 = 1.05e-3, tc2 = -5e-7
                                                                                                                   RBREAK
res.rdbody n71 n5 = 1.2e-2, tc1 = 1.2e-3, tc2 = 1.00
res.rdbreak n72 n5 = 9.9e-1, tc1 = 1e-3, tc2 = -2e-5
                                                                                                                               RVTEMP
res.rdrain n50 n16 = 9.4e-2, tc1 = 8.1e-3, tc2 = 2.4e-5
                                                                      S<sub>1</sub>B
                                                                                  S2B
res.rgate n9 n20 = 3.3
                                                                                                                               19
res.rldrain n2 n5 = 10
                                                                                                             IT
                                                                                                                 (
res.rlgate n1 n9 = 37
                                                                                                                                 VBAT
res.rlsource n3 n7 = 34
res.rslc1 n5 n51 = 1e-6, tc1 = 3e-3, tc2
                                                                                                           8
res.rslc2 n5 n50 = 1e3
res.rsource n8 n7
                    1.3e-2, to 1 = 1e-3, tc 2 = 1e-6
                                                                                                                   RVTHRES
                  9 = 1 tc1 = -1.6e-3, tc2 = 1.5e-6
= 1, tc1 = -1.5e-3, tc2 = -4.3e-6
res.rvtemp n18 n19
res.rvthres n22 n8
spe.ebreak n11 n7 n17 n18 = 116.7
spe.eds n14 n8 n5 n8 = 1
spe.egs n13 n8 n6 n8 = 1
spe.esg n6 n10 n6 n8 = 1
spe.evtemp n20 n5 n13 n22 = 1
spe.evthres n6 n21 n19 n8 = 1
sw_vcsp.s1a no n12 n13 n8 = model=s1amod
sw_vcco.s1o n13 n12 n13 n8 = model=s1omod
sw_vcsp.s2a n6 n15 n14 n13 = model=s2amod
sw_vcsp.s2b n13 n15 n14 n13 = model=s2bmod
v.vbat n22 n19 = dc=1
equations {
i (n51->n50) +=iscl
iscl: v(n51,n50) = ((v(n5,n51)/(1e-9+abs(v(n5,n51))))*((abs(v(n5,n51)*1e6/17.3))** 3.5))
```

# SPICE Thermal Model JUNCTION th REV 23 August 1999 T76609d3 CTHERM1 th 6 9.50e-4 CTHERM2 6 5 2.40e-3 RTHERM1 CTHERM1 CTHERM3 5 4 3.90e-3 CTHERM4 4 3 4.10e-3 CTHERM5 3 2 5.60e-3 6 CTHERM6 2 tl 4.00e-2 RTHERM1 th 6 2.00e-2 RTHERM2 6 5 1.10e-1 RTHERM2 CTHERM2 DESIGN RTHERM3 5 4 2.75e-1 RTHERM4 4 3 5.53e-1 RTHERM5 3 2 7.25e-1 RTHERM6 2 tl 7.56e-1 CTHERM'3 RTHERM3 SABER Thermal Model SABER thermal model t76609d3 template thermal\_model th tl thermal\_c th, tl ctherm.ctherm1 th 6 = 9.50e-4 ctherm.ctherm2 6 5 = 2.40e-3 ctherm.ctherm3 5 4 = 3.90e-3ctherm.ctherm4 4 3 = 4.10e-3ctherm.ctherm5 3 2 = 5.60e-3ctherm.ctherm6 2 tl = 4.00e-2 THIS DEVICE PLEASENTATIVE REPRESENTATIVE REPRESENTA rtherm.rtherm1 th 6 = 2.00e-2 CTHERM5 2 RTHERM6 CTHERM6 CASE

#### HUF76609D3S



#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower<sup>™</sup> AX-CAP®\* BitSiC™ Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™

CTL™ Current Transfer Logic™ DEUXPEED<sup>®</sup> Dual Cool™ EcoSPARK® EfficentMax™ ESBC™

Fairchild® Fairchild Semiconductor® FACT Quiet Series™ FACT<sup>®</sup> FAST® FastvCore™ FETBench™ FPS™

F-PFS™ FRFFT®

Global Power Resource<sup>SM</sup> GreenBridge™ Green FPS™ Green FPS™ e-Series™

Gmax™ GTO™ IntelliMAX™ ISOPLANAR™

Marking Small Speakers Sound Louder and Better™

MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MicroPak2™ MillerDrive™

MotionMax™ mWSaver<sup>®</sup> OptoHiT™ OPTOLOGIC® OPTOPLANAR® PowerTrench® PowerXS<sup>TM</sup>

Programmable Active Droop™

**OFET** QS<sup>TM</sup> Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™ SignalWise™

SmartMax™ SMART START™ Solutions for Your Success™

SPM<sup>®</sup> STEALTH™ SuperFET® SuperSOT™-3 SuperSOT™-6 SuperSO SupreMOS

yncFET™

**UHC®** UniEET VCX™ VisualMax™ VoltagePlus™ XSTN

Sync-Lock™ SYSTEM ®\*
GENERAL TinyBoost® TinyBuck<sup>®</sup> TinyCalc™ TinyLogic<sup>®</sup>
TINYOPTO™ TinvPower™ TinyPWI Wire TranSiC™ TriFault Detect TRUECURRENT®\* SerD W Ultra FPFET™

ESIGN

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor

#### DISCLAIMER

DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN NEITHER DOES IT CONVEY ANY LICENSE UNDER LIS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAURCHILD'S WORLDWIDE THRMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCT

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS APENOTAUTHOR ZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, (c) whose failure to perform when properly used in accordance with structions for use provided in the labeling, can be reasonably pected to result in a significant injury of the user.

A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Comiconductor Corporations And-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase sounterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the prolification of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS **Definition of Terms**

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. 166



ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor date sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemni

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative