

# Enhanced I/O 8-Bit OTP MCU

# HT48R068B/HT48R069B

Revision: V1.30 Date: February 05, 2015

www.holtek.com



# **Table of Contents**

| Features                                       |    |
|------------------------------------------------|----|
| Peripheral Features                            |    |
| General Description                            |    |
| Selection Table                                |    |
| Block Diagram                                  | 7  |
| Pin Assignment                                 | 8  |
| Pin Description                                | 10 |
| Absolute Maximum Ratings                       | 11 |
| D.C. Characteristics                           | 12 |
| A.C. Characteristics                           | 13 |
| DAC Electrical Characteristics                 | 14 |
| Power-on Reset Characteristics                 | 14 |
| System Architecture                            | 15 |
| Clocking and Pipelining                        |    |
| Program Counter                                |    |
| Stack                                          |    |
| Arithmetic and Logic Unit – ALU                |    |
| Program Memory                                 |    |
| StructureSpecial Vectors                       |    |
| Look-up Table                                  |    |
| Table Program Example                          |    |
| Table Read Program Example                     |    |
| Data Memory                                    |    |
| Structure                                      |    |
| Special Purpose Data Memory                    | 23 |
| Special Function Registers                     | 24 |
| Indirect Addressing Registers – IAR0, IAR1     |    |
| Memory Pointers – MP0, MP1                     | 24 |
| Accumulator – ACC                              |    |
| Program Counter Low Register – PCL             |    |
| Bank Pointer – BP                              |    |
| Status Register – STATUS                       |    |
| Input/Output Ports and Control Registers       |    |
| System Control Registers – CTRL0, CTRL1, CTRL2 |    |
| Wake-up Function Register – PAWK               |    |
| Pull-high Registers – PAPU~PHPU                |    |
| Software COM Register – SCOMC                  | 32 |



| Oscillator                                             | 32 |
|--------------------------------------------------------|----|
| System Oscillator Overview                             | 32 |
| External Crystal/Resonator Oscillator – HXT            | 32 |
| External RC Oscillator – ERC                           | 33 |
| Internal RC Oscillator – HIRC                          | 34 |
| External 32768Hz Crystal Oscillator – LXT              | 34 |
| LXT Oscillator Low Power Function                      | 35 |
| Internal Low Speed Oscillator – LIRC                   | 35 |
| Operating Modes                                        | 36 |
| Mode Types and Selection                               |    |
| Mode Switching                                         | 37 |
| Standby Current Considerations                         | 37 |
| Wake-up                                                | 38 |
| Watchdog Timer Operation                               | 39 |
| Reset and Initialisation                               | 40 |
| Reset Functions                                        |    |
| Reset Initial Conditions                               | 43 |
| Input/Output Ports                                     | 45 |
| Pull-high Resistors                                    |    |
| Port A Wake-up                                         |    |
| I/O Port Control Registers                             |    |
| Pin-shared Functions                                   |    |
| Pin Remapping Configuration                            | 49 |
| I/O Pin Structures                                     |    |
| Programming Considerations                             | 51 |
| Timer/Event Counters                                   | 51 |
| Configuring the Timer/Event Counter Input Clock Source |    |
| Timer Registers – TMR0, TMR1, TMR2L, TMR2H             |    |
| Timer Control Registers – TMR0C, TMR1C, TMR2C          |    |
| Timer Mode                                             | 56 |
| Event Counter Mode                                     | 56 |
| Pulse Width Capture Mode                               | 57 |
| Prescaler                                              | 58 |
| PFD Function                                           | 58 |
| I/O Interfacing                                        | 59 |
| Programming Considerations                             | 59 |
| Timer Program Example                                  | 60 |
| Time Base                                              | 60 |
| Pulse Width Modulator                                  | 61 |
| PWM Operation                                          |    |
| 6+2 PWM Mode                                           | 62 |
| 7+1 PWM Mode                                           | 63 |
| PWM Output Control                                     | 64 |



| Interrupts                                            | 65   |
|-------------------------------------------------------|------|
| Interrupt Register                                    | 65   |
| Interrupt Operation                                   | 67   |
| Interrupt Priority                                    | 68   |
| External Interrupt                                    | 69   |
| Timer/Event Counter Interrupt                         | 69   |
| Multi-function Interrupt                              | 69   |
| Programming Considerations                            | 70   |
| LCD SCOM Function                                     | 71   |
| LCD Operation                                         |      |
| LCD Bias Control                                      | 72   |
| Serial Interface Module – SIM                         | 73   |
| SPI Interface                                         |      |
| SPI Registers                                         |      |
| SPI Communication                                     | 78   |
| I <sup>2</sup> C Interface                            | 80   |
| I <sup>2</sup> C Registers                            |      |
| I <sup>2</sup> C Bus Communication                    | 85   |
| I <sup>2</sup> C Bus Start Signal                     | 86   |
| Slave Address                                         | 86   |
| I <sup>2</sup> C Bus Read/Write Signal                | 87   |
| I <sup>2</sup> C Bus Slave Address Acknowledge Signal | 87   |
| I <sup>2</sup> C Bus Data and Acknowledge Signal      | 87   |
| Peripheral Clock Output                               | 89   |
| Peripheral Clock Operation                            |      |
| SPIA Serial Interface – SPIA                          | 90   |
| SPIA Interface Communication                          |      |
| SPIA Registers                                        | 90   |
| SPIA Bus Enable/Disable                               | 90   |
| SPIA Operation                                        | 92   |
| SPIA Configuration Options                            | 93   |
| Error Detection                                       | 94   |
| Programming Considerations                            | 94   |
| Digital to Analog Converter – DAC                     | . 94 |
| Operation                                             |      |
| Low Voltage Detector – LVD                            |      |
| LVD Register                                          |      |
| LVD Operation                                         |      |
| Configuration Options                                 |      |
|                                                       |      |
| Application Circuit                                   | . 98 |

4

## HT48R068B/HT48R069B Enhanced I/O 8-Bit OTP MCU



| Instruction Set                                      | 99  |
|------------------------------------------------------|-----|
| Introduction                                         | 99  |
| Instruction Timing                                   | 99  |
| Moving and Transferring Data                         | 99  |
| Arithmetic Operations                                | 99  |
| Logical and Rotate Operation                         | 100 |
| Branches and Control Transfer                        | 100 |
| Bit Operations                                       | 100 |
| Table Read Operations                                | 100 |
| Other Operations                                     | 100 |
| Instruction Set Summary                              | 101 |
| Instruction Definition                               | 103 |
| Package Information                                  | 112 |
| 28-pin SKDIP (300mil) Outline Dimensions             |     |
| 28-pin SOP (300mil) Outline Dimensions               | 114 |
| 28-pin SSOP (150mil) Outline Dimensions              | 115 |
| 44-pin LQFP (10mm×10mm) (FP2.0mm) Outline Dimensions | 116 |
| 64-pin LQFP (7mm×7mm) Outline Dimensions             | 117 |



### **Features**

#### **CPU Features**

· Operating voltage:

 $f_{SYS}$ = 4MHz: 2.2V~5.5V  $f_{SYS}$ =8MHz: 3.0V~5.5V  $f_{SYS}$ =12MHz: 4.5V~5.5V

- Up to  $0.33 \mu s$  instruction cycle with 12MHz system clock at  $V_{DD} = 5 V$
- Idle/Sleep mode and wake-up functions to reduce power consumption
- Oscillator types:

External high frequency Crystal - HXT

 $External \; RC-ERC$ 

Internal RC - HIRC

External low frequency crystal - LXT

- Four operational modes: Normal, Slow, Idle, Sleep
- Fully integrated internal 4MHz, 8MHz and 12MHz oscillator requires no external components
- · Watchdog Timer function
- · LIRC oscillator function for watchdog timer
- · All instructions executed in one or two instruction cycles
- Table read instructions
- 63 powerful instructions
- Up to 8-level subroutine nesting
- · Bit manipulation instruction
- · Low voltage reset function
- · Low voltage detect function
- Wide range of available package types

### **Peripheral Features**

- Up to 62 bidirectional I/O lines
- Up to 4 channel 8-bit PWM
- Single channel 12-bit DAC
- Serial Interfaces Module with Dual SPI and I<sup>2</sup>C interfaces
- Single Serial SPI Interface
- Software controlled 4-SCOM lines LCD COM driver with 1/2 bias
- · External interrupt input shared with an I/O line
- Two 8-bit programmable Timer/Event Counter with overflow interrupt and prescaler
- Single 16-bit programmable Timer/Event Counter with overflow interrupt
- · Time-Base function
- Programmable Frequency Divider PFD

Rev. 1.30 6 February 05, 2015



### **General Description**

The Enhanced I/O MCUs are a series of 8-bit high performance, RISC architecture microcontrollers specifically designed for a wide range of applications. The usual Holtek microcontroller features of low power consumption, I/O flexibility, timer functions, oscillator options, power down and wake-up functions, watchdog timer and low voltage reset, combine to provide devices with a huge range of functional options while still maintaining a high level of cost effectiveness. The fully integrated system oscillator HIRC, which requires no external components and which has three frequency selections, opens up a huge range of new application possibilities for these devices, some of which may include industrial control, consumer products, household appliances subsystem controllers, etc.

### **Selection Table**

| Part No.  | Program<br>Memory | Data<br>Memory | I/O | 8-bit<br>Timer | 16-bit<br>Timer | Time<br>Base | HIRC<br>(MHz) |
|-----------|-------------------|----------------|-----|----------------|-----------------|--------------|---------------|
| HT48R068B | 16Kx16            | 512x8          | 50  | 2              | 1               | 1            | 4/8/12        |
| HT48R069B | 32Kx16            | 1024x8         | 62  | 2              | 1               | 1            | 4/8/12        |

| Part No.  | RTC<br>(LXT) | LCD<br>SCOM | PWM     | D/A      | Interface                 | PFD | Stack | Package                    |
|-----------|--------------|-------------|---------|----------|---------------------------|-----|-------|----------------------------|
| HT48R068B | √(*)         | 4           | 8-bitx4 | 12-bitx1 | SPI/I <sup>2</sup> C, SPI | √   | 8     | 28SKDIP/SOP/SSOP<br>44LQFP |
| HT48R069B | √(*)         | 4           | 8-bitx4 | 12-bitx1 | SPI/I <sup>2</sup> C, SPI | √   | 8     | 44/64LQFP                  |

Note: "\*" the oscillator is connected to the XT1/XT2 pins with TinyPower<sup>TM</sup> design.

### **Block Diagram**

The following block diagram illustrates the main functional blocks.



Rev. 1.30 7 February 05, 2015



### **Pin Assignment**





Rev. 1.30 8 February 05, 2015







## **Pin Description**

| Pin Name         | Function | OPT          | I/T | O/T  | Descriptions                                                                  |
|------------------|----------|--------------|-----|------|-------------------------------------------------------------------------------|
| PA0              | PA0      | PAPU<br>PAWK | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up.                    |
| PA1/PFD          | PA1      | PAPU<br>PAWK | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up.                    |
|                  | PFD      | CTRL0        | _   | CMOS | PFD output                                                                    |
| PA2/TC0          | PA2      | PAPU<br>PAWK | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up.                    |
|                  | TC0      | _            | ST  | _    | External Timer 0 clock input                                                  |
| PA3/INT          | PA3      | PAPU<br>PAWK | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up.                    |
|                  | INT      | _            | ST  | _    | External Interrupt input                                                      |
|                  | PA4      | PAPU<br>PAWK | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up.                    |
| PA4/PWM0/TC1/AUD | PWM0     | CTRL0        | _   | CMOS | PWM output                                                                    |
|                  | TC1      | _            | ST  | _    | External Timer 1 clock input                                                  |
|                  | AUD      | _            | _   | AN   | DAC output                                                                    |
| PA5/OSC2         | PA5      | PAPU<br>PAWK | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up.                    |
|                  | OSC2     | CO           | _   | OSC  | Oscillator pin                                                                |
| PA6/OSC1         | PA6      | PAPU<br>PAWK | ST  | CMOS | General purpose I/O. Register enabled pull-up and wake-up.                    |
|                  | OSC1     | CO           | OSC | _    | Oscillator pin                                                                |
| PA7/RES          | PA7      | PAWK         | ST  | NMOS | General purpose I/O. Register enabled wake-up.                                |
| TATITLO          | RES      | CO           | ST  | _    | Reset input                                                                   |
| PB0/SCOM0        | PB0      | PBPU         | ST  |      | General purpose I/O. Register enabled pull-up                                 |
| 1 B0/SCONO       | SCOM0    | SCOMC        | _   |      | Software controlled 1/2 bias LCD COM                                          |
| PB1/SCOM1        | PB1      | PBPU         | ST  |      | General purpose I/O. Register enabled pull-up                                 |
| 1 B 1/000 W 1    | SCOM1    | SCOMC        | _   | SCOM | Software controlled 1/2 bias LCD COM                                          |
| PB2/SCOM2        | PB2      | PBPU         | ST  |      | General purpose I/O. Register enabled pull-up                                 |
| 1 BE/OOGIVIE     | SCOM2    | SCOMC        | _   |      | Software controlled 1/2 bias LCD COM                                          |
| PB3/SCOM3        | PB3      | PBPU         | ST  |      | General purpose I/O. Register enabled pull-up                                 |
| 1 Borosonio      | SCOM3    | SCOMC        | _   |      | Software controlled 1/2 bias LCD COM                                          |
| PB4,PB5          | PB4,PB5  | PBPU         | ST  |      | General purpose I/O. Register enabled pull-up                                 |
| PB6/SCSA         | PB6      | PBPU         | ST  | CMOS | General purpose I/O. Register enabled pull-up                                 |
| . 20/000/1       | SCSA     | _            | ST  | _    | SPI Slave Select                                                              |
| PB7/SCKA         | PB7      | PBPU         | ST  |      | General purpose I/O. Register enabled pull-up                                 |
|                  | SCKA     |              | ST  |      | SPI Serial Clock                                                              |
| PC0              | PC0      | PCPU         | ST  |      | General purpose I/O. Register enabled pull-up.                                |
| PC1              | PC1      | PCPU         | ST  |      | General purpose I/O. Register enabled pull-up.                                |
| PC2/PWM2         | PC2      | PCPU         | ST  |      | General purpose I/O. Register enabled pull-up.                                |
|                  | PWM2     | CTRL2        | _   |      | PWM output                                                                    |
| PC3/PWM1         | PC3      | PCPU         | ST  |      | General purpose I/O. Register enabled pull-up.                                |
|                  | PWM1     | CTRL0        |     |      | PWM output                                                                    |
| PC4/XT2          | PC4      | PCPU         | ST  | CMOS |                                                                               |
|                  | XT2      | CO           |     | LXT  | Low frequency crystal pin                                                     |
| PC5/XT1          | PC5      | PCPU         | ST  | CMOS |                                                                               |
| DCC              | XT1      | CO           |     | LXT  | Low frequency crystal pin                                                     |
| PC6              | PC6      | PCPU         | ST  | CMOS |                                                                               |
| PC7              | PC7      | PCPU         | ST  | CMOS |                                                                               |
| PD0/TC2          | PD0      | PDPU         | ST  | CMOS | General purpose I/O. Register enabled pull-up .  External Timer 2 clock input |
|                  | TC2      |              | ST  | CMOS |                                                                               |
| PD1/PWM3         | PD1      | PDPU         | ST  |      | General purpose I/O. Register enabled pull-up .                               |
| DDO              | PWM3     | CTRL2        |     |      | PWM output                                                                    |
| PD2              | PD2      | PDPU         | ST  | CMOS | General purpose I/O. Register enabled pull-up .                               |

Rev. 1.30 10 February 05, 2015



| Pin Name    | Function | OPT  | I/T | O/T  | Descriptions                                   |
|-------------|----------|------|-----|------|------------------------------------------------|
| PD3/PCLK    | PD3      | PDPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PD3/PCLK    | PCLK     | _    | _   | CMOS | Peripheral Clock output                        |
| PD4/SCS     | PD4      | PDPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PD4/3C3     | SCS      | _    | ST  | CMOS | SPI Slave Select                               |
|             | PD5      | PDPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PD5/SCK/SCL | SCK      | _    | ST  | CMOS | SPI Serial Clock                               |
|             | SCL      | _    | ST  | NMOS | I <sup>2</sup> C Clock                         |
|             | PD6      | PDPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PD6/SDI/SDA | SDI      | _    | ST  | _    | SPI Data input                                 |
|             | SDA      | _    | ST  | NMOS | I <sup>2</sup> C Data                          |
| PD7/SDO     | PD7      | PDPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| FD1/3D0     | SDO      | _    | _   | CMOS | SPI Data output                                |
| PE0         | PE0      | PEPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PE1         | PE1      | PEPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PE2         | PE2      | PEPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PE3         | PE3      | PEPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PE4         | PE4      | PEPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PE5         | PE5      | PEPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PE6         | PE6      | PEPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PE7         | PE7      | PEPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PF0/SDOA    | PF0      | PFPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| FF0/SDOA    | SDOA     | _    | _   | CMOS | SPI Data output                                |
| PF1/SDIA    | PF1      | PFPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PF I/SDIA   | SDIA     | _    | ST  | _    | SPI Data input                                 |
| PF2~PF7     | PFn      | PFPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PG0~PG7     | PGn      | PGPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| PH0~PH5     | PHn      | PHPU | ST  | CMOS | General purpose I/O. Register enabled pull-up. |
| VDD         | VDD      | _    | PWR | _    | Power supply                                   |
| VSS         | VSS      |      | PWR | _    | Ground                                         |

Note: I/T: Input type; O/T: Output type

OPT: Optional by configuration option (CO) or register option

PWR: Power; CO: Configuration option

ST: Schmitt Trigger input; CMOS: CMOS output;

AN: Analog output

SCOM: Software controlled LCD COM HXT: High frequency crystal oscillator LXT: Low frequency crystal oscillator

### **Absolute Maximum Ratings**

| Supply Voltage          | $V_{SS}$ -0.3V to $V_{SS}$ +6.0V |
|-------------------------|----------------------------------|
| Input Voltage           | $V_{SS}$ -0.3V to $V_{DD}$ +0.3V |
| I <sub>OL</sub> Total   | 100mA                            |
| Total Power Dissipation | 500mW                            |
| Storage Temperature     | -50°C to 125°C                   |
| Operating Temperature   | -40°C to 85°C                    |
| Ion Total               | -100mA                           |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

Rev. 1.30 11 February 05, 2015



## **D.C. Characteristics**

Ta=25°C

|                   |                                                |                            | Test Conditions                                          |                    |       |                    |          |
|-------------------|------------------------------------------------|----------------------------|----------------------------------------------------------|--------------------|-------|--------------------|----------|
| Symbol            | Parameter                                      | V <sub>DD</sub> Conditions |                                                          | Min.               | Тур.  | Max.               | Unit     |
|                   |                                                |                            | f <sub>SYS</sub> =4MHz                                   | 2.2                | _     | 5.5                | V        |
| $V_{DD}$          | Operating Voltage                              | _                          | f <sub>SYS</sub> =8MHz                                   | 3.0                | _     | 5.5                | V        |
|                   |                                                |                            | f <sub>SYS</sub> =12MHz                                  | 4.5                | _     | 5.5                | V        |
|                   | Operating Current                              | 3V                         |                                                          | _                  | 0.8   | 1.2                | mA       |
| $I_{DD1}$         | (HXT, HIRC, ERC)                               | 5V                         | No load, f <sub>SYS</sub> =4MHz                          | _                  | 1.5   | 2.25               | mA       |
|                   | Operating Current                              | 3V                         |                                                          | _                  | 1.4   | 2.1                | mA       |
| I <sub>DD2</sub>  | (HXT, HIRC, ERC)                               | 5V                         | No load, f <sub>SYS</sub> =8MHz                          | _                  | 2.8   | 4.2                | mA       |
| I <sub>DD3</sub>  | Operating Current<br>(HXT, HIRC, ERC)          | 5V                         | No load, f <sub>SYS</sub> =12MHz                         | _                  | 4     | 6                  | mA       |
|                   |                                                | 3V                         | No load, f <sub>SYS</sub> =32768Hz<br>(LXT on OSC1/OSC2, | _                  | 5     | 10                 | μΑ       |
| $I_{DD4}$         | Operating Current                              | 5V                         | LVR disabled, LXTLP=1)                                   | _                  | 12    | 24                 | μA       |
| 1004              | (HIRC + LXT, Slow Mode)                        | 3V                         | No load, f <sub>SYS</sub> =32768Hz<br>(LXT on XT1/XT2,   | _                  | 5     | 10                 | μA       |
|                   |                                                | 5V                         | LVR disabled, LXTLP=1)                                   | _                  | 10    | 20                 | μA       |
| I <sub>STB1</sub> | Standby Current                                | 3V                         | No load, system HALT                                     | _                  | _     | 5                  | μA       |
| ISIB1             | (LIRC On, LXT Off)                             | 5V                         | No load, system HALT                                     | _                  | _     | 10                 | μA       |
| 1                 | Standby Current                                | 3V                         | No load, system HALT                                     | _                  | _     | 1                  | μA       |
| STB2              | (LIRC Off, LXT Off)                            | 5V                         | TNO IOau, System HALT                                    | _                  | _     | 2                  | μΑ       |
|                   |                                                | 3V                         | No load, system HALT                                     | _                  | _     | 5                  | μΑ       |
| I <sub>STB3</sub> | Standby Current<br>(LIRC Off, LXT On, LXTLP=1) | 5V                         | (LXT on OSC1/OSC2)                                       | _                  | _     | 10                 | μA       |
|                   |                                                | 3V                         | No load, system HALT                                     | _                  | _     | 3                  | μA       |
|                   |                                                | 5V                         | (LXT on XT1/XT2)                                         | _                  | _     | 5                  | μA       |
| V <sub>IL1</sub>  | Input Low Voltage for I/O,<br>TCn and INT      | _                          | _                                                        | 0                  | _     | 0.3V <sub>DD</sub> | V        |
| V <sub>IH1</sub>  | Input High Voltage for I/O,<br>TCn and INT     | _                          | _                                                        | 0.7V <sub>DD</sub> | _     | V <sub>DD</sub>    | V        |
| $V_{\text{IL2}}$  | Input Low Voltage (RES)                        | _                          | _                                                        | 0                  | _     | $0.4V_{DD}$        | V        |
| $V_{\text{IH2}}$  | Input High Voltage (RES)                       | _                          | _                                                        | 0.9V <sub>DD</sub> | _     | $V_{DD}$           | V        |
| V <sub>LVR1</sub> | Low Voltage Reset 1                            |                            | V <sub>LVR</sub> =4.2V                                   | 3.98               | 4.2   | 4.42               | V        |
| V <sub>LVR2</sub> | Low Voltage Reset 2                            | _                          | V <sub>LVR</sub> =3.15V                                  | 2.98               | 3.15  | 3.32               | V        |
| V <sub>LVR3</sub> | Low Voltage Reset 3                            | _                          | V <sub>LVR</sub> =2.1V                                   | 1.98               | 2.1   | 2.22               | V        |
| V <sub>LVD1</sub> | Low Voltage Detector Voltage 1                 | _                          | V <sub>LVD</sub> = 4.4 V                                 | 4.12               | 4.4   | 4.70               | V        |
| V <sub>LVD2</sub> | Low Voltage Detector Voltage 2                 | _                          | V <sub>LVD</sub> = 3.3 V                                 | 3.12               | 3.3   | 3.50               | V        |
| $V_{\text{LVD2}}$ | Low Voltage Detector Voltage 3                 | _                          | V <sub>LVD</sub> = 2.2 V                                 | 2.08               | 2.2   | 2.32               | V        |
|                   | I/O Port Sink Current                          | 3V                         | \/ =0.4\/                                                | 4                  | 8     | _                  | mA       |
| I <sub>OL1</sub>  | (PA, PB, PC, PD, PE, PF, PG, PH)               | 5V                         | $V_{OL}=0.1V_{DD}$                                       | 10                 | 20    | _                  | mA       |
|                   | I/O Dort Course Current                        | 3V                         | \/ =0.0\/                                                | -2                 | -4    | _                  | mA       |
| Іон               | I/O Port Source Current                        | 5V                         | -V <sub>OH</sub> =0.9V <sub>DD</sub>                     | -5                 | -10   | _                  | mA       |
| I <sub>OL2</sub>  | PA7 Sink Current                               | 5V                         | V <sub>OL</sub> =0.1V <sub>DD</sub>                      | 2                  | 3     |                    | mA       |
| R <sub>PH</sub>   | Pull-high Resistance                           | 3V                         | _                                                        | 20                 | 60    | 100                | kΩ       |
| INPH              | i un-nigh Nesisiance                           | 5V                         | _                                                        | 10                 | 30    | 50                 | kΩ       |
|                   |                                                |                            | SCOMC, ISEL[1:0]=00                                      | 17.5               | 25.0  | 32.5               | μA       |
| loss:             | SCOM Operating Current                         | 5V                         | SCOMC, ISEL[1:0]=01                                      | 35                 | 50    | 65                 | μA       |
| I <sub>SCOM</sub> | Scow Operating Current                         | 57                         | SCOMC, ISEL[1:0]=10                                      | 70                 | 100   | 130                | μA       |
|                   |                                                |                            | SCOMC, ISEL[1:0]=11                                      | 140                | 200   | 260                | μA       |
| V <sub>SCOM</sub> | V <sub>DD</sub> /2 Voltage for LCD COM         | 5V                         | No load                                                  | 0.475              | 0.500 | 0.525              | $V_{DD}$ |

Note: The standby current ( $I_{STB1} \sim I_{STB3}$ ) and  $I_{DD4}$  are measured with all I/O pins in input mode and tied to  $V_{DD}$ .

Rev. 1.30 12 February 05, 2015



### A.C. Characteristics

Ta=25°C

| Counch al          | Donomoton                      |                        | Test Conditions           | Min  | Torre | Max.   | I I mit          |
|--------------------|--------------------------------|------------------------|---------------------------|------|-------|--------|------------------|
| Symbol             | Parameter                      | <b>V</b> <sub>DD</sub> | Conditions                | Min. | Тур.  | IVIAA. | Unit             |
|                    |                                |                        | 2.2V~5.5V                 | 32   | _     | 4000   | kHz              |
| f <sub>SYS</sub>   | f <sub>SYS</sub> System Clock  | _                      | 3.0V~5.5V                 | 32   | _     | 8000   | kHz              |
|                    |                                |                        | 4.5V~5.5V                 | 32   | _     | 12000  | kHz              |
|                    |                                | 3V/5V                  | Ta=25°C                   | -2%  | 4     | +2%    | MHz              |
|                    |                                | 3V/5V                  | Ta=25°C                   | -2%  | 8     | +2%    | MHz              |
|                    |                                | 5V                     | Ta=25°C                   | -2%  | 12    | +2%    | MHz              |
|                    |                                | 3V/5V                  | Ta=0~70°C                 | -5%  | 4     | +5%    | MHz              |
|                    |                                | 3V/5V                  | Ta=0~70°C                 | -5%  | 8     | +5%    | MHz              |
|                    |                                | 5V                     | Ta=0~70°C                 | -5%  | 12    | +5%    | MHz              |
| ,                  | Overton Olsek (UIDO)           | 2.2V~3.6V              | Ta=0~70°C                 | -8%  | 4     | +8%    | MHz              |
| f <sub>HIRC</sub>  | System Clock (HIRC)            | 3.0V~5.5V              | Ta=0~70°C                 | -8%  | 4     | +8%    | MHz              |
|                    |                                | 3.0V~5.5V              | Ta=0~70°C                 | -8%  | 8     | +8%    | MHz              |
|                    |                                | 4.5V~5.5V              | Ta=0~70°C                 | -8%  | 12    | +8%    | MHz              |
|                    |                                | 2.2V~3.6V              | Ta=-40°C~85°C             | -12% | 4     | +12%   | MHz              |
|                    |                                | 3.0V~5.5V              | Ta=-40°C~85°C             | -12% | 4     | +12%   | MHz              |
|                    |                                | 3.0V~5.5V              | Ta=-40°C~85°C             | -12% | 8     | +12%   | MHz              |
|                    |                                | 4.5V~5.5V              | Ta=-40°C~85°C             | -12% | 12    | +12%   | MHz              |
|                    |                                | 5V                     | Ta=25°C, R=120KΩ*         | -2%  | 4     | +2%    | MHz              |
| _                  | Custom Clask (FDC)             | 5V                     | Ta=0~70°C, R=120KΩ*       | -5%  | 4     | +5%    | MHz              |
| f <sub>ERC</sub>   | System Clock (ERC)             | 5V                     | Ta=-40°C~85°C, R=120KΩ*   | -7%  | 4     | +7%    | MHz              |
|                    |                                | 2.2V~5.5V              | Ta=-40°C~85°C, R=120KΩ*   | -11% | 4     | +11%   | MHz              |
| f <sub>LXT</sub>   | System Clock (LXT)             | _                      | _                         | _    | 32768 | _      | Hz               |
|                    |                                |                        | 2.2V~5.5V                 | 0    | _     | 4000   | kHz              |
| t <sub>TIMER</sub> | Timer Input Frequency (TCn)    | _                      | 3.0V~5.5V                 | 0    | _     | 8000   | kHz              |
|                    | (1011)                         |                        | 4.5V~5.5V                 | 0    | _     | 12000  | kHz              |
| r.                 | LIDC Oscillator                | 3V                     | _                         | 5    | 10    | 15     | kHz              |
| f <sub>LIRC</sub>  | LIRC Oscillator                | 5V                     | _                         | 6.5  | 13    | 19.5   | kHz              |
| t <sub>RES</sub>   | External Reset Low Pulse Width | _                      | _                         | 1    | _     | _      | μs               |
|                    |                                |                        | For HXT/LXT               | _    | 1204  | _      | t <sub>SYS</sub> |
| t <sub>SST</sub>   | System Start-up time Period    | _                      | For ERC/IRC               | _    | 2     | _      | tsys             |
|                    |                                |                        | (By configuration option) |      | 1024  | _      | tsys             |
| t <sub>INT</sub>   | Interrupt Fulse Width          | _                      | _                         | 1    | _     | _      | μs               |
| t <sub>LVR</sub>   | Low Voltage Width to Reset     |                        | _                         | 0.25 | 1     | 2      | ms               |
| RESTD              | Reset Delay Time               | _                      | _                         |      | 100   | _      | ms               |

Note: 1.  $t_{SYS}=1/f_{SYS}$ 

- 2.\*For f<sub>ERC</sub>, as the resistor tolerance will influence the frequency a percision resistor is recommended.
- 3. To maintain the accuracy of the internal HIRC oscillator frequency, a  $0.1\mu F$  decoupling capacitor should be connected between VDD and VSS and located as close to the device as possible.

Rev. 1.30 February 05, 2015



### **DAC Electrical Characteristics**

| Currelle e l     | Parameter             |                 | Test Conditions                             | Min  | Тур. | Max. | I I m 14 |
|------------------|-----------------------|-----------------|---------------------------------------------|------|------|------|----------|
| Symbol           |                       | V <sub>DD</sub> | Conditions                                  | Min. |      |      | Unit     |
| V <sub>DAC</sub> | DAC operating voltage | _               | _                                           | 2.4  | _    | _    | V        |
| lα               | DAC quiescent current | 5V              | Code= 0000H<br>V <sub>OL</sub> =00H         | _    | 2    | 3    | mA       |
| I <sub>DAC</sub> | DAC operating current | 5V              | 1 kHz sin wave, full-scale (8K sample rate) | _    | 3    | 4.5  | mA       |
| RES              | Resolution            | _               | _                                           | _    | _    | 12   | bit      |
| Vo               | Output Voltage Level  | _               | _                                           | 0.01 | _    | 0.99 | $V_{DD}$ |

### **Power-on Reset Characteristics**

Ta=25°C

| Symbol            | Parameter                                                                 |          | Test Conditions | Min.    | Typ  | Max.   | Unit  |  |
|-------------------|---------------------------------------------------------------------------|----------|-----------------|---------|------|--------|-------|--|
| Syllibol          | Parameter                                                                 | $V_{DD}$ | Conditions      | IVIIII. | Тур. | IVIAX. | Oilit |  |
| V <sub>POR</sub>  | V <sub>DD</sub> Start Voltage to Ensure<br>Power-on Reset                 | _        | _               | _       | _    | 100    | mV    |  |
| RRV <sub>DD</sub> | V <sub>DD</sub> Raising Rate to Ensure<br>Power-on Reset                  | _        | _               | 0.035   | _    | _      | V/ms  |  |
| t <sub>POR</sub>  | Minimum Time for $V_{DD}$ to remain at $V_{POR}$ to ensure Power-on Reset | _        | _               | 1       | _    | _      | ms    |  |



Rev. 1.30 14 February 05, 2015



### **System Architecture**

A key factor in the high-performance features of the Holtek range of microcontrollers is attributed to the internal system architecture. The range of devices take advantage of the usual features found within RISC microcontrollers providing increased speed of operation and enhanced performance. The pipelining scheme is implemented in such a way that instruction fetching and instruction execution are overlapped, hence instructions are effectively executed in one cycle, with the exception of branch or call instructions. An 8-bit wide ALU is used in practically all operations of the instruction set. It carries out arithmetic operations, logic operations, rotation, increment, decrement, branch decisions, etc. The internal data path is simplified by moving data through the Accumulator and the ALU. Certain internal registers are implemented in the Data Memory and can be directly or indirectly addressed. The simple addressing methods of these registers along with additional architectural features ensure that a minimum of external components is required to provide a functional I/O control system with maximum reliability and flexibility.

### **Clocking and Pipelining**

The main system clock, derived from either a Crystal/Resonator or RC oscillator is subdivided into four internally generated non-overlapping clocks, T1~T4. The Program Counter is incremented at the beginning of the T1 clock during which time a new instruction is fetched. The remaining T2~T4 clocks carry out the decoding and execution functions. In this way, one T1~T4 clock cycle forms one instruction cycle. Although the fetching and execution of instructions takes place in consecutive instruction cycles, the pipelining structure of the microcontroller ensures that instructions are effectively executed in one instruction cycle. The exception to this are instructions where the contents of the Program Counter are changed, such as subroutine calls or jumps, in which case the instruction will take one more instruction cycle to execute.

For instructions involving branches, such as jump or call instructions, two instruction cycles are required to complete instruction execution. An extra cycle is required as the program takes one cycle to first obtain the actual jump or call address and then another cycle to actually execute the branch. The requirement for this extra cycle should be taken into account by programmers in timing sensitive applications.



System Clocking and Pipelining

Rev. 1.30 15 February 05, 2015



| 1 |         | MOV A,[12H] | Fetch Inst. 1 | Execute Inst. 1 |                 |                |                 |
|---|---------|-------------|---------------|-----------------|-----------------|----------------|-----------------|
| 2 |         | CALL DELAY  |               | Fetch Inst. 2   | Execute Inst. 2 |                | _               |
| 3 |         | CPL [12H]   |               |                 | Fetch Inst. 3   | Flush Pipeline |                 |
| 4 |         | :           |               |                 |                 | Fetch Inst. 6  | Execute Inst. 6 |
| 5 |         | :           |               |                 |                 |                | Fetch Inst. 7   |
| 6 | DEL AY: | NOP         |               |                 |                 |                |                 |

Instruction Fetching

### **Program Counter**

During program execution, the Program Counter is used to keep track of the address of the next instruction to be executed. It is automatically incremented by one each time an instruction is executed except for instructions, such as "JMP" or "CALL" that demand a jump to a non-consecutive Program Memory address. Note that the Program Counter width varies with the Program Memory capacity depending upon which device is selected. However, it must be noted that only the lower 8 bits, known as the Program Counter Low Register, are directly addressable by user.

When executing instructions requiring jumps to non-consecutive addresses such as a jump instruction, a subroutine call, interrupt or reset, etc., the microcontroller manages program control by loading the required address into the Program Counter. For conditional skip instructions, once the condition has been met, the next instruction, which has already been fetched during the present instruction execution, is discarded and a dummy cycle takes its place while the correct instruction is obtained.

|           | Program                      | Counter      |
|-----------|------------------------------|--------------|
| DEVICE    | Program Counter<br>High Byte | PCL Register |
| HT48R068B | PC13~PC8                     | PCL7~PCL0    |
| HT48R069B | PC14~PC8                     | PCL/~PCL0    |



The lower byte of the Program Counter, known as the Program Counter Low register or PCL, is available for program control and is a readable and writeable register. By transferring data directly into this register, a short program jump can be executed directly, however, as only this low byte is available for manipulation, the jumps are limited to the present page of memory, that is 256 locations. When such program jumps are executed it should also be noted that a dummy cycle will be inserted.

The lower byte of the Program Counter is fully accessible under program control. Manipulating the PCL might cause program branching, so an extra cycle is needed to pre-fetch. Further information on the PCL register can be found in the Special Function Register section.

Rev. 1.30 16 February 05, 2015



### **Stack**

This is a special part of the memory which is used to save the contents of the Program Counter only. The stack is neither part of the Data or Program Memory space, and is neither readable nor writeable. The activated level is indexed by the Stack Pointer, SP, and is neither readable nor writeable. At a subroutine call or interrupt acknowledge signal, the contents of the Program Counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction, RET or RETI, the Program Counter is restored to its previous value from the stack. After a device reset, the Stack Pointer will point to the top of the stack.



| Device                 | Stack Levels |
|------------------------|--------------|
| HT48R068B<br>HT48R069B | 8            |

If the stack is full and an enabled interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the Stack Pointer is decremented, by RET or RETI, the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. However, when the stack is full, a CALL subroutine instruction can still be executed which will result in a stack overflow. Precautions should be taken to avoid such cases which might cause unpredictable program branching.

### Arithmetic and Logic Unit - ALU

The arithmetic-logic unit or ALU is a critical area of the microcontroller that carries out arithmetic and logic operations of the instruction set. Connected to the main microcontroller data bus, the ALU receives related instruction codes and performs the required arithmetic or logical operations after which the result will be placed in the specified register. As these ALU calculation or operations may result in carry, borrow or other status changes, the status register will be correspondingly updated to reflect these changes. The ALU supports the following functions:

- · Arithmetic operations: ADD, ADDM, ADC, ADCM, SUB, SUBM, SBC, SBCM, DAA
- · Logic operations: AND, OR, XOR, ANDM, ORM, XORM, CPL, CPLA
- Rotation RRA, RR, RRCA, RRC, RLA, RL, RLCA, RLC
- · Increment and Decrement INCA, INC, DECA, DEC
- Branch decision, JMP, SZ, SZA, SNZ, SIZ, SDZ, SIZA, SDZA, CALL, RET, RETI

Rev. 1.30 17 February 05, 2015



### **Program Memory**

The Program Memory is the location where the user code or program is stored. The device is supplied with One-Time Programmable, OTP, memory where users can program their application code into the device. By using the appropriate programming tools, OTP devices offer users the flexibility to freely develop their applications which may be useful during debug or for products requiring frequent upgrades or program changes.

#### **Structure**

The Program Memory has a capacity of 16Kx16/32Kx16. The Program Memory is addressed by the Program Counter and also contains data, table information and interrupt entries. Table data, which can be setup in any location within the Program Memory, is addressed by separate table pointer registers.

| Device    | Capacity | Banks |
|-----------|----------|-------|
| HT48R068B | 16Kx16   | 0,1   |
| HT48R069B | 32Kx16   | 0~3   |

The devices have their Program Memory divided into a number of banks which are selected using the Bank Pointer register. The HT48R068B has its Program Memory divided into two Banks, Bank 0 and Bank 1. The required Bank is selected using Bit 5 of the BP Register. The HT48R069B has its Program Memory divided into four banks, from Bank0 to Bank3. The required Bank is selected using Bit 5 and Bit 6 of the BP Register.



Rev. 1.30 18 February 05, 2015



### **Special Vectors**

Within the Program Memory, certain locations are reserved for special usage such as reset and interrupts.

#### Reset Vector

This vector is reserved for use by the device reset for program initialisation. After a device reset is initiated, the program will jump to this location and begin execution.

#### **External interrupt vector**

This vector is used by the external interrupt. If the external interrupt pin on the device receives an edge transition, the program will jump to this location and begin execution if the external interrupt is enabled and the stack is not full. The external interrupt active edge transition type, whether high to low, low to high or both is specified in the CTRL1 register.

#### Timer/Event 0/1/2 counter interrupt vector

This internal vector is used by the Timer/Event Counters. If a Timer/Event Counter overflow occurs, the program will jump to its respective location and begin execution if the associated Timer/Event Counter interrupt is enabled and the stack is not full.

#### Multi-function interrupt vector

The Multi-function Interrupt vector is shared by several internal functions: a Time Base overflow, an SPI/I<sup>2</sup>C or SPIA data transfer completion. The program will jump to this location and begin execution if the relevant interrupt is enabled and the stack is not full.

### Look-up Table

Any location within the Program Memory can be defined as a look-up table where programmers can store fixed data. To use the look-up table, the table pointer must first be setup by placing the lower order address of the look up data to be retrieved in the table pointer register, TBLP. This register defines the lower 8-bit address of the look-up table.

After setting up the table pointer, the table data can be retrieved from the current Program Memory page or last Program Memory page using the "TABRDC[m]" or "TABRDL[m]" instructions, respectively. When these instructions are executed, the lower order table byte from the Program

Memory will be transferred to the user defined Data Memory register [m] as specified in the instruction. The higher order table data byte from the Program Memory will be transferred to the TBLH special register. Any unused bits in this transferred higher order byte will be read as "0".

The following diagram illustrates the addressing/data flow of the look-up table:



Rev. 1.30 19 February 05, 2015



### **Table Program Example**

The accompanying example shows how the table pointer and table data is defined and retrieved from the device. This example uses raw table data located in the last page which is stored there using the ORG and rombank statement. The value at this ORG statement is "7F00H" which refers to the start address of the last page within the 32K Program Memory of the microcontrollers. The table pointer is setup here to have an initial value of "06H". This will ensure that the first data read from the data table will be at the Program Memory address "7F06H" or 6 locations after the start of the last page. Note that the value for the table pointer is referenced to the first address of the present page if the "TABRDC [m]" instruction is being used. The high byte of the table data which in this case is equal to zero will be transferred to the TBLH register automatically when the "TABRDL [m]" instruction is executed.

Because the TBLH register is a read-only register and cannot be restored, care should be taken to ensure its protection if both the main routine and Interrupt Service Routine use the table read instructions. If using the table read instructions, the Interrupt Service Routines may change the value of TBLH and subsequently cause errors if used again by the main routine. As a rule it is recommended that simultaneous use of the table read instructions should be avoided. However, in situations where simultaneous use cannot be avoided, the interrupts should be disabled prior to the execution of any main routine table-read instructions. Note that all table related instructions require two instruction cycles to complete their operation.

| Inctmuction(c) |      |      |      |      |      |     | Table | Loc | ation |    |    |    |    |    |    |
|----------------|------|------|------|------|------|-----|-------|-----|-------|----|----|----|----|----|----|
| Instruction(s) | b14  | b13  | b12  | b11  | b10  | b9  | b8    | b7  | b6    | b5 | b4 | b3 | b2 | b1 | b0 |
| TABRDC [m]     | PC14 | PC13 | PC12 | PC11 | PC10 | PC9 | PC8   | @7  | @6    | @5 | @4 | @3 | @2 | @1 | @0 |
| TABRDL [m]     | 1    | 1    | 1    | 1    | 1    | 1   | 1     | @7  | @6    | @5 | @4 | @3 | @2 | @1 | @0 |

Note: PC14~PC13: refer to BP.6~BP.5, which are used to specify program memory bank.

PC12~PC8: Current Program Counter bits.

@7~@0: Table Pointer TBLP bits

For the HT48R068B, the Table address location is 14 bits, i.e. from  $b13\sim b0$  For the HT48R069B, the Table address location is 15 bits, i.e. from  $b14\sim b0$ 

Rev. 1.30 20 February 05, 2015



### **Table Read Program Example**

```
rombank 3 code3
               ; temporary register #1
tempreg1 db ?
tempreg2 db ?
               ; temporary register #2
mov a, 060h
mov bp, a
                 ; select the last bank of prog. memory
                ; initialise table pointer - note that this address is referenced
mov a, 06h
mov tblp,a
                ; to the last page or present page
mov a, 7fh
                ; initialise high table pointer
                 ; HT48R069B ROM=32K, TBHP=7FH
                 ; HT48R068B ROM=16K, TBHP=3FH
mov tbhp, a
                ; it is not necessary to set thhp if executing tabrdl
tabrdc tempreg1
tabrdl tempregl ; transfers value in table referenced by table pointer to tempregl
                 ; data at prog. memory address "7F06H" transferred to tempreg1 and
TBLH
                 ; reduce value of table pointer by one
dec tblp
tabrdc tempreg2
tabrdl tempreg2 ; transfers value in table referenced by table pointer to tempreg2
                  ; data at prog.memory address "7F05H" transferred to tempreg2 and
TBLH
                  ; in this example the data "1AH" is transferred to
                  ; tempreg1 and data "OFH" to register tempreg2
                  ; the value "00H" will be transferred to the high byte register TBLH \,
Code3 .section `code`
           ; sets initial address of last page
org 1F00h
   00Ah, 00Bh, 00Ch, 00Dh, 00Eh, 00Fh, 01Ah, 01Bh
```



### **Data Memory**

The Data Memory is a volatile area of 8-bit wide RAM internal memory and is the location where temporary information is stored.

#### Structure

Divided into two sections, the first of these is an area of RAM where special function registers are located. These registers have fixed locations and are necessary for correct operation of the device. Many of these registers can be read from and written to directly under program control, however, some remain protected from user manipulation. The second area of Data Memory is reserved for general purpose use. All locations within this area are read and write accessible under program control.

| Device    | Capacity | Banks |
|-----------|----------|-------|
| HT48R068B | 512x8    | 0~3   |
| HT48R069B | 1024x8   | 0~7   |

The two sections of Data Memory, the Special Purpose and General Purpose Data Memory are located at consecutive locations. All are implemented in RAM and are 8 bits wide but the length of each memory section is dictated by the type of microcontroller chosen. The start address of the Data Memory for all devices is the address "00H".

All microcontroller programs require an area of read/write memory where temporary data can be stored and retrieved for use later. It is this area of RAM memory that is known as General Purpose Data Memory. This area of Data Memory is fully accessible by the user program for both read and write operations. By using the "SET [m].i" and "CLR [m].i" instructions individual bits can be set or reset under program control giving the user a large range of flexibility for bit manipulation in the Data Memory.

For some devices, the Data Memory is subdivided into several banks, which are selected using a Bank Pointer. Only data in Bank 0 can be directly addressed, data in Bank 1~Bank 7 must be indirectly addressed.

Rev. 1.30 22 February 05, 2015





**Data Memory Structure** 

Note: Most of the Data Memory bits can be directly manipulated using the "SET [m].i" and "CLR [m].i" with the exception of a few dedicated bits. The Data meomory can also be accessed through the memory pointer registers.

### **Special Purpose Data Memory**

This area of Data Memory is where registers, necessary for the correct operation of the microcontroller, are stored. Most of the registers are both readable and writeable but some are protected and are readable only, the details of which are located under the relevant Special Function Register section. Note that for locations that are unused, any read instruction to these addresses will return the value "00H".

Rev. 1.30 23 February 05, 2015



### **Special Function Registers**

To ensure successful operation of the microcontroller, certain internal registers are implemented in the Data Memory area. These registers ensure correct operation of internal functions such as timers, interrupts, etc., as well as external functions such as I/O data control. The location of these registers within the Data Memory begins at the address "00H" and are mapped from Bank 0 to Bank 7. Any unused Data Memory locations between these special function registers and the point where the General Purpose Memory begins is reserved and attempting to read data from these locations will return a value of "00H".

### Indirect Addressing Registers - IAR0, IAR1

The Indirect Addressing Registers, IAR0 and IAR1, although having their locations in normal RAM register space, do not actually physically exist as normal registers. The method of indirect addressing for RAM data manipulation uses these Indirect Addressing Registers and Memory Pointers, in contrast to direct memory addressing, where the actual memory address is specified. Actions on the IAR0 and IAR1 registers will result in no actual read or write operation to these registers but rather to the memory location specified by their corresponding Memory Pointer, MP0 or MP1. Acting as a pair, IAR0 with MP0 and IAR1 with MP1 can together access data from the Data Memory. As the Indirect Addressing Registers are not physically implemented, reading the Indirect Addressing Registers indirectly will return a result of "00H" and writing to the registers indirectly will result in no operation.

### Memory Pointers - MP0, MP1

Two Memory Pointers, known as MP0 and MP1 are provided. These Memory Pointers are physically implemented in the Data Memory and can be manipulated in the same way as normal registers providing a convenient way with which to indirectly address and track data. MP0 can only be used to indirectly address data in Bank 0 while MP1 can be used to address data from Bank 0 and Bank 7. When any operation to the relevant Indirect Addressing Registers is carried out, the actual address that the microcontroller is directed to, is the address specified by the related Memory Pointer. Note that indirect addressing using MP1 and IAR1 must be used to access any data in Bank 1~Bank 7. The following example shows how to clear a section of four Data Memory locations already defined as locations adres1 to adres4.

|     | HT48R068B | HT48R069B |
|-----|-----------|-----------|
| 00H | IAR0      | IAR0      |
| 01H | MP0       | MP0       |
| 02H | IAR1      | IAR1      |
| 03H | MP1       | MP1       |
| 04H | BP        | BP        |
| 05H | ACC       | ACC       |
| 06H | PCL       | PCL       |
| 07H | TBLP      | TBLP      |
| 08H | TBLH      | TBLH      |
| 09H | WDTS      | WDTS      |
| 0AH | STATUS    | STATUS    |
| 0BH | INTC0     | INTC0     |
| 0CH | TMR0      | TMR0      |
| 0DH | TMR0C     | TMR0C     |
| 0EH | TMR1      | TMR1      |

Rev. 1.30 24 February 05, 2015



|     | HT48R068B | HT48R069B |
|-----|-----------|-----------|
| 0FH | TMR1C     | TMR1C     |
| 10H | PA        | PA        |
| 11H | PAC       | PAC       |
| 12H | PAPU      | PAPU      |
| 13H | PAWK      | PAWK      |
| 14H | PB        | PB        |
| 15H | PBC       | PBC       |
| 16H | PBPU      | PBPU      |
| 17H | PC        | PC        |
| 18H | PCC       | PCC       |
| 19H | PCPU      | PCPU      |
| 1AH | CTRL0     | CTRL0     |
| 1BH | CTRL1     | CTRL1     |
| 1CH | SCOMC     | SCOMC     |
| 1DH | PWM1      | PWM1      |
| 1EH | INTC1     | INTC1     |
| 1FH | PWM0      | PWM0      |
| 20H |           |           |
| 21H |           |           |
| 22H |           |           |
| 23H |           |           |
| 24H | MFIC      | MFIC      |
| 25H | PD        | PD        |
| 26H | PDC       | PDC       |
| 27H | PDPU      | PDPU      |
| 28H | PE        | PE        |
| 29H | PEC       | PEC       |
| 2AH | PEPU      | PEPU      |
| 2BH | PF        | PF        |
| 2CH | PFC       | PFC       |
| 2DH | PFPU      | PFPU      |
| 2EH |           |           |
| 2FH |           |           |
| 30H | PWM2      | PWM2      |
| 31H | CTRL2     | CTRL2     |
| 32H |           |           |
|     |           |           |
| 3AH |           |           |
| 3BH |           | PG        |
| 3CH |           | PGC       |
| 3DH |           | PGPU      |
| 3EH |           | PH        |
| 3FH |           | PHC       |
| 40H |           | PHPU      |
| 41H | TMR2L     | TMR2L     |
| 42H | TMR2H     | TMR2H     |



|                                       | HT48R068B                         | HT48R069B                          |
|---------------------------------------|-----------------------------------|------------------------------------|
| 43H                                   | TMR2C                             | TMR2C                              |
| 44H                                   | PWM3                              | PWM3                               |
| 45H                                   |                                   |                                    |
| 46H                                   | SIMC0                             | SIMC0                              |
| 47H                                   | SIMC1                             | SIMC1                              |
| 48H                                   | SIMD                              | SIMD                               |
| 49H                                   | SIMA/SIMC2                        | SIMA/SIMC2                         |
| 4AH                                   | SBCR                              | SBCR                               |
| 4BH                                   | SBDR                              | SBDR                               |
| 4CH                                   |                                   |                                    |
| 4DH                                   |                                   |                                    |
| 4EH                                   |                                   |                                    |
| 4FH                                   |                                   |                                    |
| 50H                                   | DAL                               | DAL                                |
| 51H                                   | DAH                               | DAH                                |
| 52H                                   | VOL                               | VOL                                |
| 53H                                   |                                   |                                    |
| 54H                                   | LVDC                              | LVDC                               |
|                                       |                                   |                                    |
| 7FH                                   |                                   |                                    |
| Genernal<br>purpose<br>data<br>memory | 514 bytes<br>4 banks<br>(80H~FFH) | 1024 bytes<br>8 banks<br>(80H~FFH) |

### **Indirect Addressing Program Example**

```
data .section 'data'
adres1 db ?
adres2
           db?
adres3 db?
          db ?
adres4
blockdb ?
code .section at 0 code
       00h
org
start:
    mov a,04h
                ; setup size of block
    mov block,a
    mov a, offset adres1 ; Accumulator loaded with first RAM address
    mov mp0,a
                          ; setup memory pointer with first RAM address
loop:
    clr IARO ; clear the data at address defined by MPO
    inc mp0
                      ; increment memory pointer
    sdz block
                   ; check if last memory location has been cleared
    jmp loop
continue:
```

The important point to note here is that in the example shown above, no reference is made to specific Data Memory addresses.

Rev. 1.30 26 February 05, 2015



### **Accumulator - ACC**

The Accumulator is central to the operation of any microcontroller and is closely related with operations carried out by the ALU. The Accumulator is the place where all intermediate results from the ALU are stored. Without the Accumulator it would be necessary to write the result of each calculation or logical operation such as addition, subtraction, shift, etc., to the Data Memory resulting in higher programming and timing overheads. Data transfer operations usually involve the temporary storage function of the Accumulator; for example, when transferring data between one user defined register and another, it is necessary to do this by passing the data through the Accumulator as no direct transfer between two registers is permitted.

### Program Counter Low Register - PCL

To provide additional program control functions, the low byte of the Program Counter is made accessible to programmers by locating it within the Special Purpose area of the Data Memory. By manipulating this register, direct jumps to other program locations are easily implemented. Loading a value directly into this PCL register will cause a jump to the specified Program Memory location, however, as the register is only 8-bit wide, only jumps within the current Program Memory page are permitted. When such operations are used, note that a dummy cycle will be inserted.

#### Bank Pointer - BP

In the HT48R068B and HT48R069B devices, the Data Memory is divided into several Banks, from Bank 0 to Bank 7. A Bank Pointer is used to select the required Data Memory bank. Only data in Bank 0 can be directly addressed as data in Bank 1~Bank 7 must be indirectly addressed using Memory Pointer MP1 and Indirect Addressing Register IAR1. Using Memory Pointer MP0 and Indirect Addressing Register IAR0 will always access data from Bank 0, irrespective of the value of the Bank Pointer. Memory Pointer MP1 and Indirect Addressing Register IAR1 can indirectly address data in either Bank 0 or Bank 1~Bank 7 depending upon the value of the Bank Pointer.

The Data Memory is initialised to Bank 0 after a reset, except for the WDT time-out reset in the Idle/ Sleep Mode, in which case, the Data Memory bank remains unaffected. It should be noted that Special Function Data Memory is not affected by the bank selection, which means that the Special Function Registers can be accessed from within either Bank 0 or Bank 1~Bank 7. Directly addressing the Data Memory will always result in Bank 0 being accessed irrespective of the value of the Bank Pointer.

### HT48R068B

| Bit  | 7 | 6 | 5     | 4 | 3 | 2 | 1     | 0     |
|------|---|---|-------|---|---|---|-------|-------|
| Name | _ | _ | PMBP0 | _ | _ | _ | DMBP1 | DMBP0 |
| R/W  | _ | _ | R/W   | _ | _ | _ | R/W   | R/W   |
| POR  | _ | _ | 0     | _ | _ | _ | 0     | 0     |

Bit 7~6 unimplemented, read as "0"

Bit 5 **PMBP0**: Program Memory Bank Pointer

0: Bank 0 1: Bank 1

Bit 4~2 unimplemented, read as "0"

Bit 1,0 **DMBP1,DMBP0**: Data Memory Bank Pointer

00:Bank 0 01:Bank 1 10:Bank 2 11:Bank 3



#### HT48R069B

| Bit | 7 | 6     | 5     | 4 | 3 | 2     | 1     | 0     |
|-----|---|-------|-------|---|---|-------|-------|-------|
| BP  | _ | PMBP1 | PMBP0 | _ | _ | DMBP2 | DMBP1 | DMBP0 |
| R/W | _ | R/W   | R/W   | _ | _ | R/W   | R/W   | R/W   |
| POR | _ | 0     | 0     | _ | _ | 0     | 0     | 0     |

Bit 7 unimplemented, read as "0"

Bit 6, 5 **PMBP1, PMBP0**: Program Memory Bank Pointer

00: Bank 0 01: Bank 1 10: Bank 2 11: Bank 3

Bit 4~3 unimplemented, read as "0"

Bit 2~0 **DMBP2, DMBP1, DMBP0**: Data Memory Bank Pointer

000: Bank 0 001: Bank 1 010: Bank 2 011: Bank 3 100: Bank 4 101: Bank 5 110: Bank 6 111: Bank 7

### Status Register - STATUS

This 8-bit register contains the zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PDF), and watchdog time-out flag (TO). These arithmetic/logical operation and system management flags are used to record the status and operation of the microcontroller.

With the exception of the TO and PDF flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PDF flag. In addition, operations related to the status register may give different results due to the different instruction operations. The TO flag can be affected only by a system power-up, a WDT time-out or by executing the "CLR WDT" or "HALT" instruction. The PDF flag is affected only by executing the "HALT" or "CLR WDT" instruction or during a system power-up.

The Z, OV, AC and C flags generally reflect the status of the latest operations.

In addition, on entering an interrupt sequence or executing a subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status registers are important and if the interrupt routine can change the status register, precautions must be taken to correctly save it. Note that bits  $0\sim3$  of the STATUS register are both readable and writeable bits.

Rev. 1.30 28 February 05, 2015



### Input/Output Ports and Control Registers

Within the area of Special Function Registers, the port PA, PB, etc data I/O registers and their associated control register PAC, PBC, etc play a prominent role. These registers are mapped to specific addresses within the Data Memory as shown in the Data Memory table. The data I/O registers, are used to transfer the appropriate output or input data on the port. The control registers specifies which pins of the port are set as inputs and which are set as outputs. To setup a pin as an input, the corresponding bit of the control register must be set high, for an output it must be set low. During program initialisation, it is important to first setup the control registers to specify which pins are outputs and which are inputs before reading data from or writing data to the I/O ports. One flexible feature of these registers is the ability to directly program single bits using the "SET [m].i" and "CLR [m].i" instructions. The ability to change I/O pins from output to input and vice versa by manipulating specific bits of the I/O control registers during normal program operation is a useful feature of these devices.

#### **STATUS Register**

| Bit  | 7 | 6 | 5  | 4   | 3   | 2   | 1   | 0   |
|------|---|---|----|-----|-----|-----|-----|-----|
| Name | _ | _ | TO | PDF | OV  | Z   | AC  | С   |
| R/W  | _ | _ | R  | R   | R/W | R/W | R/W | R/W |
| POR  | _ | _ | 0  | 0   | Х   | X   | X   | Х   |

"X" unknown

Bit 7,6 Unimplemented, read as "0"

Bit 5 **TO**: Watchdog Time-Out flag

0: After power up or executing the "CLR WDT" or "HALT" instruction

1: A watchdog time-out occured.

Bit 4 **PDF**: Power down flag

0: After power up or executing the "CLR WDT" instruction

1: By executing the "HALT" instruction

Bit 3 **OV**: Overflow flag

0: no overflow

1: an operation results in a carry into the highest-order bit but not a carry out of thehighest-order bit or vice versa.

Bit 2 Z: Zero flag

0: The result of an arithmetic or logical operation is not zero

1: The result of an arithmetic or logical operation is not zero

Bit 1 AC: Auxiliary flag

0: no auxiliary carry

1: an operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction

Bit 0 C: Carry flag

0: no carry-out

1: an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation

C is also affected by a rotate through carry instruction.



### System Control Registers - CTRL0, CTRL1, CTRL2

These registers are used to provide control over various internal functions. Some of these include the PFD control, PWM control, certain system clock options, the LXT Oscillator low power control, external Interrupt edge trigger type, Watchdog Timer enable function, Time Base function division ratio, and the LXT oscillator enable control.

### **CTRL0** Register

| Bit  | 7    | 6     | 5      | 4     | 3     | 2    | 1     | 0      |
|------|------|-------|--------|-------|-------|------|-------|--------|
| Name | PCFG | PFDCS | PWMSEL | PWMC1 | PWMC0 | PFDC | LXTLP | CLKMOD |
| R/W  | R/W  | R/W   | R/W    | R/W   | R/W   | R/W  | R/W   | R/W    |
| POR  | 0    | 0     | 0      | 0     | 0     | 0    | 0     | 0      |

Bit 7 **PCFG**: I/O configuration

0: (PWM0/TC1)/INT/PFD pin-shared with PA4/PA3/PA1 1: (PWM0/TC1)/INT/PFD pin-shared with PB5/PB4/PB3

Bit 6 **PFDCS**: PFD clock source

0: timer0 1: timer1

Bit 5 **PWMSEL**: PWM type selection

0: 6+2 1: 7+1

Bit 4 **PWMC1**: I/O or PWM1

0: I/O 1: PWM1

Bit 3 **PWMC0**: I/O or PWM0

0: I/O 1: PWM0

Bit 2 **PFDC**: I/O or PFD

0: I/O 1: PFD

Bit 1 LXTLP: LXT oscillator low power control function

0: LXT Oscillator quick start-up mode1: LXT Oscillator Low Power Mode

Bit 0 CLKMOD: system clock mode selection.

0: High speed system clock

1: LXT system clock, high speed oscillator stopped

Note: If PWM0/1/2/3 output is selected by PWMC0/1/2/3 bit,  $f_{TP}$  comes always from

f<sub>SYS</sub>. (f<sub>TP</sub> is the clock source for timer0, time base and PWM)



### **CTRL1 Register**

| Bit  | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|------|--------|--------|--------|--------|--------|--------|--------|--------|
| Name | INTEG1 | INTEG0 | TBSEL1 | TBSEL0 | WDTEN3 | WDTEN2 | WDTEN1 | WDTEN0 |
| R/W  | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| POR  | 1      | 0      | 0      | 0      | 1      | 0      | 1      | 0      |

Bit 7, 6 INTEG1, INTEG0: External interrupt edge type

00: disable

01: rising edge trigger10: falling edge trigger11: dual edge trigger

Bit 5, 4 TBSEL1, TBSEL0: Time base period selection

 $\begin{array}{l} 00: \, 2^{10} \; x \; (1/f_{TP}) \\ 01: \, 2^{11} \; x \; (1/f_{TP}) \\ 10: \, 2^{12} \; x \; (1/f_{TP}) \\ 11: \, 2^{13} \; x \; (1/f_{TP}) \end{array}$ 

Bit 3~0 WDTEN3, WDTEN2, WDTEN1, WDTEN0: WDT function enable

1010: WDT disabled

Other values: WDT enabled - Recommended value is 0101

If the "watchdog timer enable" is configuration option is selected, then the watchdog timer will always be enabled and the WDTEN3~WDTEN0 control bits will have no effect.

Note: The WDT is only disabled when both the WDT configuration option is disabled and when bits WDTEN3~WDTEN0=1010. The WDT is enabled when either the WDT configuration option is enabled or when bits WDTEN3~WDTEN0≠1010.

### **CTRL2 Register**

| Bit  | 7     | 6 | 5     | 4     | 3 | 2 | 1 | 0     |
|------|-------|---|-------|-------|---|---|---|-------|
| Name | DACEN | _ | PWMC3 | PWMC2 | _ | _ | _ | LXTEN |
| R/W  | R/W   | _ | R/W   | R/W   | _ | _ | _ | R/W   |
| POR  | 0     | _ | 0     | 0     | _ | _ | _ | 1     |

Bit 7 DACEN: DAC disable/enable control

0: disable 1: enable

Bit 6 unimplemented, read as "0"

Bit 5 **PWMC3**: IO or PWM3 control

0: I/O

1: PWM3 output

Bit4 **PWMC2**: IO or PWM2 control

0: I/O

1: PWM2 output

Bit 3~1 unimplemented, read as "0"

Bit 0 LXTEN: LXT Oscillator on/off control after execution of HALT instruction

0: LXT off in Idle Mode 1: LXT on in Idle mode



### Wake-up Function Register - PAWK

When the microcontroller enters the Idle/Sleep Mode, various methods exist to wake the device up and continue with normal operation. One method is to allow a falling edge on the I/O pins to have a wake-up function. This register is used to select which Port A I/O pins are used to have this wake-up function.

### Pull-high Registers - PAPU~PHPU

The I/O pins, if configured as inputs, can have internal pull-high resistors connected, which eliminates the need for external pull-high resistors. This register selects which I/O pins are connected to internal pull-high resistors.

### Software COM Register - SCOMC

The pins PB0~PB3 on Port B can be used as SCOM lines to drive an external LCD panel. To implement this function, the SCOMC register is used to setup the correct bias voltages on these pins.

### Oscillator

Various oscillator options offer the user a wide range of functions according to their various application requirements. The flexible features of the oscillator functions ensure that the best optimisation can be achieved in terms of speed and power saving. Oscillator selections and operation are selected through a combination of configuration options and registers.

### System Oscillator Overview

In addition to being the source of the main system clock the oscillators also provide clock sources for other functions such as the Watchdog Timer, Timer/Event Counter, Time Base etc. The system oscillator can be provided from a choice of three high speed oscillators, the HXT, ERC or HIRC oscillators, or a single low speed, LXT crystal oscillator. The LIRC oscillator is used only as a Watchdog Timer clock source.

| Туре                       | Name | Freq.         | Pins          | Function                                                                                                       |
|----------------------------|------|---------------|---------------|----------------------------------------------------------------------------------------------------------------|
| External Crystal           | HXT  | 400kHz~12MHz  | OSC1/<br>OSC2 | High Speed System Clock                                                                                        |
| External RC                | ERC  | 400kHz~12MHz  | OSC1          | High Speed System Clock                                                                                        |
| Internal Highb Speed RC    | HIRC | 4, 8 or 12MHz | _             | High Speed System Clock                                                                                        |
| External Low Speed Crystal | LXT  | 32768Hz       | XT1/<br>XT2   | Low Speed System Clock<br>Clock source for: Watchdog, Time<br>Base, Timer/Event Counters 0/1<br>Clock/SPI/SPIA |
| Internal Low Speed RC      | LIRC | 13kHz         | _             | Watchdog Timer Clock                                                                                           |

### External Crystal/Resonator Oscillator - HXT

The simple connection of a crystal across OSC1 and OSC2 will create the necessary phase shift and feedback for oscillation. However, for some crystals and most resonator types, to ensure oscillation and accurate frequency generation, it is necessary to add two small value external capacitors, C1 and C2. The exact values of C1 and C2 should be selected in consultation with the crystal or resonator manufacturer's specification.

For oscillator stability and to minimise the effects of noise and crosstalk, it is important to ensure that the crystal and any associated resistors and capacitors along with inter connecting lines are all located as close to the MCU as possible.

Rev. 1.30 32 February 05, 2015





Note: 1. Rp is normally not required. C1 and C2 are required.
2. Although not shown OSC1/OSC2 pins have a parasitic capacitance of around 7pF.

Crystal/Resonator Oscillator — HXT

| Crystal Oscillator C1 and C2 Values           |       |       |  |  |  |  |
|-----------------------------------------------|-------|-------|--|--|--|--|
| Crystal Frequency                             | C1    | C2    |  |  |  |  |
| 12MHz                                         | 8pF   | 10pF  |  |  |  |  |
| 8MHz                                          | 8pF   | 10pF  |  |  |  |  |
| 4MHz                                          | 8pF   | 10pF  |  |  |  |  |
| 1MHz                                          | 100pF | 100pF |  |  |  |  |
| Note: C1 and C2 values are for guidance only. |       |       |  |  |  |  |

**Crystal Recommended Capacitor Values** 

### External RC Oscillator - ERC

Using the ERC oscillator only requires that a resistor, with a value between  $24k\Omega$  and  $1.5M\Omega$ , is connected between OSC1 and  $V_{DD}$ , and a capacitor is connected between OSC and ground, providing a low cost oscillator configuration. It is only the external resistor that determines the oscillation frequency; the external capacitor has no influence over the frequency and is connected for stability purposes only. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. As a resistance/frequency reference point, it can be noted that with an external 120K resistor connected and with a 5V voltage power supply and temperature of 25 degrees, the oscillator will have a frequency of 4MHz within a tolerance of 2%. Here only the OSC1 pin is used, which is shared with I/O pin PA6, leaving pin PA5 free for use as a normal I/O pin.

For oscillator stability and to minimise the effects of noise and crosstalk, it is important to locate the capacitor and resistoras close to the MCU as possible.



External RC Oscillator - ERC

Rev. 1.30 33 February 05, 2015



### Internal RC Oscillator - HIRC

The internal RC oscillator is a fully integrated system oscillator requiring no external components. The internal RC oscillator has three fixed frequencies of either 4MHz, 8MHz or 12MHz. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. As a result, at a power supply of either 3V or 5V and at a temperature of 25 degrees, the fixed oscillation frequency of 4MHz, 8MHz or 12MHz will have a tolerance within 2%. Note that if this internal system clock option is selected, as it requires no external pins for its operation, I/O pins PA5 and PA6 are free for use as normal I/O pins.



Note: PA5/PA6 used as normal I/Os
Internal RC Oscillator — HIRC

### External 32768Hz Crystal Oscillator - LXT

The LXT oscillator is used both as the slow system clock and also as a selectable source clock for some peripheral functions including the Watchdog Timer, Time Base, Timer/Event Counters and SPI functions. It must be first enabled using a configuration option.

To select the LXT oscillator to be the low speed system oscillator, the CLKMOD bit in the CTRL0 register should be set high. When a HALT instruction is executed, the system clock is stopped, but the LXTEN bit in the CTRL2 register determines if the LXT oscillator continues running when the microcontroller powers down. Setting the LXTEN bit high will enable the LXT to keep running after a HALT instruction is executed and enable the LXT oscillator to remain as a possible clock source for the Watchdog Timer, the Time-Base and the Timer/Event Counter 0/1.



**LXTEN Bit Function** 

The LXT oscillator is implemented using a 32768Hz crystal connected to pins XT1/XT2. However, for some crystals and to ensure oscillation and accurate frequency generation, it is normally necessary to add two small value external capacitors, C1 and C2. The exact values of C1 and C2 should be selected in consultation with the crystal or resonator manufacturer specification. The external parallel feedback resistor, Rp, may also be required.

Rev. 1.30 34 February 05, 2015



For oscillator stability and to minimise the effects of noise and crosstalk, it is important to ensure that the crystal and any associated resistors and capacitors along with inter connecting lines are all located as close to the MCU as possible.



Note: 1. Rp, C1 and C2 are required.
2. Although not shown pins have a parasitic capacitance of around 7pF.

**External LXT Oscillator - HXT** 

| LXT Oscillator C1 and C2 Values                  |     |      |  |  |  |
|--------------------------------------------------|-----|------|--|--|--|
| Crystal Frequency                                | C1  | C2   |  |  |  |
| 32768Hz                                          | 8pF | 10pF |  |  |  |
| Note: 1. C1 and C2 values are for guidance only. |     |      |  |  |  |
| 2. $R_P$ =5M~10M $\Omega$ is recommended.        |     |      |  |  |  |

32768Hz Crystal Recommended Capacitor Values

#### **LXT Oscillator Low Power Function**

The LXT oscillator can function in one of two modes, the Quick Start Mode and the Low Power Mode. The mode selection is executed using the LXTLP bit in the CTRL0 register.

| LXTLP Bit | LXT Mode    |
|-----------|-------------|
| 0         | Quick Start |
| 1         | Low-power   |

After power on the LXTLP bit will be automatically cleared to zero ensuring that the LXT oscillator is in the Quick Start operating mode. In the Quick Start Mode the LXT oscillator will power up and stabilise quickly. However, after the LXT oscillator has fully powered up it can be placed into the Low-power mode by setting the LXTLP bit high. The oscillator will continue to run but with reduced current consumption, as the higher current consumption is only required during the LXT oscillator start-up. In power sensitive applications, such as battery applications, where power consumption must be kept to a minimum, it is therefore recommended that the application program sets the LXTLP bit high about 2 seconds after power-on.

It should be noted that, no matter what condition the LXTLP bit is set to, the LXT oscillator will always function normally, the only difference is that it will take more time to start up if in the Lowpower mode.

### Internal Low Speed Oscillator - LIRC

The LIRC is a fully self-contained free running on-chip RC oscillator with a typical frequency of 13kHz at 5V requiring no external components. When the device enters the Idle/Sleep Mode, the system clock will stop running but the WDT oscillator continues to free-run and to keep the watchdog active. However, to preserve power in certain applications the LIRC can be disabled via a configuration option.

Rev. 1.30 35 February 05, 2015



### **Operating Modes**

By using the LXT low frequency oscillator in combination with a high frequency oscillator, the system can be selected to operate in a number of different modes. These Modes are Normal, Slow, Idle and Sleep.

### **Mode Types and Selection**

The higher frequency oscillators provide higher performance but carry with it the disadvantage of higher power requirements, while the opposite is of course true for the lower frequency oscillators. With the capability of dynamically switching between fast and slow oscillators, the device has the flexibility to optimise the performance/power ratio, a feature especially important in power sensitive portable applications.

For these devices the LXT oscillator can run together with any of the high speed oscillators, namely the HXT, ERC or the HIRC. The CLKMOD bit in the CTRL0 register can be used to switch the system clock from the selected high speed oscillator to the low speed LXT oscillator. When the HALT instruction is executed the LXT oscillator can be chosen to run or not using the LXTEN bit in the CTRL2 register.



**System Clock Configurations** 

For all devices, when the system enters the Sleep or Idle Mode, the high frequency system clock will always stop running. The accompanying tables shows the relationship between the CLKMOD bit, the HALT instruction and the high/low frequency oscillators. The CLMOD bit can change normal or Slow Mode.

### **Operating Mode Control**

| HALT<br>Instruction | CLKMOD<br>bit | LXTEN<br>bit | High Speed System Clock XTAL/IRC/ERC | Low Speed<br>System Clock LXT | Operating<br>Mode |
|---------------------|---------------|--------------|--------------------------------------|-------------------------------|-------------------|
| Not                 | 0             | Х            | Run                                  | On                            | Normal            |
| executed            | 1             | Х            | Stop                                 | On                            | Slow              |
| Executed            | Х             | 1            | Stop                                 | On                            | Idle              |
| Executed            | х             | 0            | Stop                                 | Off                           | Sleep             |

Rev. 1.30 36 February 05, 2015



## **Mode Switching**

The devices are switched between one mode and another using a combination of the CLKMOD bit in the CTRL0 register and the HALT instruction. The CLKMOD bit chooses whether the system runs in either the Normal or Slow Mode by selecting the system clock to be sourced from either a high or low frequency oscillator. The HALT instruction forces the system into either the Idle or Sleep Mode, depending upon whether the LXT oscillator is running or not. The HALT instruction operates independently of the CLKMOD bit condition.

When a HALT instruction is executed and the LXT oscillator is not running, the system enters the Sleep mode the following conditions exist:

- The system oscillator will stop running and the application program will stop at the "HALT" instruction.
- The Data Memory contents and registers will maintain their present condition.
- The WDT will be cleared and resume counting if the WDT clock source is selected to come from the LIRC oscillator. The WDT will stop if its clock source originates from the system clock.
- The I/O ports will maintain their present condition.
- In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared.

## **Standby Current Considerations**

As the main reason for entering the Idle/Sleep Mode is to keep the current consumption of the MCU to as low a value as possible, perhaps only in the order of several micro-amps, there are other considerations which must also be taken into account by the circuit designer if the power consumption is to be minimised.

Special attention must be made to the I/O pins on the device. All high-impedance input pins must be connected to either a fixed high or low level as any floating input pins could create internal oscillations and result in increased current consumption. Care must also be taken with the loads, which are connected to I/O pins, which are setup as outputs. These should be placed in a condition in which minimum current is drawn or connected only to external circuits that do not draw current, such as other CMOS inputs.

If the configuration options have enabled the Watchdog Timer internal oscillator LIRC then this will continue to run when in the Idle/Sleep Mode and will thus consume some power. For power sensitive applications it may be therefore preferable to use the system clock source for the Watchdog Timer. The LXT, if configured for use, will also consume a limited amount of power, as it continues to run when the device enters the Idle Mode. To keep the LXT power consumption to a minimum level the LXTLP bit in the CTRL0 register, which controls the low power function, should be set high.

Rev. 1.30 37 February 05, 2015



### Wake-up

After the system enters the Idle/Sleep Mode, it can be woken up from one of various sources listed as follows:

- · An external reset
- · An external falling edge on PA0 to PA7
- · A system interrupt
- A WDT overflow

If the system is woken up by an external reset, the device will experience a full system reset, however, if the device is woken up by a WDT overflow, a Watchdog Timer reset will be initiated. Although both of these wake-up methods will initiate a reset operation, the actual source of the wake-up can be determined by examining the TO and PDF flags. The PDF flag is cleared by a system power-up or executing the clear Watchdog Timer instructions and is set when executing the "HALT" instruction. The TO flag is set if a WDT time-out occurs, and causes a wake-up that only resets the Program Counter and Stack Pointer, the other flags remain in their original status.

Pins PA0 to PA7 can be setup via the PAWUK register to permit a negative transition on the pin to wake-up the system. When a PA0 to PA7 pin wake-up occurs, the program will resume execution at the instruction following the "HALT" instruction.

If the system is woken up by an interrupt, then two possible situations may occur. The first is where the related interrupt is disabled or the interrupt is enabled but the stack is full, in which case the program will resume execution at the instruction following the "HALT" instruction. In this situation, the interrupt which woke-up the device will not be immediately serviced, but will rather be serviced later when the related interrupt is finally enabled or when a stack level becomes free. The other situation is where the related interrupt is enabled and the stack is not full, in which case the regular interrupt response takes place. If an interrupt request flag is set to "1" before entering the Idle/Sleep Mode, then any future interrupt requests will not generate a wake-up function of the related interrupt will be ignored.

No matter what the source of the wake-up event is, once a wake-up event occurs, there will be a time delay before normal program execution resumes. Consult the table for the related time.

| Wake-up      | Oscillator Type                       |                                       |  |  |  |
|--------------|---------------------------------------|---------------------------------------|--|--|--|
| Source       | ERC, IRC                              | Crystal                               |  |  |  |
| External RES | t <sub>RSDT</sub> + t <sub>SST1</sub> | t <sub>RSDT</sub> + t <sub>SST2</sub> |  |  |  |
| PA Port      |                                       |                                       |  |  |  |
| Interrupt    | tssT1                                 | tsst2                                 |  |  |  |
| WDT Overflow |                                       |                                       |  |  |  |

Note: 1. t<sub>RSTD</sub> (reset delay time), t<sub>SYS</sub> (system clock)

- 2. t<sub>RSTD</sub> is power-on delay, typical time=100ms
- 3.  $t_{SST1}$ = 2 or 1024  $t_{SYS}$
- 4.  $t_{SST2}$ = 1024  $t_{SYS}$

Wake-up Delay Time

Rev. 1.30 38 February 05, 2015



# **Watchdog Timer**

The Watchdog Timer, also known as the WDT, is provided to inhibit program malfunctions caused by the program jumping to unknown locations due to certain uncontrollable external events such as electrical noise.

### **Watchdog Timer Operation**

It operates by providing a device reset when the Watchdog Timer counter overflows. Note that if the Watchdog Timer function is not enabled, then any instructions related to the Watchdog Timer will result in no operation.

Setting up the various Watchdog Timer options are controlled via the configuration options and two internal registers WDTS and CTRL1. Enabling the Watchdog Timer can be controlled by both a configuration option and the WDTEN bits in the CTRL1 internal register in the Data Memory.

| Configuration Option | CTRL1 Register | WDT Function |  |  |
|----------------------|----------------|--------------|--|--|
| Disable              | Disable        | OFF          |  |  |
| Disable              | Enable         | ON           |  |  |
| Enable               | x              | ON           |  |  |

Watchdog Timer On/Off Control

The Watchdog Timer will be disabled if bits WDTEN3~WDTEN0 in the CTRL1 register are written with the binary value 1010B and WDT configuration option is disable. This will be the condition when the device is powered up. Although any other data written to WDTEN3~WDTEN0 will ensure that the Watchdog Timer is enabled, for maximum protection it is recommended that the value 0101B is written to these bits.

The Watchdog Timer clock can emanate from three different sources, selected by configuration option. These are LXT,  $f_{SYS}/4$ , or LIRC. It is important to note that when the system enters the Idle/ Sleep Mode the instruction clock is stopped, therefore if the configuration options have selected  $f_{SYS}/4$  as the Watchdog Timer clock source, the Watchdog Timer will cease to function. For systems that operate in noisy environments, using the LIRC or the LXT as the clock source is therefore the recommended choice. The division ratio of the prescaler is determined by bits 0, 1 and 2 of the WDTS register, known as WS0, WS1 and WS2. If the Watchdog Timer internal clock source is selected and with the WS0, WS1 and WS2 bits of the WDTS register all set high, the prescaler division ratio will be 1:128, which will give a maximum time-out period.

Under normal program operation, a Watchdog Timer time-out will initialise a device reset and set the status bit TO. However, if the system is in the Idle/Sleep Mode, when a Watchdog Timer timeout occurs, the device will be woken up, the TO bit in the status register will be set and only the Program Counter and Stack Pointer will be reset. Three methods can be adopted to clear the contents of the Watchdog Timer. The first is an external hardware reset, which means a low level on the external reset pin, the second is using the Clear Watchdog Timer software instructions and the third is when a HALT instruction is executed. There are two methods of using software instructions to clear the Watchdog Timer, one of which must be chosen by configuration option. The first option is to use the single "CLR WDT" instruction while the second is to use the two commands "CLR WDT1" and "CLR WDT2". For the first option, a simple execution of "CLR WDT" will clear the Watchdog Timer while for the second option, both "CLR WDT1" and "CLR WDT2" must both be executed to successfully clear the Watchdog Timer. Note that for this second option, if "CLR WDT1" is used to clear the Watchdog Timer, successive executions of this instruction will have no effect, only the execution of a "CLR WDT2" instruction will clear the Watchdog Timer. Similarly after the "CLR WDT2" instruction has been executed, only a successive "CLR WDT1" instruction can clear the Watchdog Timer.

Rev. 1.30 39 February 05, 2015





**Watchdog Timer** 

## **WDTS Register**

| Bit  | 7 | 6 | 5 | 4 | 3 | 2   | 1   | 0   |
|------|---|---|---|---|---|-----|-----|-----|
| Name | _ | _ | _ | _ | _ | WS2 | WS1 | WS0 |
| R/W  | _ | _ | _ | _ | _ | R/W | R/W | R/W |
| POR  | _ | _ | _ | _ | _ | 1   | 1   | 1   |

Bit 7~3 unimplemented, read as "0"

Bit 2~0 WS2, WS1, WS0: WDT time-out period selection

000: 28 twdtck 001: 29 twdtck 010: 210 twdtck 011: 211 twdtck 100: 212 twdtck 101: 213 twdtck 110: 214 twdtck 111: 215 twdtck

## Reset and Initialisation

A reset function is a fundamental part of any microcontroller ensuring that the device can be set to some predetermined condition irrespective of outside parameters. The most important reset condition is after power is first applied to the microcontroller. In this case, internal circuitry will ensure that the microcontroller, after a short delay, will be in a well defined state and ready to execute the first program instruction. After this power-on reset, certain important internal registers will be set to defined states before the program commences. One of these registers is the Program Counter, which will be reset to zero forcing the microcontroller to begin program execution from the lowest Program Memory address.

In addition to the power-on reset, situations may arise where it is necessary to forcefully apply a reset condition when the microcontroller is running. One example of this is where after power has been applied and the microcontroller is already running, the RES line is forcefully pulled low. In such a case, known as a normal operation reset, some of the microcontroller registers remain unchanged allowing the microcontroller to proceed with normal operation after the reset line is allowed to return high. Another type of reset is when the Watchdog Timer overflows and resets the microcontroller. All types of reset operations result in different register conditions being setup.

Another reset exists in the form of a Low Voltage Reset, LVR, where a full reset, similar to the  $\overline{RES}$  reset is implemented in situations where the power supply voltage falls below a certain threshold.

Rev. 1.30 40 February 05, 2015



### **Reset Functions**

There are five ways in which a microcontroller reset can occur, through events occurring both internally and externally:

#### **Power-on Reset**

The most fundamental and unavoidable reset is the one that occurs after power is first applied to the microcontroller. As well as ensuring that the Program Memory begins execution from the first memory address, a power-on reset also ensures that certain other registers are preset to known conditions. All the I/O port and port control registers will power up in a high condition ensuring that all pins will be first set to inputs.

Although the microcontroller has an internal RC reset function, if the  $V_{DD}$  power supply rise time is not fast enough or does not stabilise quickly at power-on, the internal reset function may be incapable of providing proper reset operation. For this reason it is recommended that an external RC network is connected to the  $\overline{RES}$  pin, whose additional time delay will ensure that the  $\overline{RES}$  pin remains low for an extended period to allow the power supply to stabilise. During this time delay, normal operation of the microcontroller will be inhibited. After the  $\overline{RES}$  line reaches a certain voltage value, the reset delay time  $t_{RSTD}$  is invoked to provide an extra delay time after which the microcontroller will begin normal operation. The abbreviation SST in the figures stands for System Start-up Timer.



**Power-On Reset Timing Chart** 

Note: t<sub>RSTD</sub> is power-on delay, typical time=100ms

For most applications a resistor connected between  $V_{DD}$  and the  $\overline{RES}$  pin and a capacitor connected between  $V_{SS}$  and the  $\overline{RES}$  pin will provide a suitable external reset circuit. Any wiring connected to the  $\overline{RES}$  pin should be kept as short as possible to minimise any stray noise interference.

For applications that operate within an environment where more noise is present the Enhanced Reset Circuit shown is recommended.



**External RES Circuit** 

Note: "\*" It is recommended that this component is added ESD protection.

"\*\*" It is recommended that this component is added in environments where power line noise is significant.

More information regarding external reset circuits is located in Application Note HA0075E on the Holtek website.

Rev. 1.30 41 February 05, 2015



#### **RES** Pin Reset

This type of reset occurs when the microcontroller is already running and the  $\overline{RES}$  pin is forcefully pulled low by external hardware such as an external switch. In this case as in the case of other reset, the Program Counter will reset to zero and program execution initiated from this point.



**RES** Reset Timing Chart

Note: t<sub>RSTD</sub> is power-on delay, typical time=100ms

## Low Voltage Reset — LVR

The microcontroller contains a low voltage reset circuit in order to monitor the supply voltage of the device. The LVR function is selected via a configuration option. If the supply voltage of the device drops to within a range of  $0.9V\sim V_{LVR}$  such as might occur when changing the battery, the LVR will automatically reset the device internally. For a valid LVR signal, a low supply voltage, i.e., a voltage in the range between  $0.9V\sim V_{LVR}$  must exist for a time greater than that specified by  $t_{LVR}$  in the A.C. characteristics. If the low supply voltage state does not exceed this value, the LVR will ignore the low supply voltage and will not perform a reset function. The actual  $V_{LVR}$  value can be selected via configuration options.



Low Voltage Reset Timing Chart

Note: t<sub>RSTD</sub> is power-on delay, typical time=100ms

## **Watchdog Time-out Reset during Normal Operation**

The Watchdog time-out Reset during normal operation is the same as a hardware RES pin reset except that the Watchdog time-out flag TO will be set to "1".



**WDT Reset during Normal Operation Timing Chart** 

Note: t<sub>RSTD</sub> is power-on delay, typical time=100ms

# Watchdog Time-out Reset during Idle/Sleep mode

The Watchdog time-out Reset during Idle/Sleep mode is a little different from other kinds of reset. Most of the conditions remain unchanged except that the Program Counter and the Stack Pointer will be cleared to "0" and the TO flag will be set to "1". Refer to the A.C. Characteristics for t<sub>SST</sub> details.



WDT Time-out Reset during Idle/Sleep Timing Chart

Note: The  $t_{SST}$  can be chosen to be either 1024 or 2 clock cycles via configuration option if the system clock source is provided by ERC or HIRC. The SST is 1024 for HXT or LXT.

Rev. 1.30 42 February 05, 2015



### **Reset Initial Conditions**

The different types of reset described affect the reset flags in different ways. These flags, known as PDF and TO are located in the status register and are controlled by various microcontroller operations, such as the Idle/Sleep function or Watchdog Timer. The reset flags are shown in the table:

| то | PDF | RESET Conditions                                        |  |  |  |  |  |  |
|----|-----|---------------------------------------------------------|--|--|--|--|--|--|
| 0  | 0   | Power-on reset                                          |  |  |  |  |  |  |
| u  | u   | RES or LVR reset during Normal or Slow Mode operation   |  |  |  |  |  |  |
| 1  | u   | WDT time-out reset during Normal or Slow Mode operation |  |  |  |  |  |  |
| 1  | 1   | WDT time-out reset during Idle or Sleep Mode operation  |  |  |  |  |  |  |

Note: "u" stands for unchanged

The following table indicates the way in which the various components of the microcontroller are affected after a power-on reset occurs.

| Item                | Condition After RESET                            |
|---------------------|--------------------------------------------------|
| Program Counter     | Reset to zero                                    |
| Interrupts          | All interrupts will be disabled                  |
| WDT                 | Clear after reset, WDT begins counting           |
| Timer/Event Counter | Timer Counter will be turned off                 |
| Prescaler           | The Timer Counter Prescaler will be cleared      |
| Input/Output Ports  | I/O ports will be setup as inputs                |
| Stack Pointer       | Stack Pointer will point to the top of the stack |

The different kinds of resets all affect the internal registers of the microcontroller in different ways. To ensure reliable continuation of normal program execution after a reset occurs, it is important to know what condition the microcontroller is in after a particular reset occurs. The following table describes how each type of reset affects each of the microcontroller internal registers.

| Register | HT48R068B | HT48R069B | Power-on<br>Reset | RES or LVR<br>Reset<br>(Normal<br>Operation) | RES or LVR<br>Reset<br>(Idle/Sleep) | WDT Time-out<br>(Normal<br>Operation) | WDT Time-out<br>(Idle/Sleep) |  |
|----------|-----------|-----------|-------------------|----------------------------------------------|-------------------------------------|---------------------------------------|------------------------------|--|
| PCL      | •         | •         | 0000 0000         | 0000 0000                                    | 0000 0000                           | 0000 0000                             | 0000 0000                    |  |
| MP0      | •         | •         | xxxx xxxx         | xxxx xxxx                                    | xxxx xxxx                           | xxxx xxxx                             | uuuu uuuu                    |  |
| MP1      | •         | •         | xxxx xxxx         | xxxx xxxx                                    | xxxx xxxx                           | xxxx xxxx                             | uuuu uuuu                    |  |
| BP       | •         |           | 000               | 000                                          | 000                                 | 000                                   | uuu                          |  |
| BP       |           | •         | -00000            | -00000                                       | -00000                              | -00000                                | -uuuuu                       |  |
| ACC      | •         | •         | xxxx xxxx         | uuuu uuuu                                    | uuuu uuuu                           | uuuu uuuu                             | uuuu uuuu                    |  |
| TBLP     | •         | •         | xxxx xxxx         | uuuu uuuu                                    | uuuu uuuu                           | uuuu uuuu                             | uuuu uuuu                    |  |
| TBLH     | •         | •         | xxxx xxxx         | uuuu uuuu                                    | uuuu uuuu                           | uuuu uuuu                             | uuuu uuuu                    |  |
| WDTS     | •         | •         | 111               | 111                                          | 111                                 | 111                                   | uuu                          |  |
| STATUS   | •         | •         | 00 xxxx           | uu uuuu                                      | 01 uuuu                             | 1u uuuu                               | 11 uuuu                      |  |
| INTC0    | •         | •         | -000 0000         | -000 0000                                    | -000 0000                           | -000 0000                             | -uuu uuuu                    |  |
| INTC1    |           |           | -0-0 -0-0         | -0-0 -0-0                                    | -0-0 -0-0                           | -0-0 -0-0                             | -u-u -u-u                    |  |
| INTO     | •         | •         | -000 -000         | -000 -000                                    | -000 -000                           | -000 -000                             | -uuu -uuu                    |  |
| MFIC     | •         | •         | -000 -000         | -000 -000                                    | -000 -000                           | -000 -000                             | -uuu -uuu                    |  |
| TMR0     | •         | •         | xxxx xxxx         | xxxx xxxx                                    | xxxx xxxx                           | xxxx xxxx                             | uuuu uuuu                    |  |
| TMR0C    | •         | •         | 0000 1000         | 0000 1000                                    | 0000 1000                           | 0000 1000                             | uuuu uuuu                    |  |
| TMR1     | •         | •         | xxxx xxxx         | xxxx xxxx                                    | xxxx xxxx                           | xxxx xxxx                             | uuuu uuuu                    |  |
| TMR1C    | •         | •         | 0000 1            | 0000 1                                       | 0000 1                              | 0000 1                                | uuuu u                       |  |
| TMR2L    | •         | •         | xxxx xxxx         | xxxx xxxx                                    | xxxx xxxx                           | xxxx xxxx                             | uuuu uuuu                    |  |

Rev. 1.30 43 February 05, 2015



| Register       | HT48R068B | HT48R069B | Power-on<br>Reset |      | RES or LVR<br>Reset<br>(Normal<br>Operation) |      | RES or LVR<br>Reset<br>(Idle/Sleep) |      | WDT Time-out<br>(Normal<br>Operation) |      | WDT Time-out<br>(Idle/Sleep) |      |
|----------------|-----------|-----------|-------------------|------|----------------------------------------------|------|-------------------------------------|------|---------------------------------------|------|------------------------------|------|
| TMR2H          | •         | •         | XXXX              | XXXX | xxxx                                         | XXXX | XXXX                                | XXXX | xxxx                                  | XXXX | uuuu                         | uuuu |
| TMR2C          | •         | •         | 0000              | 1    | 0000                                         | 1    | 0000                                | 1    | 0000                                  | 1    | uuuu                         | u    |
| PA             | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PAC            | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PAWK           | •         | •         | 0000              | 0000 | 0000                                         | 0000 | 0000                                | 0000 | 0000                                  | 0000 | uuuu                         | uuuu |
| PAPU           | •         | •         | -000              | 0000 | -000                                         | 0000 | -000                                | 0000 | -000                                  | 0000 | -uuu                         | uuuu |
| PB             | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PBC            | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PBPU           | •         | •         | 0000              | 0000 | 0000                                         | 0000 | 0000                                | 0000 | 0000                                  | 0000 | uuuu                         | uuuu |
| PC             | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PCC            | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PCPU           | •         | •         | 0000              | 0000 | 0000                                         | 0000 | 0000                                | 0000 | 0000                                  | 0000 | uuuu                         | uuuu |
| PD             | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PDC            | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PDPU           | •         | •         | 0000              | 0000 | 0000                                         | 0000 | 0000                                | 0000 | 0000                                  | 0000 | uuuu                         | uuuu |
| PE             | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PEC            | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PEPU           | •         | •         | 0000              | 0000 | 0000                                         | 0000 | 0000                                | 0000 | 0000                                  | 0000 | uuuu                         | uuuu |
| PF             | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PFC            | •         | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PFPU           | •         | •         | 0000              | 0000 | 0000                                         | 0000 | 0000                                | 0000 | 0000                                  | 0000 | uuuu                         | uuuu |
| PG             | •         |           |                   | 11   |                                              | 11   |                                     | 11   |                                       | 11   |                              | uu   |
| PGC            | •         |           |                   | 11   |                                              | 11   |                                     | 11   |                                       | 11   |                              | uu   |
| PGPU           | •         |           |                   | 00   |                                              | 00   |                                     | 00   |                                       | 00   |                              | uu   |
| PG             |           | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PGC            |           | •         | 1111              | 1111 | 1111                                         | 1111 | 1111                                | 1111 | 1111                                  | 1111 | uuuu                         | uuuu |
| PGPU           |           | •         | 0000              | 0000 | 0000                                         | 0000 | 0000                                | 0000 | 0000                                  | 0000 | uuuu                         | uuuu |
| PH             |           | •         | 11                | 1111 | 11                                           | 1111 | 11                                  | 1111 | 11                                    | 1111 | uu                           | uuuu |
| PHC            |           | •         | 11                | 1111 | 11                                           | 1111 | 11                                  | 1111 | 11                                    | 1111 | uu                           | uuuu |
| PHPU           |           | •         | 00                | 0000 | 00                                           | 0000 | 00                                  | 0000 | 00                                    | 0000 | uu                           | uuuu |
| CTRL0          | •         | •         | 0000              | 0000 | 0000                                         | 0000 | 0000                                | 0000 | 0000                                  | 0000 | uuuu                         | uuuu |
| CTRL1          | •         | •         | 1000              | 1010 | 1000                                         | 1010 | 1000                                | 1010 | 1000                                  | 1010 | uuuu                         | uuuu |
| CTRL2          | •         | •         | 0-00              | 1    | 0-00                                         | 1    | 0-00                                | 1    | 0-00                                  | 1    | u-uu                         | u    |
| SCOMC          | •         | •         | 0000              | 0000 | 0000                                         | 0000 | 0000                                | 0000 | 0000                                  | 0000 | uuuu                         | uuuu |
| PWM0           | •         | •         | xxxx              | XXXX | xxxx                                         | xxxx | xxxx                                | xxxx | xxxx                                  | xxxx | uuuu                         | uuuu |
| PWM1           | •         | •         | xxxx              | XXXX | xxxx                                         | xxxx | xxxx                                | xxxx | xxxx                                  | xxxx | uuuu                         | uuuu |
| PWM2           | •         | •         |                   | XXXX | XXXX                                         | XXXX | XXXX                                | XXXX | xxxx                                  | XXXX | uuuu                         | uuuu |
| PWM3           | •         | •         | xxxx              | XXXX | XXXX                                         | XXXX | XXXX                                | XXXX | xxxx                                  | XXXX | uuuu                         | uuuu |
| SIMC0          | •         | •         | 1110              | 000- | 1110                                         | 000- | 1110                                | 000- | 1110                                  | 000- | uuuu                         | uuu- |
| SIMC1          | •         | •         | 1000              | 0001 | 1000                                         | 0001 | 1000                                | 0001 | 1000                                  | 0001 | uuuu                         | uuuu |
| SIMD           | •         | •         |                   | xxxx | xxxx                                         | XXXX | XXXX                                | XXXX | xxxx                                  | XXXX | uuuu                         | uuuu |
| SIMA/<br>SIMC2 | •         | •         |                   | 0000 | 0000                                         | 0000 | 0000                                |      |                                       | 0000 | uuuu                         | uuuu |
| SBCR           | •         | •         | 0110              | 0000 | 0110                                         | 0000 | 0110                                | 0000 | 0110                                  | 0000 | uuuu                         | uuuu |
| SBDR           | •         | •         | xxxx              | xxxx | xxxx                                         | xxxx | XXXX                                | xxxx | xxxx                                  | XXXX | uuuu                         | uuuu |

Rev. 1.30 44 February 05, 2015



| Register | HT48R068B | HT48R069B | Power-on<br>Reset | RES or LVR<br>Reset<br>(Normal<br>Operation) | RES or LVR<br>Reset<br>(Idle/Sleep) | WDT Time-out<br>(Normal<br>Operation) | WDT Time-out<br>(Idle/Sleep) |  |
|----------|-----------|-----------|-------------------|----------------------------------------------|-------------------------------------|---------------------------------------|------------------------------|--|
| DAL      | •         | •         | 0000              | 0000                                         | 0000                                | 0000                                  | uuuu                         |  |
| DAH      | •         | •         | 0000 0000         | 0000 0000                                    | 0000 0000                           | 0000 0000                             | uuuu uuuu                    |  |
| VOL      | •         | •         | 0000              | 0000                                         | 0000                                | 0000                                  | uuuu                         |  |
| LVDC     | •         | •         | 00                | 00                                           | 00                                  | 0                                     | uu                           |  |

# **Input/Output Ports**

Holtek microcontrollers offer considerable flexibility on their I/O ports. Most pins can have either an input or output designation under user program control. Additionally, as there are pull-high resistors and wake-up software configurations, the user is provided with an I/O structure to meet the needs of a wide range of application possibilities.

For input operation, these ports are non-latching, which means the inputs must be ready at the T2 rising edge of instruction "MOV A,[m]", where m denotes the port address. For output operation, all the data is latched and remains unchanged until the output latch is rewritten.

## **Pull-high Resistors**

Many product applications require pull-high resistors for their switch inputs usually requiring the use of an external resistor. To eliminate the need for these external resistors, when configured as an input have the capability of being connected to an internal pull-high resistor. These pull-high resistors are selectable via a register known as PAPU~PHPU located in the Data Memory. The pull-high resistors are implemented using weak PMOS transistors. Note that pin PA7 does not have a pull-high resistor selection.

### Port A Wake-up

If the HALT instruction is executed, the device will enter the Idle/Sleep Mode, where the system clock will stop resulting in power being conserved, a feature that is important for battery and other low-power applications.

Various methods exist to wake-up the microcontroller, one of which is to change the logic condition on one of the PA0~PA7 pins from high to low. After a HALT instruction forces the microcontroller into entering the Idle/Sleep Mode, the processor will remain idle or in a low-power state until the logic condition of the selected wake-up pin on Port A changes from high to low. This function is especially suitable for applications that can be woken up via external switches. Note that pins PA0 to PA7 can be selected individually to have this wake-up feature using an internal register known as PAWK, located in the Data Memory.

Rev. 1.30 45 February 05, 2015



# PAWK, PAC~PHC, PAPU~PHPU Register

## • HT48R068B

| Register | POR |       |       |       | В     | it    |       |       |       |
|----------|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| Name     | PUR | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| PAWK     | 00H | PAWK7 | PAWK6 | PAWK5 | PAWK4 | PAWK3 | PAWK2 | PAWK1 | PAWK0 |
| PAC      | FFH | PAC7  | PAC6  | PAC5  | PAC4  | PAC3  | PAC2  | PAC1  | PAC0  |
| PAPU     | 00H | _     | PAPU6 | PAPU5 | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 |
| PBC      | FFH | PBC7  | PBC6  | PBC5  | PBC4  | PBC3  | PBC2  | PBC1  | PBC0  |
| PBPU     | 00H | PBPU7 | PBPU6 | PBPU5 | PBPU4 | PBPU3 | PBPU2 | PBPU1 | PBPU0 |
| PCC      | FFH | PCC7  | PCC6  | PCC5  | PCC4  | PCC3  | PCC2  | PCC1  | PCC0  |
| PCPU     | 00H | PCPU7 | PCPU6 | PCPU5 | PCPU4 | PCPU3 | PCPU2 | PCPU1 | PCPU0 |
| PDC      | FFH | PDC7  | PDC6  | PDC5  | PDC4  | PDC3  | PDC2  | PDC1  | PDC0  |
| PDPU     | 00H | PDPU7 | PDPU6 | PDPU5 | PDPU4 | PDPU3 | PDPU2 | PDPU1 | PDPU0 |
| PEC      | FFH | PEC7  | PEC6  | PEC5  | PEC4  | PEC3  | PEC2  | PEC1  | PEC0  |
| PEPU     | 00H | PEPU7 | PEPU6 | PEPU5 | PEPU4 | PEPU3 | PEPU2 | PEPU1 | PEPU0 |
| PFC      | 03H | _     | _     | _     | _     | _     | _     | PFC1  | PFC0  |
| PFPU     | 00H | _     | _     | _     | _     | _     | _     | PFPU1 | PFPU0 |

"—" Unimplemented, read as "0"

PAWKn: PA wake-up function enable

0: disable 1: enable

PACn/PBCn/PCCn/PDCn/PECn/PFCn: I/O type selection

0: output 1: input

PAPUn/PBPUn/PCPUn/PDPUn/PEPUn/PFPUn: Pull-high function enable

0: disable 1: enable

Rev. 1.30 46 February 05, 2015



#### HT48R069B

| Register | POR |       |       |       | В     | it    |       |       |       |
|----------|-----|-------|-------|-------|-------|-------|-------|-------|-------|
| Name     | PUR | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| PAWK     | 00H | PAWK7 | PAWK6 | PAWK5 | PAWK4 | PAWK3 | PAWK2 | PAWK1 | PAWK0 |
| PAC      | FFH | PAC7  | PAC6  | PAC5  | PAC4  | PAC3  | PAC2  | PAC1  | PAC0  |
| PAPU     | 00H | _     | PAPU6 | PAPU5 | PAPU4 | PAPU3 | PAPU2 | PAPU1 | PAPU0 |
| PBC      | FFH | PBC7  | PBC6  | PBC5  | PBC4  | PBC3  | PBC2  | PBC1  | PBC0  |
| PBPU     | 00H | PBPU7 | PBPU6 | PBPU5 | PBPU4 | PBPU3 | PBPU2 | PBPU1 | PBPU0 |
| PCC      | FFH | PCC7  | PCC6  | PCC5  | PCC4  | PCC3  | PCC2  | PCC1  | PCC0  |
| PCPU     | 00H | PCPU7 | PCPU6 | PCPU5 | PCPU4 | PCPU3 | PCPU2 | PCPU1 | PCPU0 |
| PDC      | FFH | PDC7  | PDC6  | PDC5  | PDC4  | PDC3  | PDC2  | PDC1  | PDC0  |
| PDPU     | 00H | PDPU7 | PDPU6 | PDPU5 | PDPU4 | PDPU3 | PDPU2 | PDPU1 | PDPU0 |
| PEC      | FFH | PEC7  | PEC6  | PEC5  | PEC4  | PEC3  | PEC2  | PEC1  | PEC0  |
| PEPU     | 00H | PEPU7 | PEPU6 | PEPU5 | PEPU4 | PEPU3 | PEPU2 | PEPU1 | PEPU0 |
| PFC      | FFH | PFC7  | PFC6  | PFC5  | PFC4  | PFC3  | PFC2  | PFC1  | PFC0  |
| PFPU     | 00H | PFPU7 | PFPU6 | PFPU5 | PFPU4 | PFPU3 | PFPU2 | PFPU1 | PFPU0 |
| PGC      | FFH | PGC7  | PGC6  | PGC5  | PGC4  | PGC3  | PGC2  | PGC1  | PGC0  |
| PGPU     | 00H | PGPU7 | PGPU6 | PGPU5 | PGPU4 | PGPU3 | PGPU2 | PGPU1 | PGPU0 |
| PHC      | 3FH | _     |       | PHC5  | PHC4  | PHC3  | PHC2  | PHC1  | PHC0  |
| PHPU     | 00H | _     | _     | PHPU5 | PHPU4 | PHPU3 | PHPU2 | PHPU1 | PHPU0 |

<sup>&</sup>quot;—" Unimplemented, read as "0"

PAWKn: PA wake-up function enable

0: disable 1: enable

PACn/PBCn/PCCn/PDCn/PECn/PFCn/PGCn/PHCn: I/O type selection

0: output 1: input

PAPUn/PBPUn/PCPUn/PDPUn/PEPUn/PFPUn/PGPUn/PHPUn: Pull-high function enable

0: disable 1: enable

### I/O Port Control Registers

Each Port has its own control register, known as PAC, PBC, PCC, PDC, PEC, PFC, PGC, PHC which controls the input/output configuration. With this control register, each I/O pin with or without pull-high resistors can be reconfigured dynamically under software control. For the I/O pin to function as an input, the corresponding bit of the control register must be written as a "1". This will then allow the logic state of the input pin to be directly read by instructions. When the corresponding bit of the control register is written as a "0", the I/O pin will be setup as a CMOS output. If the pin is currently setup as an output, instructions can still be used to read the output register. However, it should be noted that the program will in fact only read the status of the output data latch and not the actual logic status of the output pin.



### **Pin-shared Functions**

The flexibility of the microcontroller range is greatly enhanced by the use of pins that have more than one function. Limited numbers of pins can force serious design constraints on designers but by supplying pins with multi-functions, many of these difficulties can be overcome. For some pins, the chosen function of the multi-function I/O pins is set by configuration options while for others the function is set by application program control.

### **External Interrupt Input**

The external interrupt pin, INT, is pin-shared with an I/O pin. To use the pin as an external interrupt input the correct bits in the INTC0 register must be programmed. The pin must also be setup as an input by setting the PAC3 bit in the Port Control Register. A pull-high resistor can also be selected via the appropriate port pull-high resistor register. Note that even if the pin is setup as an external interrupt input the I/O function still remains.

### **External Timer/Event Counter Input**

The Timer/Event Counter pins, TC0, TC1 and TC2 are pin-shared with I/O pins. For these shared pins to be used as Timer/Event Counter inputs, the Timer/Event Counter must be configured to be in the Event Counter or Pulse Width Capture Mode. This is achieved by setting the appropriate bits in the Timer/Event Counter Control Register. The pins must also be setup as inputs by setting the appropriate bit in the Port Control Register. Pull-high resistor options can also be selected using the port pull-high resistor registers. Note that even if the pin is setup as an external timer input the I/O function still remains.

### **PFD Output**

The PFD function output is pin-shared with an I/O pin. The output function of this pin is chosen using the CTRL0 register. Note that the corresponding bit of the port control register, must setup the pin as an output to enable the PFD output. If the port control register has setup the pin as an input, then the pin will function as a normal logic input with the usual pull-high selection, even if the PFD function has been selected.

## **PWM Outputs**

The PWM function whose outputs are pin-shared with I/O pins. The PWM output functions are chosen using the CTRL0 and CTRL2 registers. Note that the corresponding bit of the port control registers, for the output pin, must setup the pin as an output to enable the PWM output. If the pins are setup as inputs, then the pin will function as a normal logic input with the usual pull-high selections, even if the PWM registers have enabled the PWM function.

#### **SCOM Driver Pins**

Pins PB0~PB3 on Port B can be used as LCD COM driver pins. This function is controlled using the SCOMC register which will generate the necessary 1/2 bias signals on these four pins.

Rev. 1.30 48 February 05, 2015



# **Pin Remapping Configuration**

The pin remapping function enables the function pins PWM0/TC1, INT and PFD to be located on different port pins. It is important not to confuse the Pin Remapping function with the Pin-shared function, these two functions have no interdependence.

The PCFG bit in the CTRL0 register allows the three function pins PWM0/TC1, INT and PFD to be remapped to different port pins. After power up, this bit will be reset to zero, which will define the default port pins to which these three functions will be mapped. Changing this bit will move the functions to other port pins.

Examination of the pin names on the package diagrams will reveal that some pin function names are repeated, this indicates a function pin that can be remapped to other port pins. If the pin name is bracketed then this indicates its alternative location. Pin names without brackets indicates its default location which is the condition after Power-on.

| PCFG Bit Status |                           |                               |  |  |  |  |  |  |
|-----------------|---------------------------|-------------------------------|--|--|--|--|--|--|
| PCFG Bit        | 0                         | 1                             |  |  |  |  |  |  |
| Pin Mapping     | (PWM0/TC1)/PA4<br>INT/PA3 | [(PWM0/TC1)]/PB5<br>[INT]/PB4 |  |  |  |  |  |  |
|                 | PFD/PA1                   | [PFD]/PB3                     |  |  |  |  |  |  |

Pin Remapping

### I/O Pin Structures

The diagrams illustrate the I/O pin internal structures. As the exact logical construction of the I/O pin may differ from these drawings, they are supplied as a guide only to assist with the functional understanding of the I/O pins.



**Generic Input/Output Ports** 

Rev. 1.30 49 February 05, 2015





**PA7 NMOS Input/Output Port** 



**PB Input/Output Port** 

Rev. 1.30 50 February 05, 2015



## **Programming Considerations**

Within the user program, one of the first things to consider is port initialisation. After a reset, the I/O data register and I/O port control register will be set high. This means that all I/O pins will default to an input state, the level of which depends on the other connected circuitry and whether pull-high options have been selected. If the port control registers, are then programmed to setup some pins as outputs, these output pins will have an initial high output value unless the associated port data register is first programmed. Selecting which pins are inputs and which are outputs can be achieved byte-wide by loading the correct value into the port control register or by programming individual bits in the port control register using the "SET [m].i" and "CLR [m].i" instructions. Note that when using these bit control instructions, a read-modify-write operation takes place. The microcontroller must first read in the data on the entire port, modify it to the required new bit values and then rewrite this data back to the output ports.



**Read Modify Write Timing** 

Pins PA0 to PA7 each have a wake-up functions, selected via the PAWK register. When the device is in the Idle/Sleep Mode, various methods are available to wake the device up. One of these is a high to low transition of any of the these pins. Single or multiple pins on Port A can be setup to have this function.

### **Timer/Event Counters**

The provision of timers form an important part of any microcontroller, giving the designer a means of carrying out time related functions. The devices contain two 8-bit and one 16-bit timer. As the timers have three different operating modes, they can be configured to operate as a general timer, an external event counter or as a pulse width capture device. The provision of an internal prescaler to the clock circuitry on gives added range to the timers.

There are two types of registers related to the Timer/Event Counters. The first is the register that contains the actual value of the timer and into which an initial value can be preloaded. Reading from this register retrieves the contents of the Timer/Event Counter. The second type of associated register is the Timer Control Register which defines the timer options and determines how the timer is to be used. The device can have the timer clock configured to come from the internal clock source. In addition, the timer clock source can also be configured to come from an external timer pin.

# **Configuring the Timer/Event Counter Input Clock Source**

The Timer/Event Counter clock source can originate from various sources, an internal clock or an external pin. The internal clock source is used when the timer is in the timer mode or in the pulse width capture mode. For some Timer/Event Counters, this internal clock source is first divided by a prescaler, the division ratio of which is conditioned by the Timer Control Register bits. An external clock source is used when the timer is in the event counting mode, the clock source being provided on an external timer pin TCn. Depending upon the condition of the TnEG bit, each high to low, or low to high transition on the external timer pin will increment the counter by one.

Rev. 1.30 51 February 05, 2015



## Timer Registers - TMR0, TMR1, TMR2L, TMR2H

The timer registers are special function registers located in the Special Purpose Data Memory and is the place where the actual timer value is stored. These registers are known as TMR0, TMR1, TMR2L and TMR2H. The value in the timer registers increases by one each time an internal clock pulse is received or an external transition occurs on the external timer pin. The timer will count from the initial value loaded by the preload register to the full count of FFH for the 8-bit Timer/Event Counter or FFFFH for the 16-bit Timer/Event Counters, at which point the timer overflows and an internal interrupt signal is generated. The timer value will then be reset with the initial preload register value and continue counting. Note that to achieve a maximum full range count of FFH or FFFFH, the preload register must first be cleared to all zeros. It should be noted that after power-on, the preload registers will be in an unknown condition. Note that if the Timer/Event Counter is in an OFF condition and data is written to its preload register, this data will be immediately written into the actual counter. However, if the counter is enabled and counting, any new data written into the preload data register during this period will remain in the preload register and will only be written into the actual counter the next time an overflow occurs.

## Timer Control Registers - TMR0C, TMR1C, TMR2C

The flexible features of the Holtek microcontroller Timer/Event Counters enable them to operate in three different modes, the options of which are determined by the contents of their respective control register.

The Timer Control Register is known as TMRnC. It is the Timer Control Register together with its corresponding timer register that control the full operation of the Timer/Event Counter. Before the timer can be used, it is essential that the Timer Control Register is fully programmed with the right data to ensure its correct operation, a process that is normally carried out during program initialisation.

To choose which of the three modes the timer is to operate in, either in the timer mode, the event counting mode or the pulse width capture mode, bits 7 and 6 of the Timer Control Register, which are known as the bit pair TnM1/TnM0, must be set to the required logic levels.

The timer-on bit, which is bit 4 of the Timer Control Register and known as TnON, provides the basic on/off control of the respective timer. Setting the bit high allows the counter to run, clearing the bit stops the counter. Bits 0~2 of the Timer Control Register determine the division ratio of the input clock prescaler. The prescaler bit settings have no effect if an external clock source is used. If the timer is in the event count or pulse width capture mode, the active transition edge level type is selected by the logic level of bit 3 of the Timer Control Register which is known as TnEG. The TnS bit selects the internal clock source.



Clock Structure for Timer/PWM/Time Base

Rev. 1.30 52 February 05, 2015





8-bit Timer/Event Counter 0 Structure



8-bit Timer/Event Counter 1 Structure



16-bit Timer/Event Counter 2 Structure



Note: If PWM0/PWM1/PWM2/PWM3 is enabled, then  $f_{\text{TP}}$  comes from  $f_{\text{SYS}}$  (ignore T0S)

Rev. 1.30 53 February 05, 2015



## **TMR0C Register**

| Bit  | 7    | 6    | 5   | 4    | 3    | 2      | 1      | 0      |
|------|------|------|-----|------|------|--------|--------|--------|
| Name | T0M1 | T0M0 | T0S | T0ON | T0EG | T0PSC2 | T0PSC1 | T0PSC0 |
| R/W  | R/W  | R/W  | R/W | R/W  | R/W  | R/W    | R/W    | R/W    |
| POR  | 0    | 0    | 0   | 0    | 1    | 0      | 0      | 0      |

Bit 7,6 T0M1, T0M0: Timer0 operation mode selection

00: no mode available01: event counter mode

10: timer mode

11: pulse width capture mode

Bit 5 T0S: timer clock source

0: f<sub>SYS</sub>

1: LXT oscillator

T0S selects the clock source for fTP which is provided for Timer  $0\sim2$ , the Time-Base and the PWM. If the PWM is enabled, then  $f_{SYS}$  will be selected, overriding the T0S selection.

Bit 4 **T0ON**: Timer/event counter counting enable

0: disable 1: enable

Bit 3 **T0EG**:

Event counter active edge selection

0: count on raising edge 1: count on falling edge

Pulse Width Capture active edge selection

0: start counting on falling edge, stop on raising edge1: start counting on raising edge, stop on falling edge

Bit 2~0 TOPSC2, TOPSC1, TOPSC0: Timer prescaler rate selection

Timer internal clock=

000: f<sub>TP</sub> 001: f<sub>TP</sub>/2 010:f<sub>TP</sub>/4 011:f<sub>TP</sub>/8 100:f<sub>TP</sub>/16 101:f<sub>TP</sub>/32 110:f<sub>TP</sub>/64 111:f<sub>TP</sub>/128

Rev. 1.30 54 February 05, 2015



### **TMR1C Register**

| Bit  | 7    | 6    | 5   | 4    | 3    | 2 | 1 | 0 |
|------|------|------|-----|------|------|---|---|---|
| Name | T1M1 | T1M0 | T1S | T10N | T1EG | _ | _ | _ |
| R/W  | R/W  | R/W  | R/W | R/W  | R/W  | _ | _ | _ |
| POR  | 0    | 0    | 0   | 0    | 1    | _ | _ | _ |

Bit 7,6 T1M1, T1M0: Timer 1 operation mode selection

00: no mode available 01: event counter mode

10: timer mode

11: pulse width capture mode

Bit 5 T1S: timer clock source

0: f<sub>SYS</sub>/4

1: LXT oscillator

Bit 4 T10N: Timer/event counter counting enable

0: disable 1: enable

Bit 3 T1EG: Event counter active edge selection

0: count on raising edge1: count on falling edge

Pulse Width Capture active edge selection

0: start counting on falling edge, stop on raising edge 1: start counting on raising edge, stop on falling edge

Bit 2~0 unimplemented, read as "0"

## **TMR2C Register**

| Bit  | 7    | 6    | 5   | 4    | 3    | 2 | 1 | 0 |
|------|------|------|-----|------|------|---|---|---|
| Name | T2M1 | T2M0 | T2S | T2ON | T2EG | _ | _ | _ |
| R/W  | R/W  | R/W  | R/W | R/W  | R/W  | _ | _ | _ |
| POR  | 0    | 0    | 0   | 0    | 1    | _ | _ | _ |

Bit 7,6 T2M1, T2M0: Timer 2 operation mode selection

00: no mode available01: event counter mode10: timer mode

11: pulse width capture mode

Bit 5 T2S: timer clock source

0:  $f_{SYS}/4$ 

1: LXT oscillator

Bit 4 **T2ON**: Timer/event counter counting enable

0: disable 1: enable

Bit 3 **T2EG**: Event counter active edge selection

0: count on raising edge1: count on falling edge

Pulse Width Capture active edge selection

0: start counting on falling edge, stop on raising edge 1: start counting on raising edge, stop on falling edge

Bit 2~0 unimplemented, read as "0"



To choose which of the three modes the timer is to operate in, either in the timer mode, the event counting mode or the pulse width capture mode, bits 7 and 6 of the Timer Control Register, which are known as the bit pair TnM1/TnM0, must be set to the required logic levels.

The timer-on bit, which is bit 4 of the Timer Control Register and known as TnON, provides the basic on/off control of the respective timer. Setting the bit high allows the counter to run, clearing the bit stops the counter. Bits 0~2 of the Timer Control Register determine the division ratio of the input clock prescaler. The prescaler bit settings have no effect if an external clock source is used. If the timer is in the event count or pulse width capture mode, the active transition edge level type is selected by the logic level of bit 3 of the Timer Control Register which is known as TnEG. The TnS bit selects the internal clock source if used.

#### **Timer Mode**

In this mode, the Timer/Event Counter can be utilised to measure fixed time intervals, providing an internal interrupt signal each time the Timer/Event Counter overflows. To operate in this mode, the Operating Mode Select bit pair, TnM1/TnM0, in the Timer Control Register must be set to the correct value as shown.

Control Register Operating Mode Select Bits for the Timer Mode

| Bit7 | Bit6 |
|------|------|
| 1    | 0    |

In this mode the internal clock is used as the timer clock. The timer input clock source is either  $f_{SYS}$ ,  $f_{SYS}/4$  or the LXT oscillator. However, this timer clock source is further divided by a prescaler, the value of which is determined by the bits TnPSC2 $\sim$ TnPSC0 in the Timer Control Register. The timeron bit, TnON must be set high to enable the timer to run. Each time an internal clock high to low transition occurs, the timer increments by one; when the timer is full and overflows, an interrupt signal is generated and the timer will reload the value already loaded into the preload register and continue counting. A timer overflow condition and corresponding internal interrupt is one of the wake-up sources, however, the internal interrupts can be disabled by ensuring that the ETnI bits of the INTCn register are reset to zero.

### **Event Counter Mode**

In this mode, a number of externally changing logic events, occurring on the external timer TCn pin, can be recorded by the Timer/Event Counter. To operate in this mode, the Operating Mode Select bit pair, TnM1/TnM0, in the Timer Control Register must be set to the correct value as shown.

| Control Register Operating Mode        |  |
|----------------------------------------|--|
| Select Bits for the Event Counter Mode |  |

| Bit7 | Bit6 |
|------|------|
| 0    | 1    |

In this mode, the external timer TCn pin, is used as the Timer/Event Counter clock source, however it is not divided by the internal prescaler. After the other bits in the Timer Control Register have been setup, the enable bit TnON, which is bit 4 of the Timer Control Register, can be set high to enable the Timer/Event Counter to run. If the Active Edge Select bit, TnEG, which is bit 3 of the Timer Control Register, is low, the Timer/Event Counter will increment each time the external timer pin receives a low to high transition. If the TnEG is high, the counter will increment each time the external timer pin receives a high to low transition. When it is full and overflows, an interrupt signal is generated and the Timer/Event Counter will reload the value already loaded into the preload register and continue counting. The interrupt can be disabled by ensuring that the Timer/Event Counter Interrupt Enable bit in the corresponding Interrupt Control Register, is reset to zero.

As the external timer pin is shared with an I/O pin, to ensure that the pin is configured to operate as an event counter input pin, two things have to happen. The first is to ensure that the Operating Mode Select bits in the Timer Control Register place the Timer/Event Counter in the Event Counting

Rev. 1.30 56 February 05, 2015



Mode, the second is to ensure that the port control register configures the pin as an input. It should be noted that in the event counting mode, even if the is in the Idle/Sleep Mode, the Timer/Event Counter will continue to record externally changing logic events on the timer input TCn pin. As a result when the timer overflows it will generate a timer interrupt and corresponding wake-up source.



**Event Counter Mode Timing Chart (TnEG=1)** 

## **Pulse Width Capture Mode**

In this mode, the Timer/Event Counter can be utilised to measure the width of external pulses applied to the external timer pin. To operate in this mode, the Operating Mode Select bit pair, TnM1/TnM0, in the Timer Control Register must be set to the correct value as shown.

| Control Register Operating Mode              | Bit7 | Bit6 |
|----------------------------------------------|------|------|
| Select Bits for the Pulse Width Capture Mode | 1    | 1    |

In this mode the internal clock, f<sub>SYS</sub>, f<sub>SYS</sub>/4 or the LXT, is used as the internal clock for the 8-bit Timer/Event Counter. However, the clock source, f<sub>SYS</sub>, for the 8-bit timer is further divided by a prescaler, the value of which is determined by the Prescaler Rate Select bits TnPSC2~TnPSC0, which are bits 2~0 in the Timer Control Register. After the other bits in the Timer Control Register have been setup, the enable bit TnON, which is bit 4 of the Timer Control Register, can be set high to enable the Timer/Event Counter, however it will not actually start counting until an active edge is received on the external timer pin.

If the Active Edge Select bit TnEG, which is bit 3 of the Timer Control Register, is low, once a high to low transition has been received on the external timer pin, the Timer/Event Counter will start counting until the external timer pin returns to its original high level. At this point the enable bit will be automatically reset to zero and the Timer/Event Counter will stop counting. If the Active Edge Select bit is high, the Timer/Event Counter will begin counting once a low to high transition has been received on the external timer pin and stop counting when the external timer pin returns to its original low level. As before, the enable bit will be automatically reset to zero and the Timer/Event Counter will stop counting. It is important to note that in the pulse width capture Mode, the enable bit is automatically reset to zero when the external control signal on the external timer pin returns to its original level, whereas in the other two modes the enable bit can only be reset to zero under program control.

Rev. 1.30 57 February 05, 2015



The residual value in the Timer/Event Counter, which can now be read by the program, therefore represents the length of the pulse received on the TCn pin. As the enable bit has now been reset, any further transitions on the external timer pin will be ignored. The timer cannot begin further pulse width capture until the enable bit is set high again by the program. In this way, single shot pulse measurements can be easily made.

It should be noted that in this mode the Timer/Event Counter is controlled by logical transitions on the external timer pin and not by the logic level. When the Timer/Event Counter is full and overflows, an interrupt signal is generated and the Timer/Event Counter will reload the value already loaded into the preload register and continue counting. The interrupt can be disabled by ensuring that the Timer/Event Counter Interrupt Enable bit in the corresponding Interrupt Control Register, is reset to zero.

As the TCn pin is shared with an I/O pin, to ensure that the pin is configured to operate as a pulse width capture pin, two things have to happen. The first is to ensure that the Operating Mode Select bits in the Timer Control Register place the Timer/Event Counter in the pulse width capture Mode, the second is to ensure that the port control register configures the pin as an input.

### **Prescaler**

Bits T0PSC0~T0PSC2 of the TMR0C register can be used to define a division ratio for the internal clock source of the Timer/Event Counter enabling longer time out periods to be setup.

### **PFD Function**

The Programmable Frequency Divider provides a means of producing a variable frequency output suitable for applications, such as piezo-buzzer driving or other interfaces requiring a precise frequency generator.

The Timer/Event Counter overflow signal is the clock source for the PFD function, which is controlled by PFDCS bit in CTRL0. For applicable devices the clock source can come from either Timer/Event Counter 0 or Timer/Event Counter 1. The output frequency is controlled by loading the required values into the timer prescaler and timer registers to give the required division ratio. The counter will begin to count-up from this preload register value until full, at which point an overflow signal is generated, causing both the PFD outputs to change state. The counter will then be automatically reloaded with the preload register value and continue counting-up.

If the CTRL0 register has selected the PFD function, then for PFD output to operate, it is essential for the Port A control register PAC, to setup the PFD pins as outputs. PA1 must be set high to activate the PFD. The output data bits can be used as the on/off control bit for the PFD outputs. Note that the PFD outputs will all be low if the output data bit is cleared to zero.

Using this method of frequency generation, and if a crystal oscillator is used for the system clock, very precise values of frequency can be generated.



Pulse Width Capture Mode Timing Chart (TnEG=0)

Rev. 1.30 58 February 05, 2015





# I/O Interfacing

The Timer/Event Counter, when configured to run in the event counter or pulse width capture mode, requires the use of an external timer pin for its operation. As this pin is a shared pin it must be configured correctly to ensure that it is setup for use as a Timer/Event Counter input pin. This is achieved by ensuring that the mode select bits in the Timer/Event Counter control register, select either the event counter or pulse width capture mode. Additionally the corresponding Port Control Register bit must be set high to ensure that the pin is setup as an input. Any pull-high resistor connected to this pin will remain valid even if the pin is used as a Timer/Event Counter input.

### **Programming Considerations**

When configured to run in the timer mode, the internal system clock is used as the timer clock source and is therefore synchronised with the overall operation of the microcontroller. In this mode when the appropriate timer register is full, the microcontroller will generate an internal interrupt signal directing the program flow to the respective internal interrupt vector. For the pulse width capture mode, the internal system clock is also used as the timer clock source but the timer will only run when the correct logic condition appears on the external timer input pin. As this is an external event and not synchronised with the internal timer clock, the microcontroller will only see this external event when the next timer clock pulse arrives. As a result, there may be small differences in measured values requiring programmers to take this into account during programming. The same applies if the timer is configured to be in the event counting mode, which again is an external event and not synchronised with the internal system or timer clock.

When the Timer/Event Counter is read, or if data is written to the preload register, the clock is inhibited to avoid errors, however as this may result in a counting error, this should be taken into account by the programmer. Care must be taken to ensure that the timers are properly initialised before using them for the first time. The associated timer enable bits in the interrupt control register must be properly set otherwise the internal interrupt associated with the timer will remain inactive. The edge select, timer mode and clock source control bits in timer control register must also be correctly set to ensure the timer is properly configured for the required application. It is also important to ensure that an initial value is first loaded into the timer registers before the timer is switched on; this is because after power-on the initial values of the timer registers are unknown. After the timer has been initialised the timer can be turned on and off by controlling the enable bit in the timer control register.

When the Timer/Event Counter overflows, its corresponding interrupt request flag in the interrupt control register will be set. If the Timer/Event Counter interrupt is enabled this will in turn generate an interrupt signal. However irrespective of whether the interrupts are enabled or not, a Timer/Event Counter overflow will also generate a wake-up signal if the device is in a Power-down condition. This situation may occur if the Timer/Event Counter is in the Event Counting Mode and if the external signal continues to change state. In such a case, the Timer/Event Counter will continue to count these external events and if an overflow occurs the device will be woken up from its Power-down condition. To prevent such a wake-up from occurring, the timer interrupt request flag should first be set high before issuing the "HALT" instruction to enter the Idle/Sleep Mode.

Rev. 1.30 59 February 05, 2015



# **Timer Program Example**

The program shows how the Timer/Event Counter registers are setup along with how the interrupts are enabled and managed. Note how the Timer/Event Counter is turned on, by setting bit 4 of the Timer Control Register. The Timer/Event Counter can be turned off in a similar way by clearing the same bit. This example program sets the Timer/Event Counters to be in the timer mode, which uses the internal system clock as their clock source.

### **PFD Programming Example**

```
org04h
                     ; external interrupt vector
org08h
                     ; Timer Counter 0 interrupt vector
jmp tmr0int
                     ; jump here when Timer O overflows
: :
org20h
                      ; main program
: :
;internal Timer 0 interrupt routine
tmr0int:
; Timer 0 main program placed here
begin:
;setup Timer O registers
mov a,09bh ; setup Timer 0 preload value
mov tmr0,a
mov a,081h ; setup Timer 0 control register
mov tmr0c,a ; timer mode and prescaler set to /2
;setup interrupt register
mov a,00dh ; enable master interrupt and both timer interrupts
mov intc0,a
set tmr0c.4
            ; start Timer 0
    :
```

### Time Base

The device includes a Time Base function which is used to generate a regular time interval signal.

The Time Base time interval magnitude is determined using an internal 13 stage counter sets the division ratio of the clock source. This division ratio is controlled by both the TBSEL0 and TBSEL1 bits in the CTRL1 register. The clock source is selected using the T0S bit in the TMR0C register.

When the Time Base time out, a Time Base interrupt signal will be generated. It should be noted that as the Time Base clock source is the same as the Timer/Event Counter clock source, care should be taken when programming.

Rev. 1.30 60 February 05, 2015



# **Pulse Width Modulator**

Every device includes a multiple output 8-bit PWM function. Useful for such applications such as motor speed control, the PWM function provides outputs with a fixed frequency but with a duty cycle that can be varied by setting particular values into the corresponding PWM register.



**PWM Block Diagram** 

| Device    | Channels | Mode | Pins | Registers |
|-----------|----------|------|------|-----------|
|           |          |      | PA4  | PWM0      |
| HT48R068B | 4        | 6+2  | PC3  | PWM1      |
| HT48R069B | 4        | 7+1  | PC2  | PWM2      |
|           |          |      | PD1  | PWM3      |

Rev. 1.30 61 February 05, 2015



## **PWM Operation**

A single register, known as PWMn and located in the Data Memory is assigned to each Pulse Width Modulator channel. It is here that the 8-bit value, which represents the overall duty cycle of one modulation cycle of the output waveform, should be placed. To increase the PWM modulation frequency, each modulation cycle is subdivided into two or four individual modulation subsections, known as the 7+1 mode or 6+2 mode respectively. The required mode and the on/off control for each PWM channel is selected using the CTRL0 and CTRL2 registers. Note that when using the PWM, it is only necessary to write the required value into the PWMn register and select the required mode setup and on/off control using the CTRL0 and CTRL2 registers, the subdivision of the waveform into its sub-modulation cycles is implemented automatically within the microcontroller hardware. The PWM clock source is the system clock f<sub>SYS</sub>. This method of dividing the original modulation cycle into a further 2 or 4 sub-cycles enable the generation of higher PWM frequencies which allow a wider range of applications to be served. The difference between what is known as the PWM cycle frequency and the PWM modulation frequency should be understood. As the PWM clock is the system clock, f<sub>SYS</sub>, and as the PWM value is 8-bits wide, the overall PWM cycle frequency is f<sub>SYS</sub>/256. However, when in the 7+1 mode of operation the PWM modulation frequency will be  $f_{SYS}/128$ , while the PWM modulation frequency for the 6+2 mode of operation will be  $f_{SYS}/64$ .

| PWM Modulation                                                                   | PWM Cycle Frequency   | PWM Cycle Duty |  |  |
|----------------------------------------------------------------------------------|-----------------------|----------------|--|--|
| $f_{\text{SYS}}/64$ for (6+2) bits mode $f_{\text{SYS}}/128$ for (7+1) bits mode | f <sub>sys</sub> /256 | [PWM]/256      |  |  |

#### 6+2 PWM Mode

Each full PWM cycle, as it is controlled by an 8-bit PWM register, has 256 clock periods. However, in the 6+2 PWM mode, each PWM cycle is subdivided into four individual sub-cycles known as modulation cycle  $0 \sim$  modulation cycle 3, denoted as i in the table. Each one of these four sub-cycles contains 64 clock cycles. In this mode, a modulation frequency increase of four is achieved. The 8-bit PWM register value, which represents the overall duty cycle of the PWM waveform, is divided into two groups. The first group which consists of bit2~bit7 is denoted here as the DC value. The second group which consists of bit0~bit1 is known as the AC value. In the 6+2 PWM mode, the duty cycle value of each of the four modulation sub-cycles is shown in the following table.

| Parameter                  | AC (0~3) | DC<br>(Duty Cycle) |
|----------------------------|----------|--------------------|
| Modulation cycle i (i=0~3) | i < AC   | <u>DC+1</u><br>64  |
|                            | i□AC     | <u>DC</u><br>64    |

6+2 Mode Modulation Cycle Values

Rev. 1.30 62 February 05, 2015



The following diagram illustrates the waveforms associated with the 6+2 mode of PWM operation. It is important to note how the single PWM cycle is subdivided into 4 individual modulation cycles, numbered from 0~3 and how the AC value is related to the PWM value.



### 7+1 PWM Mode

Each full PWM cycle, as it is controlled by an 8-bit PWM register, has 256 clock periods. However, in the 7+1 PWM mode, each PWM cycle is subdivided into two individual sub-cycles known as modulation cycle  $0 \sim$  modulation cycle 1, denoted as i in the table. Each one of these two sub-cycles contains 128 clock cycles. In this mode, a modulation frequency increase of two is achieved. The 8-bit PWM register value, which represents the overall duty cycle of the PWM waveform, is divided into two groups. The first group which consists of bit1 $\sim$ bit7 is denoted here as the DC value. The second group which consists of bit0 is known as the AC value. In the 7+1 PWM mode, the duty cycle value of each of the two modulation sub-cycles is shown in the following table.

| Parameter          | AC (0~1) | DC<br>(Duty Cycle) |
|--------------------|----------|--------------------|
| Modulation cycle i | i < AC   | <u>DC+1</u><br>128 |
| (i=0~1)            | i□AC     | <u>DC</u><br>128   |

7+1 Mode Modulation Cycle Values

Rev. 1.30 63 February 05, 2015



The following diagram illustrates the waveforms associated with the 7+1 mode PWM operation. It is important to note how the single PWM cycle is subdivided into 2 individual modulation cycles, numbered 0 and 1 and how the AC value is related to the PWM value.



# **PWM Output Control**

The PWM outputs are pin-shared with the I/O pins PA4/PB5,PC2,PC3 and PD1. To operate as a PWM output and not as an I/O pin, the correct bits must be set in the CTRL0 and CTRL2 register. A zero value must also be written to the corresponding bit in the I/O port control register PAC.4, PCC.2 and PCC.3 to ensure that the corresponding PWM output pin is setup as an output. After these two initial steps have been carried out, and of course after the required PWM value has been written into the PWMn register, writing a high value to the corresponding bit in the output data register PA.4, PC.2 and PC.3 will enable the PWM data to appear on the pin. Writing a zero value will disable the PWM output function and force the output low. In this way, the Port data output registers can be used as an on/off control for the PWM function. Note that if the CTRL0 and CTRL2 registers have selected the PWM function, but a high value has been written to its corresponding bit in the PAC/PBC,PCC or PDC control register to configure the pin as an input, then the pin can still function as a normal input line, with pull-high resistor options.

### **PWM Programming Example**

```
The following sample program shows how the PWMO output is setup and controlled.
mov a,64h
                       ; setup PWM value of decimal 100
mov pwm0,a
                       ; select the 7+1 PWM mode
set ctrl0.5
set ctrl0.3
                       ; select pin PA4 to have a PWM function
clr pac.4
                       ; setup pin PA4 as an output
set pa.4
                       ; enable the PWM output
: :
clr pa.4
                       ; disable the PWM output pin
                       ; PA4 forced low
```

Rev. 1.30 64 February 05, 2015



# Interrupts

Interrupts are an important part of any microcontroller system. When an external event or an internal function such as a Timer/Event Counter or Time Base requires microcontroller attention, their corresponding interrupt will enforce a temporary suspension of the main program allowing the microcontroller to direct attention to their respective needs.

The device contains a single external interrupt and multiple internal interrupts. The external interrupt is controlled by the action of the external interrupt pin, while the internal interrupts are generated by the various functions such as Timer/Event Counters, and Time Base.

## **Interrupt Register**

Overall interrupt control, which means interrupt enabling and request flag setting, is controlled by using two registers, INTC0, INTC1 and MFIC. By controlling the appropriate enable bits in this registers each individual interrupt can be enabled or disabled. Also when an interrupt occurs, the corresponding request flag will be set by the microcontroller. The global enable flag if cleared to zero will disable all interrupts.

## **INTC0** Register

| Bit  | 7 | 6   | 5   | 4   | 3    | 2    | 1   | 0   |
|------|---|-----|-----|-----|------|------|-----|-----|
| Name | _ | T1F | T0F | EIF | ET1I | ET0I | EEI | EMI |
| R/W  | _ | R/W | R/W | R/W | R/W  | R/W  | R/W | R/W |
| POR  | _ | 0   | 0   | 0   | 0    | 0    | 0   | 0   |

Bit 7 unimplemented, read as "0"

Bit 6 T1F: Timer/Event Counter 1 interrupt request flag

0: inactive 1: active

Bit 5 **T0F**: Timer/Event Counter 0 interrupt request flag

0: inactive 1: active

Bit 4 EIF: External interrupt request flag

0: inactive 1: active

Bit 3 ET1I: Timer/Event Counter 1 interrupt enable

0: disable 1: enable

Bit 2 ET0I: Timer/Event Counter 0 interrupt enable

0: disable 1: enable

Bit 1 **EEI**: External interrupt enable

0: disable 1: enable

Bit 0 **EMI**: Master interrupt global enable

0: disable 1: enable



### **INTC1** Register

| Bit  | 7 | 6   | 5 | 4   | 3 | 2    | 1 | 0    |
|------|---|-----|---|-----|---|------|---|------|
| Name | _ | MFF | _ | T2F | _ | EMFI | _ | ET2I |
| R/W  | _ | R/W | _ | R/W | _ | R/W  | _ | R/W  |
| POR  | _ | 0   | _ | 0   | _ | 0    | _ | 0    |

Bit 7 unimplemented, read as "0"

Bit 6 MFF: Multi-function interrupt request flag

0: inactive 1: active

Bit 5 unimplemented, read as "0"

Bit 4 T2F: Timer/Event Counter 2 interrupt request flag

0: inactive 1: active

Bit 3 unimplemented, read as "0"

Bit 2 **EMFI**: Multi-function interrupt enable

0: disable

1: enable

Bit 1 unimplemented, read as "0"

Bit 0 ET2I: Timer/Event Counter 2 interrupt enable

0: disable 1: enable

## **MFIC Register**

| Bit  | 7 | 6   | 5    | 4   | 3 | 2    | 1    | 0    |
|------|---|-----|------|-----|---|------|------|------|
| Name | _ | SIF | SIMF | TBF | _ | ESII | ESIM | ETBI |
| R/W  | _ | R/W | R/W  | R/W | _ | R/W  | R/W  | R/W  |
| POR  | _ | 0   | 0    | 0   | _ | 0    | 0    | 0    |

Bit 7 unimplemented, read as "0"

Bit 6 SIF: SPIA interrupt request flag

0: inactive1: active

Bit 5 SIMF: SIM interrupt request flag

0: inactive 1: active

Bit 4 TBF: Time Base interrupt request flag

0: inactive 1: active

Bit 3 unimplemented, read as "0"

Bit 2 **ESII**: SPIA interrupt enable

0: disable 1: enable

Bit 1 **ESIM**: SIM interrupt enable

0: disable 1: enable

Bit 0 **ETBI**: Time Base interrupt enable

0: disable 1: enable

Rev. 1.30 66 February 05, 2015



## **Interrupt Operation**

A Timer/Event Counter overflow, an active edge on the external interrupt pin, a serial data byte transmitted or received completion, or a Time Base event will all generate an interrupt request by setting their corresponding request flag, if their appropriate interrupt enable bit is set. When this happens, the Program Counter, which stores the address of the next instruction to be executed, will be transferred onto the stack. The Program Counter will then be loaded with a new address which will be the value of the corresponding interrupt vector. The microcontroller will then fetch its next instruction from this interrupt vector. The instruction at this vector will usually be a JMP statement which will jump to another section of program which is known as the interrupt service routine. Here is located the code to control the appropriate interrupt. The interrupt service routine must be terminated with a RETI instruction, which retrieves the original Program Counter address from the stack and allows the microcontroller to continue with normal execution at the point where the interrupt occurred.

The various interrupt enable bits, together with their associated request flags, are shown in the following diagram with their order of priority.



Once an interrupt subroutine is serviced, all the other interrupts will be blocked, as the EMI bit will be cleared automatically. This will prevent any further interrupt nesting from occurring. However, if other interrupt requests occur during this interval, although the interrupt will not be immediately serviced, the request flag will still be recorded. If an interrupt requires immediate servicing while the program is already in another interrupt service routine, the EMI bit should be set after entering the routine, to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the Stack Pointer is decremented. If immediate service is desired, the stack must be prevented from becoming full.



When an interrupt request is generated it takes 2 or 3 instruction cycle before the program jumps to the interrupt vector. If the device is in the Sleep or Idle Mode and is woken up by an interrupt request then it will take 3 cycles before the program jumps to the interrupt vector.



Interrupt Flow

# **Interrupt Priority**

Interrupts, occurring in the interval between the rising edges of two consecutive T2 pulses, will be serviced on the latter of the two T2 pulses, if the corresponding interrupts are enabled. In case of simultaneous requests, the following table shows the priority that is applied. These can be masked by resetting the EMI bit.

| Interrupt Source               | Priority | Vector |  |
|--------------------------------|----------|--------|--|
| External Interrupt             | 1        | 04H    |  |
| Timer/Event Counter 0 Overflow | 2        | 08H    |  |
| Timer/Event Counter 1 Overflow | 3        | 0CH    |  |
| Timer/Event Counter 2 Overflow | 4        | 10H    |  |
| Multi-function Interrupt       | 5        | 18H    |  |
| (Time Base, SIM, SPIA)         | 5        |        |  |

In cases where both external and internal interrupts are enabled and where an external and internal interrupt occurs simultaneously, the external interrupt will always have priority and will therefore be serviced first. Suitable masking of the individual interrupts using the interrupt registers can prevent simultaneous occurrences.

Rev. 1.30 68 February 05, 2015



## **External Interrupt**

For an external interrupt to occur, the global interrupt enable bit, EMI, and external interrupt enable bit, INTE, must first be set. An actual external interrupt will take place when the external interrupt request flag, INTF, is set, a situation that will occur when an edge transition appears on the external INT line. The type of transition that will trigger an external interrupt, whether high to low, low to high or both is determined by the INTEG0 and INTEG1 bits, which are bits 6 and 7 respectively, in the CTRL1 control register. These two bits can also disable the external interrupt function.

| INTEG1 | INTEG0 | Edge Trigger Type          |
|--------|--------|----------------------------|
| 0      | 0      | External interrupt disable |
| 0      | 1      | Rising edge Trigger        |
| 1      | 0      | Falling edge Trigger       |
| 1      | 1      | Both edge Trigger          |

The external interrupt pin is pin-shared with the I/O pin PA3 and can only be configured as an external interrupt pin if the corresponding external interrupt enable bit in the INTC0 register has been set and the edge trigger type has been selected using the CTRL1 register. The pin must also be setup as an input by setting the corresponding PAC.3 bit in the port control register. When the interrupt is enabled, the stack is not full and an active transition appears on the external interrupt pin, a subroutine call to the external interrupt vector at location 04H, will take place. When the interrupt is serviced, the external interrupt request flag, EIF, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. Note that any pull-high resistor connections on this pin will remain valid even if the pin is used as an external interrupt input.

### **Timer/Event Counter Interrupt**

For a Timer/Event Counter interrupt to occur, the global interrupt enable bit, EMI, and the corresponding timer interrupt enable bit, TnE, must first be set. An actual Timer/Event Counter interrupt will take place when the Timer/Event Counter request flag, TnF, is set, a situation that will occur when the relevant Timer/Event Counter overflows. When the interrupt is enabled, the stack is not full and a Timer/Event Counter n overflow occurs, a subroutine call to the relevant timer interrupt vector, will take place. When the interrupt is serviced, the timer interrupt request flag, TnF, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts.

## **Multi-function Interrupt**

Unlike the other independent interrupts, the Multi-function Interrupt has no independent source, but rather is formed from other existing interrupt sources, namely the Time-base Interrupt, SIM Interrupt and SPIA Interrupt. A Multi-function Interrupt request will take place when the Multi-function Interrupt request flag, MFF is set. The Multi-function Interrupt flag will be set when any of their included functions generate an interrupt request flag. To allow the program to branch to its respective interrupt vector address, when the Multi-function Interrupt is enabled and the stack is not full, and either one of the interrupts contained within each of Multi-function Interrupt occurs, a subroutine call to the Multi-function Interrupt vector will take place. When the interrupt is serviced, the Multi-Function Interrupt request flag will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. However, it must be noted that, although the Multi-function Interrupt flag will be automatically reset when the interrupt is serviced, the request flags from the original source of the Multi-function Interrupt, namely the Time-base Interrupt, SIM Interrupt and SPIA Interrupt will not be automatically reset and must be manually reset by the application program. After a Multi-function has been generated, the application program can determine which interrupt source has occurred by interrogating the interrupt request flags, SIF, SIMF or TBF within the MFIC register.

Rev. 1.30 69 February 05, 2015



## **Programming Considerations**

By disabling the relevant interrupt enable bits, a requested interrupt can be prevented from being serviced, however, once an interrupt request flag is set, it will re- main in this condition in the interrupt register until the corresponding interrupt is serviced or until the request flag is cleared by the application program.

Where a certain interrupt is contained within the Multi-function interrupt, then when the interrupt service routine is executed, as only the Multi-function interrupt request flag, MFF, will be automatically cleared, the individual request flag for the function needs to be cleared by the application program.

It is recommended that programs do not use the CALL instruction within the interrupt service subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately. If only one stack is left and the interrupt is not well controlled, the original control sequence will be damaged once a CALL subroutine is executed in the interrupt subroutine.

Every interrupt has the capability of waking up the microcontroller when it is in SLEEP or IDLE Mode, the wake up being generated when the interrupt request flag changes from low to high. If it is required to prevent a certain interrupt from waking up the microcontroller then its respective request flag should be first set high before entering the SLEEP or IDLE Mode.

As only the Program Counter is pushed onto the stack, then when the interrupt is serviced, if the contents of the accumulator, status register or other registers are altered by the interrupt service program, their contents should be saved to the memory at the beginning of the interrupt service routine.

To return from an interrupt subroutine, either a RET or RETI instruction may be executed. The RETI instruction in addition to executing a return to the main program also automatically sets the EMI bit high to allow further interrupts. The RET instruction however only executes a return to the main program leaving the EMI bit in its present zero state and therefore disabling the execution of further interrupts.

Rev. 1.30 70 February 05, 2015



# **LCD SCOM Function**

The devices have the capability of driving external LCD panels. The common pins for LCD driving, SCOM0~SCOM3, are pin shared with the PB0~ PB3 pins. The LCD signals, COM and SEG, are generated using the application program.

# **LCD Operation**

An external LCD panel can be driven using this device by configuring the PB0~PB3 pins as common pins and using other output ports lines as segment pins. The LCD driver function is controlled using the SCOMC register which in addition to controlling the overall on/off function also controls the bias voltage setup function. This enables the LCD COM driver to generate the necessary $V_{\rm DD}/2$  voltage levels for LCD 1/2 bias operation. The SCOMEN bit in the SCOMC register is the overall master control for the LCD Driver, however this bit is used in conjunction with the COMnEN bits to select which Port B pins are used for LCD driving. Note that the Port Control register does not need to first setup the pins as outputs to enable the LCD driver operation.



**SCOM Circuit** 

| SCOMEN | COMnEN | Pin Function | O/P Level          |
|--------|--------|--------------|--------------------|
| 0      | X      | I/O          | 0 or 1             |
| 1      | 0      | I/O          | 0 or 1             |
| 1      | 1      | SCOMn        | V <sub>DD</sub> /2 |

**Output Control** 

Rev. 1.30 71 February 05, 2015



## **LCD Bias Control**

The LCD COM driver enables a range of selections to be provided to suit the requirement of the LCD panel which is being used. The bias resistor choice is implemented using the ISEL1 and ISEL0 bits in the SCOMC register.

### **SCOMC Register**

| Bit  | 7   | 6     | 5     | 4      | 3      | 2      | 1      | 0      |
|------|-----|-------|-------|--------|--------|--------|--------|--------|
| Name | _   | ISEL1 | ISEL0 | SCOMEN | COM3EN | COM2EN | COM1EN | COM0EN |
| R/W  | R/W | R/W   | R/W   | R/W    | R/W    | R/W    | R/W    | R/W    |
| POR  | 0   | 0     | 0     | 0      | 0      | 0      | 0      | 0      |

Bit 7 Reserved Bit

1: Unpredictable operation - bit must NOT be set high

0: Correct level - bit must be reset to zero for correct operation

Bit 6,5 **ISEL1, ISEL0**: SCOM operating current selection (V<sub>DD</sub>=5V)

00: 25μA 01: 50μA 10: 100μA 11: 200μA

Bit 4 SCOMEN: SCOM module on/off control

0: disable 1: enable

SCOMn can be enable by COMnEN if SCOMEN=1

Bit 3 COM3EN: PB3 or SCOM3 selection

0: I/O 1: SCOM3

Bit 2 COM2EN: PB2 or SCOM2 selection

0: I/O 1: SCOM2

Bit 1 COM1EN: PB1 or SCOM1 selection

0: I/O 1: SCOM1

Bit 0 COM0EN: PB0 or SCOM0 selection

0: I/O 1: SCOM0

Rev. 1.30 72 February 05, 2015



## Serial Interface Module - SIM

These devices contain a Serial Interface Module, which includes both the four line SPI interface or the two line I<sup>2</sup>C interface types, to allow an easy method of communication with external peripheral hardware. Having relatively simple communication protocols, these serial interface types allow the microcontroller to interface to external SPI or I<sup>2</sup>C based hardware such as sensors, Flash or EEPROM memory, etc. The SIM interface pins are pin-shared with other I/O pins therefore the SIM interface function must first be selected using a configuration option. As both interface types share the same pins and registers, the choice of whether the SPI or I<sup>2</sup>C type is used is made using the SIM operating mode control bits, named SIM2~SIM0, in the SIMC0 register. These pull-high resistors of the SIM pin-shared I/O are selected using pull-high control registers, and also if the SIM function is enabled.

#### **SPI Interface**

This SPI interface function which is part of the Serial Interface Module, should not be confused with the other independent SPI function, known as SPIA, which is described in another section of this datasheet.

The SPI interface is often used to communicate with external peripheral devices such as sensors, Flash or EEPROM memory devices etc. Originally developed by Motorola, the four line SPI interface is a synchronous serial data interface that has a relatively simple communication protocol simplifying the programming requirements when communicating with external hardware devices.

The communication is full duplex and operates as a slave/master type, where the device can be either master or slave. Although the SPI interface specification can control multiple slave devices from a single master, but this device provided only one  $\overline{SCS}$  pin. If the master needs to control multiple slave devices from a single master, the master can use I/O pin to select the slave devices.

#### **SPI Interface Operation**

The SPI interface is a full duplex synchronous serial data link. It is a four line interface with pin names SDI, SDO, SCK and  $\overline{SCS}$ . Pins SDI and SDO are the Serial Data Input and Serial Data Output lines, SCK is the Serial Clock line and  $\overline{SCS}$  is the Slave Select line. As the SPI interface pins are pinshared with normal I/O pins and with the I<sup>2</sup>C function pins, the SPI interface must first be enabled by selecting the SIM enable configuration option and setting the correct bits in the SIMC0 and SIMC2 registers. After the SPI configuration option has been configured it can also be additionally disabled or enabled using the SIMEN bit in the SIMC0 register. Communication between devices connected to the SPI interface is carried out in a slave/master mode with all data transfer initiations being implemented by the master. The Master also controls the clock signal. As the device only contains a single  $\overline{SCS}$  pin only one slave device can be utilized. The  $\overline{SCS}$  pin is controlled by software, set CSEN bit to "1" to enable  $\overline{SCS}$  pin function, set CSEN bit to "0" the  $\overline{SCS}$  pin will be floating state.



**SPI Master/Slave Connection** 

Rev. 1.30 73 February 05, 2015





The SPI function in this device offers the following features:

- · Full duplex synchronous data transferBoth Master and Slave modes
- · LSB first or MSB first data transmission modes
- · Transmission complete flag
- · Rising or falling active clock edge
- · WCOL and CSEN bit enabled or disable select

The status of the SPI interface pins is determined by a number of factors such as whether the device is in the master or slave mode and upon the condition of certain control bits such as CSEN and SIMEN.

There are several configuration options associated with the SPI interface. One of these is to enable the SIM function which selects the SIM pins rather than normal I/O pins. Note that if the configuration option does not select the SIM function then the SIMEN bit in the SIMCO register will have no effect. Another two SPI configuration options determine if the CSEN and WCOL bits are to be used.

Rev. 1.30 74 February 05, 2015



## **SPI Registers**

There are three internal registers which control the overall operation of the SPI interface. These are the SIMD data register and two registers SIMC0 and SIMC2. Note that the SIMC1 register is only used by the I<sup>2</sup>C interface.

| Register |      |      | Bit    |       |       |       |       |     |  |
|----------|------|------|--------|-------|-------|-------|-------|-----|--|
| Name     | 7    | 6    | 5      | 4     | 3     | 2     | 1     | 0   |  |
| SIMC0    | SIM2 | SIM1 | SIM0   | PCKEN | PCKP1 | PCKP0 | SIMEN | _   |  |
| SIMD     | D7   | D6   | D5     | D4    | D3    | D2    | D1    | D0  |  |
| SIMC2    | D7   | D6   | CKPOLB | CKEG  | MLS   | CSEN  | WCOL  | TRF |  |

**SIM Registers List** 

The SIMD register is used to store the data being transmitted and received. The same register is used by both the SPI and I<sup>2</sup>C functions. Before the device writes data to the SPI bus, the actual data to be transmitted must be placed in the SIMD register. After the data is received from the SPI bus, the device can read it from the SIMD register. Any transmission or reception of data from the SPI bus must be made via the SIMD register.

#### **SIMD Regisater**

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | Х   | Х   | Х   | Х   | Х   | Х   | Х   | Х   |

"x" unknown

There are also two control registers for the SPI interface, SIMC0 and SIMC2. Note that the SIMC2 register also has the name SIMA which is used by the I<sup>2</sup>C function. The SIMC1 register is not used by the SPI function, only by the I<sup>2</sup>C function. Register SIMC0 is used to control the enable/disable function and to set the data transmission clock frequency. Although not connected with the SPI function, the SIMC0 register is also used to control the Peripheral Clock Prescaler. Register SIMC2 is used for other control functions such as LSB/MSB selection, write collision flag etc.

Rev. 1.30 75 February 05, 2015



### SIMC0 Register

| Bit  | 7    | 6    | 5    | 4     | 3     | 2     | 1     | 0 |
|------|------|------|------|-------|-------|-------|-------|---|
| Name | SIM2 | SIM1 | SIM0 | PCKEN | PCKP1 | PCKP0 | SIMEN | _ |
| R/W  | R/W  | R/W  | R/W  | R/W   | R/W   | R/W   | R/W   |   |
| POR  | 1    | 1    | 1    | 0     | 0     | 0     | 0     | _ |

Bit 7~5 SIM2, SIM1, SIM0: SIM Operating Mode Control

000: SPI master mode; SPI clock is  $f_{SYS}/4$  001: SPI master mode; SPI clock is  $f_{SYS}/6$  010: SPI master mode; SPI clock is  $f_{SYS}/64$  011: SPI master mode; SPI clock is  $f_{LXT}$ 

100: SPI master mode; SPI clock is Timer/Event Counter 0 output/2 (PFD0)

101: SPI slave mode 110: I<sup>2</sup>C slave mode 111: Unused mode

These bits setup the overall operating mode of the SIM function. As well as selecting if the I<sup>2</sup>C or SPI function, they are used to control the SPI Master/Slave selection and the SPI Master clock frequency. The SPI clock is a function of the system clock but can also be chosen to be sourced from the Timer/Event Counter 0. If the SPI Slave Mode is selected then the clock will be supplied by an external Master device.

Bit 4 **PCKEN**: Peripheral Clock Pin Control

Described elsewhere.

Bit 3~2 **PCKP1**, **PCKP0**: Select PCK output pin frequency

Described elsewhere.

Bit 1 SIMEN: SIM Control

0: Disable1: Enable

The bit is the overall on/off control for the SIM interface. When the SIMEN bit is cleared to zero to disable the SIM interface, the SDI, SDO, SCK and  $\overline{\text{SCS}}$ , or SDA and SCL lines will be in a floating condition and the SIM operating current will be reduced to a minimum value. When the bit is high the SIM interface is enabled. The SIM configuration option must have first enabled the SIM interface for this bit to be effective. If the SIM is configured to operate as an SPI interface via the SIM2~SIM0 bits, the contents of the SPI control registers will remain at the previous settings when the SIMEN bit changes from low to high and should therefore be first initialised by the application program. If the SIM is configured to operate as an I²C interface via the SIM2~SIM0 bits and the SIMEN bit changes from low to high, the contents of the I²C control bits such as HTX and TXAK will remain at the previous settings and should therefore be first initialised by the application program while the relevant I²C flags such as HCF, HAAS, HBB, SRW and RXAK will be set to their default states.

Bit 0 unimplemented, read as "0"

Rev. 1.30 76 February 05, 2015



#### SIMC2 Register

| Bit  | 7   | 6   | 5      | 4    | 3   | 2    | 1    | 0   |
|------|-----|-----|--------|------|-----|------|------|-----|
| Name | D7  | D6  | CKPOLB | CKEG | MLS | CSEN | WCOL | TRF |
| R/W  | R/W | R/W | R/W    | R/W  | R/W | R/W  | R/W  | R/W |
| POR  | 0   | 0   | 0      | 0    | 0   | 0    | 0    | 0   |

Bit 7~6 Undefined bit

This bit can be read or written by user software program.

Bit 5 **CKPOLB**: Determines the base condition of the clock line

0: the SCK line will be high when the clock is inactive

1: the SCK line will be low when the clock is inactive

The CKPOLB bit determines the base condition of the clock line, if the bit is high, then the SCK line will be low when the clock is inactive. When the CKPOLB bit is low, then the SCK line will be high when the clock is inactive.

Bit 4 CKEG: Determines SPI SCK active clock edge type

CKPOLB=0

0: SCK is high base level and data capture at SCK rising edge

1: SCK is high base level and data capture at SCK falling edge

#### CKPOLB=1

0: SCK is low base level and data capture at SCK falling edge

1: SCK is low base level and data capture at SCK rising edge

The CKEG and CKPOLB bits are used to setup the way that the clock signal outputs and inputs data on the SPI bus. These two bits must be configured before data transfer is executed otherwise an erroneous clock edge may be generated. The CKPOLB bit determines the base condition of the clock line, if the bit is high, then the SCK line will be low when the clock is inactive. When the CKPOLB bit is low, then the SCK line will be high when the clock is inactive. The CKEG bit determines active clock edge type which depends upon the condition of CKPOLB bit.

Bit 3 MLS: SPI Data shift order

0: LSB

1: MSB

This is the data shift select bit and is used to select how the data is transferred, either MSB or LSB first. Setting the bit high will select MSB first and low for LSB first.

Bit 2 CSEN: SPI SCS pin Control

0: Disable

1: Enable

The CSEN bit is used as an enable/disable for the  $\overline{SCS}$  pin. If this bit is low, then the  $\overline{SCS}$  pin will be disabled and placed into a floating condition. If the bit is high the  $\overline{SCS}$  pin will be enabled and used as a select pin. Note that using the CSEN bit can be disabled or enabled via configuration option.

Bit 1 WCOL: SPI Write Collision flag

0: No collision

1: Collision

The WCOL flag is used to detect if a data collision has occurred. If this bit is high it means that data has been attempted to be written to the SIMD register during a data transfer operation. This writing operation will be ignored if data is being transferred. The bit can be cleared by the application program. Note that using the WCOL bit can be disabled or enabled via configuration option.



Bit 0 TRF: SPI Transmit/Receive Complete flag

0: Data is being transferred

1: SPI data transmission is completed

The TRF bit is the Transmit/Receive Complete flag and is set "1" automatically when an SPI data transmission is completed, but must set to "0" by the application program. It can be used to generate an interrupt.

### **SPI Communication**

After the SPI interface is enabled by setting the SIMEN bit high, then in the Master Mode, when data is written to the SIMD register, transmission/reception will begin simultaneously. When the data transfer is complete, the TRF flag will be set automatically, but must be cleared using the application program. In the Slave Mode, when the clock signal from the master has been received, any data in the SIMD register will be transmitted and any data on the SDI pin will be shifted into the SIMD register. The master should output an  $\overline{\text{SCS}}$  signal to enable the slave device before a clock signal is provided. The slave data to be transferred should be well prepared at the appropriate moment relative to the  $\overline{\text{SCS}}$  signal depending upon the configurations of the CKPOLB bit and CKEG bit. The accompanying timing diagram shows the relationship between the slave data and  $\overline{\text{SCS}}$  signal for various configurations of the CKPOLB and CKEG bits.

The SPI will continue to function even in the IDLE Mode.





SPI Slave Mode Timing - CKEG=0

Rev. 1.30 78 February 05, 2015





Note: For SPI slave mode, if SIMEN=1 and CSEN=0, SPI is always enabled and ignores the  $\overline{SCS}$  level.

### SPI Slave Mode Timing - CKEG=1



**SPI Transfer Control Flowchart** 

Rev. 1.30 79 February 05, 2015



### I<sup>2</sup>C Interface

The I<sup>2</sup>C interface is used to communicate with external peripheral devices such as sensors, EEPROM memory etc. Originally developed by Philips, it is a two line low speed serial interface for synchronous serial data transfer. The advantage of only two lines for communication, relatively simple communication protocol and the ability to accommodate multiple devices on the same bus has made it an extremely popular interface type for many applications.



I<sup>2</sup>C Mater Slave Bus Connection

#### I<sup>2</sup>C Interface Operation

The I<sup>2</sup>C serial interface is a two line interface, a serial data line, SDA, and serial clock line, SCL. As many devices may be connected together on the same bus, their outputs are both open drain types. For this reason it is necessary that external pull-high resistors are connected to these outputs. Note that no chip select line exists, as each device on the I<sup>2</sup>C bus is identified by a unique address which will be transmitted and received on the I<sup>2</sup>C bus. When two devices communicate with each other on the bidirectional I<sup>2</sup>C bus, one is known as the master device and one as the slave device. Both master and slave can transmit and receive data, however, it is the master device that has overall control of the bus. For these devices, which only operates in slave mode, there are two methods of transferring data on the I2C bus, the slave transmit mode and the slave receive mode. There are several configuration options associated with the I<sup>2</sup>C interface. One of these is to enable the function which selects the SIM pins rather than normal I/O pins. Note that if the configuration option does not select the SIM function then the SIMEN bit in the SIMC0 register will have no effect. A configuration option exists to allow a clock other than the system clock to drive the I<sup>2</sup>C interface. Another configuration option determines the debounce time of the I<sup>2</sup>C interface. This uses the internal clock to in effect add a debounce time to the external clock to reduce the possibility of glitches on the clock line causing erroneous operation. The debounce time, if selected, can be chosen to be either 1 or 2 system clocks.

Rev. 1.30 80 February 05, 2015





## I<sup>2</sup>C Registers

There are three control registers associated with the I<sup>2</sup>C bus, SIMC0, SIMC1 and SIMA and one data register, SIMD. The SIMD register, which is shown in the above SPI section, is used to store the data being transmitted and received on the I<sup>2</sup>C bus. Before the microcontroller writes data to the I<sup>2</sup>C bus, the actual data to be transmitted must be placed in the SIMD register. After the data is received from the I<sup>2</sup>C bus, the microcontroller can read it from the SIMD register. Any transmission or reception of data from the I<sup>2</sup>C bus must be made via the SIMD register.

Note that the SIMA register also has the name SIMC2 which is used by the SPI function. Bit SIMEN and bits SIM2~SIM0 in register SIMC0 are used by the I<sup>2</sup>C interface.

| Register |       |       |       | Bit   |       |       |       |      |  |  |  |  |
|----------|-------|-------|-------|-------|-------|-------|-------|------|--|--|--|--|
| Name     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0    |  |  |  |  |
| SIMC0    | SIM2  | SIM1  | SIM0  | PCKEN | PCKP1 | PCKP0 | SIMEN | _    |  |  |  |  |
| SIMC1    | HCF   | HAAS  | HBB   | HTX   | TXAK  | SRW   | IAMWU | RXAK |  |  |  |  |
| SIMD     | D7    | D6    | D5    | D4    | D3    | D2    | D1    | D0   |  |  |  |  |
| SIMA     | IICA6 | IICA5 | IICA4 | IICA3 | IICA2 | IICA1 | IICA0 | D0   |  |  |  |  |

I<sup>2</sup>C Registers List

Rev. 1.30 81 February 05, 2015



#### SIMC0 Register

| Bit  | 7    | 6    | 5    | 4     | 3     | 2     | 1     | 0 |
|------|------|------|------|-------|-------|-------|-------|---|
| Name | SIM2 | SIM1 | SIM0 | PCKEN | PCKP1 | PCKP0 | SIMEN | _ |
| R/W  | R/W  | R/W  | R/W  | R/W   | R/W   | R/W   | R/W   | _ |
| POR  | 1    | 1    | 1    | 0     | 0     | 0     | 0     | _ |

Bit 7~5 SIM2, SIM1, SIM0: SIM Operating Mode Control

000: SPI master mode; SPI clock is  $f_{SYS}/4$  001: SPI master mode; SPI clock is  $f_{SYS}/16$  010: SPI master mode; SPI clock is  $f_{SYS}/64$  011: SPI master mode; SPI clock is  $f_{LXT}$ 

100: SPI master mode; SPI clock is Timer/Event Counter 0 output/2 (PFD0)

101: SPI slave mode 110: I<sup>2</sup>C slave mode 111: Unused mode

These bits setup the overall operating mode of the SIM function. As well as selecting if the I<sup>2</sup>C or SPI function, they are used to control the SPI Master/Slave selection and the SPI Master clock frequency. The SPI clock is a function of the system clock but can also be chosen to be sourced from Timer/Event Counter 0. If the SPI Slave Mode is selected then the clock will be supplied by an external Master device.

Bit 4 **PCKEN**: Peripheral Clock Pin control

Described elsewhere.

Bit 3~2 **PCKP1, PCKP0**: Select PCK output pin frequency

Described elsewhere.

Bit 1 SIMEN: SIM Control

0: Disable 1: Enable

The bit is the overall on/off control for the SIM interface. When the SIMEN bit is cleared to zero to disable the SIM interface, the SDI, SDO, SCK and  $\overline{\text{SCS}}$ , or SDA and SCL lines will be in a floating condition and the SIM operating current will be reduced to a minimum value. When the bit is high the SIM interface is enabled. The SIM configuration option must have first enabled the SIM interface for this bit to be effective. If the SIM is configured to operate as an SPI interface via SIM2~SIM0 bits, the contents of the SPI control registers will remain at the previous settings when the SIMEN bit changes from low to high and should therefore be first initialised by the application program. If the SIM is configured to operate as an I²C interface via the SIM2~SIM0 bits and the SIMEN bit changes from low to high, the contents of the I²C control bits such as HTX and TXAK will remain at the previous settings and should therefore be first initialised by the application program while the relevant I²C flags such as HCF, HAAS, HBB, SRW and RXAK will be set to their default states.

Bit 0 unimplemented, read as "0"

Rev. 1.30 82 February 05, 2015



### SIMC1 Register

| Bit  | 7   | 6    | 5   | 4   | 3    | 2   | 1     | 0    |
|------|-----|------|-----|-----|------|-----|-------|------|
| Name | HCF | HAAS | HBB | HTX | TXAK | SRW | IAMWU | RXAK |
| R/W  | R   | R    | R   | R/W | R/W  | R   | R/W   | R    |
| POR  | 1   | 0    | 0   | 0   | 0    | 0   | 0     | 1    |

Bit 7 HCF: I<sup>2</sup>C Bus data transfer completion flag

0: Data is being transferred

1: Completion of an 8-bit data transfer

The HCF flag is the data transfer flag. This flag will be zero when data is being transferred. Upon completion of an 8-bit data transfer the flag will go high and an interrupt will be generated.

Bit 6 HAAS: I<sup>2</sup>C Bus address match flag

0: Not address match

1: Address match

The HASS flag is the address match flag. This flag is used to determine if the slave device address is the same as the master transmit address. If the addresses match then this bit will be high, if there is no match then the flag will be low.

Bit 5 **HBB**: I<sup>2</sup>C Bus busy flag

0: I<sup>2</sup>C Bus is not busy

1: I<sup>2</sup>C Bus is busy

The HBB flag is the I<sup>2</sup>C busy flag. This flag will be "1" when the I<sup>2</sup>C bus is busy which will occur when a START signal is detected. The flag will be set to "0" when the bus is free which will occur when a STOP signal is detected.

Bit 4 HTX: Select I<sup>2</sup>C slave device is transmitter or receiver

0: Slave device is the receiver

1: Slave device is the transmitter

Bit 3 TXAK: I<sup>2</sup>C Bus transmit acknowledge flag

0: Slave send acknowledge flag

1: Slave do not send acknowledge flag

The TXAK bit is the transmit acknowledge flag. After the slave device receipt of 8-bits of data, this bit will be transmitted to the bus on the 9th clock from the slave device. The slave device must always set TXAK bit to "0" before further data is received.

Bit 2 SRW: I<sup>2</sup>C Slave Read/Write flag

0: Slave device should be in receive mode

1: Slave device should be in transmit mode

The SRW flag is the I<sup>2</sup>C Slave Read/Write flag. This flag determines whether the master device wishes to transmit or receive data from the I<sup>2</sup>C bus. When the transmitted address and slave address is match, that is when the HAAS flag is set high, the slave device will check the SRW flag to determine whether it should be in transmit mode or receive mode. If the SRW flag is high, the master is requesting to read data from the bus, so the slave device should be in transmit mode. When the SRW flag is zero, the master will write data to the bus, therefore the slave device should be in receive mode to read this data.



Bit 1 IAMWU: I<sup>2</sup>C Address Match Wake-up Control

0: Disable 1: Enable

This bit should be set to "1" to enable  $I^2C$  address match wake up from SLEEP or

IDLE Mode.

Bit 0 **RXAK**: I<sup>2</sup>C Bus Receive acknowledge flag

0: Slave receive acknowledge flag

1: Slave do not receive acknowledge flag

The RXAK flag is the receiver acknowledge flag. When the RXAK flag is "0", it means that a acknowledge signal has been received at the 9th clock, after 8 bits of data have been transmitted. When the slave device in the transmit mode, the slave device checks the RXAK flag to determine if the master receiver wishes to receive the next byte. The slave transmitter will therefore continue sending out data until the RXAK flag is "1". When this occurs, the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus.

The SIMD register is used to store the data being transmitted and received. The same register is used by both the SPI and I<sup>2</sup>C functions. Before the device writes data to the SPI bus, the actual data to be transmitted must be placed in the SIMD register. After the data is received from the SPI bus, the device can read it from the SIMD register. Any transmission or reception of data from the SPI bus must be made via the SIMD register.

#### SIMD Register

| Bit  | 7   | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
|------|-----|-----|-----|-----|-----|-----|-----|-----|
| Name | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
| R/W  | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | x   | х   | х   | х   | x   | x   | х   | х   |

"x" unknown

#### SIMA Register

| Bit  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0 |
|------|-------|-------|-------|-------|-------|-------|-------|---|
| Name | IICA6 | IICA5 | IICA4 | IICA3 | IICA2 | IICA1 | IICA0 | _ |
| R/W  | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   | _ |
| POR  | Х     | Х     | Х     | Х     | Х     | Х     | Х     | _ |

"x"unknown

Bit 7~1 IICA6~ IICA0: I<sup>2</sup>C slave address

IICA6~ IICA0 is the  $I^2C$  slave address bit 6~ bit 0.

The SIMA register is also used by the SPI interface but has the name SIMC2. The SIMA register is the location where the 7-bit slave address of the slave device is stored. Bits  $7\sim 1$  of the SIMA register define the device slave address. Bit 0 is not defined

When a master device, which is connected to the I<sup>2</sup>C bus, sends out an address, which matches the slave address in the SIMA register, the slave device will be selected. Note that the SIMA register is the same register address as SIMC2 which is used by the SPI interface.

Bit 0 Undefined bit

This bit can be read or written by user software program.

Rev. 1.30 84 February 05, 2015





I<sup>2</sup>C Block Diagram

### I<sup>2</sup>C Bus Communication

Communication on the I<sup>2</sup>C bus requires four separate steps, a START signal, a slave device address transmission, a data transmission and finally a STOP signal. When a START signal is placed on the I<sup>2</sup>C bus, all devices on the bus will receive this signal and be notified of the imminent arrival of data on the bus. The first seven bits of the data will be the slave address with the first bit being the MSB. If the address of the slave device matches that of the transmitted address, the HAAS bit in the SIMC1 register will be set and an I<sup>2</sup>C interrupt will be generated. After entering the interrupt service routine, the slave device must first check the condition of the HAAS bit to determine whether the interrupt source originates from an address match or from the completion of an 8-bit data transfer. During a data transfer, note that after the 7-bit slave address has been transmitted, the following bit, which is the 8th bit, is the read/write bit whose value will be placed in the SRW bit. This bit will be checked by the slave device to determine whether to go into transmit or receive mode. Before any transfer of data to or from the I<sup>2</sup>C bus, the microcontroller must initialise the bus, the following are steps to achieve this:

## Step 1

Set the SIM2~SIM0 and SIMEN bits in the SIMC0 register to "1" to enable the I<sup>2</sup>C bus.

#### Step 2

Write the slave address of the device to the I<sup>2</sup>C bus address register SIMA.

#### Step 3

Set the ESIM and SIM Muti-Function interrupt enable bit of the interrupt control register to enable the SIM interrupt and Multi-function interrupt.

Rev. 1.30 85 February 05, 2015





I2C Bus Initialisation Flow Chart

## I<sup>2</sup>C Bus Start Signal

The START signal can only be generated by the master device connected to the I<sup>2</sup>C bus and not by the slave device. This START signal will be detected by all devices connected to the I<sup>2</sup>C bus. When detected, this indicates that the I<sup>2</sup>C bus is busy and therefore the HBB bit will be set. A START condition occurs when a high to low transition on the SDA line takes place when the SCL line remains high.

#### Slave Address

The transmission of a START signal by the master will be detected by all devices on the I<sup>2</sup>C bus. To determine which slave device the master wishes to communicate with, the address of the slave device will be sent out immediately following the START signal. All slave devices, after receiving this 7-bit address data, will compare it with their own 7-bit slave address. If the address sent out by the master matches the internal address of the microcontroller slave device, then an internal I<sup>2</sup>C bus interrupt signal will be generated. The next bit following the address, which is the 8th bit, defines the read/write status and will be saved to the SRW bit of the SIMC1 register. The slave device will then transmit an acknowledge bit, which is a low level, as the 9th bit. The slave device will also set the status flag HAAS when the addresses match.

As an I<sup>2</sup>C bus interrupt can come from two sources, when the program enters the interrupt subroutine, the HAAS bit should be examined to see whether the interrupt source has come from a matching slave address or from the completion of a data byte transfer. When a slave address is matched, the device must be placed in either the transmit mode and then write data to the SIMD register, or in the receive mode where it must implement a dummy read from the SIMD register to release the SCL line.

Rev. 1.30 86 February 05, 2015



## I<sup>2</sup>C Bus Read/Write Signal

The SRW bit in the SIMC1 register defines whether the slave device wishes to read data from the I<sup>2</sup>C bus or write data to the I<sup>2</sup>C bus. The slave device should examine this bit to determine if it is to be a transmitter or a receiver. If the SRW flag is "1" then this indicates that the master device wishes to read data from the I<sup>2</sup>C bus, therefore the slave device must be setup to send data to the I<sup>2</sup>C bus as a transmitter. If the SRW flag is "0" then this indicates that the master wishes to send data to the I<sup>2</sup>C bus, therefore the slave device must be setup to read data from the I<sup>2</sup>C bus as a receiver.

## I<sup>2</sup>C Bus Slave Address Acknowledge Signal

After the master has transmitted a calling address, any slave device on the I<sup>2</sup>C bus, whose own internal address matches the calling address, must generate an acknowledge signal. The acknowledge signal will inform the master that a slave device has accepted its calling address. If no acknowledge signal is received by the master then a STOP signal must be transmitted by the master to end the communication. When the HAAS flag is high, the addresses have matched and the slave device must check the SRW flag to determine if it is to be a transmitter or a receiver. If the SRW flag is high, the slave device should be setup to be a transmitter so the HTX bit in the SIMC1 register should be set to "1". If the SRW flag is low, then the microcontroller slave device should be setup as a receiver and the HTX bit in the SIMC1 register should be set to "0".

## I<sup>2</sup>C Bus Data and Acknowledge Signal

The transmitted data is 8-bits wide and is transmitted after the slave device has acknowledged receipt of its slave address. The order of serial bit transmission is the MSB first and the LSB last. After receipt of 8-bits of data, the receiver must transmit an acknowledge signal, level "0", before it can receive the next data byte. If the slave transmitter does not receive an acknowledge bit signal from the master receiver, then the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus. The corresponding data will be stored in the SIMD register. If setup as a transmitter, the slave device must first write the data to be transmitted into the SIMD register. If setup as a receiver, the slave device must read the transmitted data from the SIMD register.

When the slave receiver receives the data byte, it must generate an acknowledge bit, known as TXAK, on the 9th clock. The slave device, which is setup as a transmitter will check the RXAK bit in the SIMC1 register to determine if it is to send another data byte, if not then it will release the SDA line and await the receipt of a STOP signal from the master.

Rev. 1.30 87 February 05, 2015





## I<sup>2</sup>C Communication Timing Diagram

Note: \*When a slave address is matched, the device must be placed in either the transmit mode and then write data to the SIMD register, or in the receive mode where it must implemented a dummy read from the SIMD register to release the SCL line.



Rev. 1.30 88 February 05, 2015



## **Peripheral Clock Output**

The Peripheral Clock Output allows the device to supply external hardware with a clock signal synchronised to the microcontroller clock.

## **Peripheral Clock Operation**

As the peripheral clock output pin, PCK, is shared with I/O line, the required pin function is chosen via PCKEN in the SIMC0 register. The Peripheral Clock function is controlled using the SIMC0 register. The clock source for the Peripheral Clock Output can originate from either the Timer/ Event Counter 0 output/2 or a divided ratio of the internal f<sub>SYS</sub> clock. The PCKEN bit in the SIMC0 register is the overall on/off control, setting PCKEN bit to "1" enables the Peripheral Clock, setting PCKEN bit to "0" disables it. The required division ratio of the system clock is selected using the PCKP1 and PCKP0 bits in the same register.

### SIMC0 Register

| Bit  | 7    | 6    | 5    | 4     | 3     | 2     | 1     | 0 |
|------|------|------|------|-------|-------|-------|-------|---|
| Name | SIM2 | SIM1 | SIM0 | PCKEN | PCKP1 | PCKP0 | SIMEN |   |
| R/W  | R/W  | R/W  | R/W  | R/W   | R/W   | R/W   | R/W   |   |
| POR  | 1    | 1    | 1    | 0     | 0     | 0     | 0     | _ |

Bit 7~5 SIM2, SIM1, SIM0: SIM operating mode control

Described elsewhere

Bit 4 **PCKEN**: Peripheral Clock Pin control

0: Disable 1: Enable

Bit 3~2 **PCKP1, PCKP0**: select PCK output pin frequency

00: f<sub>SYS</sub> 01: f<sub>SYS</sub>/4 10: f<sub>SYS</sub>/8

11: Timer/Event Counter 0 output /2 (PFD0)

Bit 1 SIMEN: SIM control

Described elsewhere

Bit 0 unimplemented, read as "0"



## SPIA Serial Interface - SPIA

The devices contain an independent SPIA function, known as the SPIA. It is important not to confuse this independent SPIA function with the additional one contained within the combined SIM function, which is described in another section of this datasheet.

The device includes a single SPIA Serial Interface. The SPIA interface is a full duplex serial data link, originally designed by Motorola, which allows multiple devices connected to the same SPIA bus to communicate with each other. The devices communicate using a master/slave technique where only the single master device can initiate a data transfer. A simple four line signal bus is used for all communication and these pins are shared with normal I/O pins. The SPIA function is selected via a configuration option.

#### **SPIA Interface Communication**

Four lines are used for SPIA communication known as SDIA - Serial Data Input, SDOA - Serial Data Output, SCKA - Serial Clock and  $\overline{\text{SCSA}}$  - Slave Select. Note that the condition of the Slave Select line is conditioned by the CSEN bit in the SBCR control register. If the CSEN bit is high then the  $\overline{\text{SCSA}}$  line is active while if the bit is low then the  $\overline{\text{SCSA}}$  line will be in a floating condition. The following timing diagram depicts the basic timing protocol of the SPIA bus.

### **SPIA Registers**

There are two registers associated with the SPIA Interface. These are the SBCR register which is the control register and the SBDR which is the data register. The SBCR register is used to setup the required setup parameters for the SPIA bus and also used to store associated operating flags, while the SBDR register is used for data storage.

After Power on, the contents of the SBDR register will be in an unknown condition while the SBCR register will default to the condition below:

| CKS | M1 | M0 | SBEN | MLSA | CSENA | WCOLA | TRFA |
|-----|----|----|------|------|-------|-------|------|
| 0   | 1  | 1  | 0    | 0    | 0     | 0     | 0    |

Note that data written to the SBDR register will only be written to the TXRX buffer, whereas data read from the SBDR register will actual be read from the register.

## SPIA Bus Enable/Disable

To enable the SPIA bus, CSEN = 1,  $\overline{\text{SCSA}}$ =0, then wait for data to be written to the SBDR (TXRX buffer) register. For the Master Mode, after data has been written to the SBDR (TXRX buffer) register, then transmission or reception will start automatically. When all the data has been transferred the TRF bit should be set. For the Slave Mode, when clock pulses are received on SCKA, data in the TXRX buffer will be shifted out or data on SDIA will be shifted in.

To Disable the SPIA bus SCKA, SDIA, SDOA, SCSA should be in a floating condition.

Rev. 1.30 90 February 05, 2015





**SPIA Block Diagram** 

### **SBCR Register**

| Bit  | 7   | 6   | 5   | 4    | 3    | 2     | 1     | 0    |
|------|-----|-----|-----|------|------|-------|-------|------|
| Name | CKS | M1  | M0  | SBEN | MLSA | CSENA | WCOLA | TRFA |
| R/W  | R/W | R/W | R/W | R/W  | R/W  | R/W   | R/W   | R/W  |
| POR  | 0   | 1   | 1   | 0    | 0    | 0     | 0     | 0    |

| Bit 7 CKS: SPIA Clock Source Select I | Bit 7 | CKS: | SPIA | Clock | Source | Select | Bit |
|---------------------------------------|-------|------|------|-------|--------|--------|-----|
|---------------------------------------|-------|------|------|-------|--------|--------|-----|

0:  $f_{SPIA} = f_{SYS}/4$ 

1:  $f_{SPIA} = f_{LXT}$ 

Bit 6,5 M1,M0: Master/Slave/Baud Rate Bits

00: Master, Baud rate : f<sub>SPIA</sub> 01: Master, Baud rate : f<sub>SPIA</sub> /4 10: Master, Baud rate : f<sub>SPIA</sub> /16

11: Slave mode

Bit 4 SBEN: Serial Bus Enable/Disable bit

0: Disable 1: Enable

Dependent upon CSEN bit

Bit 3 MLSA: MSB/LSB First Bit

0: LSB shift first1: MSB shift first

Bit 2 CSENA: Selection Signal Enable/Disable Bit

0: SCSA floating

1: Enable

Bit 1 WCOLA: Write Collision Bit

0: Collision free1: Collision detected

Bit 0 TRFA: Transmit /Receive Flag

0: Not complete

1: Transmission/reception complete

Note: The TRFA flag will also generate an SPIA interrupt signal, for more informaton refer to the Interrupt section.





## **SPIA Operation**

All communication is carried out using the 4-line interface for both Master or Slave Mode. The timing diagram shows the basic operation of the bus.

The CSENA bit in the SBCR register controls the overall function of the SPIA interface. Setting this bit high, will enable the SPIA interface by allowing the  $\overline{SCSA}$  line to be active, which can then be used to control the SPIA interface. If the CSENA bit is low, the SPIA interface will be disabled and the  $\overline{SCSA}$  line will be in a floating condition and can therefore not be used for control of the SPIA interface. The SBEN bit in the SBCR register must also be high which will place the SDIA line in a floating condition and the SDOA line high. If in Master Mode the SCKA line will be either high or low depending upon the clock polarity configuration option. If in Slave Mode the SCKA line will be in a floating condition. If SBEN is low then the bus will be disabled and  $\overline{SCSA}$ , SDIA, SDOA and SCKA will all be in a floating condition.

In the Master Mode the Master will always generate the clock signal. The clock and data transmission will be initiated after data has been written to the SBDR register. In the Slave Mode, the clock signal will be received from an external master device for both data transmission or reception. The following sequences show the order to be followed for data transfer in both Master and Slave Mode:

### **Master Mode**

- Step 1
   Select the clock source using the CKS bit in the SBCR control register.
- Step 2
   Setup the M0 and M1 bits in the SBCR control register to select the Master Mode and the required Baud rate. Values of 00, 01 or 10 can be selected.
- Step 3
   Setup the CSENA bit and setup the MLS bit to choose if the data is MSB or LSB first, this must be same as the Slave device.
- Step 4
   Setup the SBEN bit in the SBCR control register to enable the SPIA interface.
  - For write operations: write the data to the SBDR register, which will actually place the data into the TXRX buffer. Then use the SCKA and  $\overline{\text{SCSA}}$  lines to output the data. Goto to step6. For read operations: the data transferred in on the SDIA line will be stored in the TXRX buffer until all the data has been received at which point it will be latched into the SBDR register.

Rev. 1.30 92 February 05, 2015



• Step 6

Check the WCOLA bit, if set high then a collision error has occurred so return to step5. If equal to zero then go to the following step.

Step 7

Check the TRFA bit or wait for an SPIA serial bus interrupt.

• Step 8

Read data from the SBDR register.

• Step 9

Clear TRFA.

• Step10

Goto step 5.

#### · Slave Mode

• Step 1

The CKS bit has a don't care value in the slave mode.

Step 2

Setup the M0 and M1 bits to 00 to select the Slave Mode. The CKS bit is don't care.

• Step 3

Setup the CSENA bit and setup the MLS bit to choose if the data is MSB or LSB first, this must be same as the Master device.

Step 4

Setup the SBEN bit in the SBCR control register to enable the SPIA interface.

• Step 5

For write operations: write data to the SBCR register, which will actually place the data into the TXRX register, then wait for the master clock and SCSA signal. After this goto step 6. For read operations: the data transferred in on the SDIA line will be stored in the TXRX buffer until all the data has been received at which point it will be latched into the SBDR register.

• Step 6

Check the WCOL bit, if set high then a collision error has occurred so return to step5. If equal to zero then go to the following step.

• Step 7

Check the TRF bit or wait for an SBI serial bus interrupt.

• Step 8

Read data from the SBDR register.

• Step 9

Clear TRF

• Step10

Goto step 5

### **SPIA Configuration Options**

Several configuration options exist for the SPIA Interface function which must be setup during device programming. One option is to enable the operation of the WCOL, write collision bit, in the SBCR register. Another option exists to select the clock polarity of the SCKA line. A configuration option also exists to disable or enable the operation of the CSENA bit in the SBCR register. If the configuration option disables the CSENA bit then this bit cannot be used to affect overall control of the SPIA Interface.



#### **Error Detection**

The WCOL bit in the SBCR register is provided to indicate errors during data transfer. The bit is set by the Serial Interface but must be cleared by the application program. This bit indicates a data collision has occurred which happens if a write to the SBDR register takes place during a data transfer operation and will prevent the write operation from continuing. The bit will be set high by the Serial Interface but has to be cleared by the user application program. The overall function of the WCOL bit can be disabled or enabled by a configuration option.

## **Programming Considerations**

When the device is placed into the Idle Mode note that data reception and transmission will continue. The TRF bit is used to generate an interrupt when data has been transferred or received.

## **Digital to Analog Converter - DAC**

The devices include a 12-bit Digital to Analog Converter function. This function allows digital data contained in the device to generate audio signals.

## Operation

The data to be converted is stored in two registers DAL and DAH. The DAH register stores the highest 8-bits, DA4~DA11, while DAL stores the lowest 4-bits, DA0~DA3. An bit in the control register, CTRL2, provides overall DAC on/off control and a volume control register, VOL, provides a 3-bit 8-level volume control. The DAC output is channeled to pin AUD which is pin-shared with I/O pin PA4. When the DAC is enabled by setting the DACEN pin high, then the original I/O function will be disabled, along with any pull-high resistor options. The DAC output reference voltage is the power supply voltage  $V_{\rm DD}$ .

## **DAH Register**

| Bit  | 7    | 6    | 5   | 4   | 3   | 2   | 1   | 0   |
|------|------|------|-----|-----|-----|-----|-----|-----|
| Name | DA11 | DA10 | DA9 | DA8 | DA7 | DA6 | DA5 | DA4 |
| R/W  | R/W  | R/W  | R/W | R/W | R/W | R/W | R/W | R/W |
| POR  | 0    | 0    | 0   | 0   | 0   | 0   | 0   | 0   |

Bits 7~0 DA11~DA0 Audio Output DAC high byte bits

## **DAL Register**

| Bit  | 7   | 6   | 5   | 4   | 3 | 2 | 1 | 0 |
|------|-----|-----|-----|-----|---|---|---|---|
| Name | DA3 | DA2 | DA1 | DA0 | _ | _ | _ | _ |
| R/W  | R/W | R/W | R/W | R/W | _ | _ | _ | _ |
| POR  | 0   | 0   | 0   | 0   | 0 | 0 | 0 | 0 |

Bits 7~4 DA3~DA0 Audio Output DAC low bits

Bits 3~0 Unimplemented – read as "0"

Rev. 1.30 94 February 05, 2015



## **CTRL2 Register**

| Bit  | 7     | 6 | 5     | 4     | 3 | 2 | 1 | 0     |
|------|-------|---|-------|-------|---|---|---|-------|
| Name | DACEN | _ | PWMC3 | PWMC2 | _ | _ | _ | LXTEN |
| R/W  | R/W   | _ | R/W   | R/W   | _ | _ | _ | R/W   |
| POR  | 0     | _ | 0     | 0     | _ | _ | _ | 1     |

Bit 7 **DACEN**: DAC disable/enable control

0: disable 1: enable

Bit 6 unimplemented, read as "0"

Bit 5 **PWMC3**: IO or PWM3 control

Described elsewhere

Bit 4 **PWMC2**: IO or PWM2 control

Described elsewhere

Bit 3~1 unimplemented, read as "0"

Bit 0 LXTEN: LXT Oscillator on/off control after execution of HALT instruction

Described elsewhere

## **VOL Register**

| Bit  | 7    | 6    | 5    | 4   | 3 | 2 | 1 | 0 |
|------|------|------|------|-----|---|---|---|---|
| Name | VOL2 | VOL1 | VOL0 | _   | _ | _ | _ | _ |
| R/W  | R/W  | R/W  | R/W  | R/W | _ | _ | _ | _ |
| POR  | 0    | 0    | 0    | 0   | 0 | 0 | 0 | 0 |

Bits 7~5 VOL2~VOL0 Audio Volume Control

Bits 4~0 Unimplemented – read as "0"



## Low Voltage Detector - LVD

Each device has a Low Voltage Detector function, also known as LVD. This enables the device to monitor the power supply voltage, VDD, and provide a warning signal should it fall below a certain level. This function may be especially useful in battery applications where the supply voltage will gradually reduce as the battery ages, as it allows an early warning battery low signal to be generated.

## **LVD Register**

The Low Voltage Detector is controlled using a single register, LVDC, and configuration options. The voltage threshold level to be detected is determined using a configuration option, therefore cannot be modified by the application program.

A low voltage condition is indicated when the LVDO bit is set. If the LVDO bit is low, this indicates that the VDD voltage is above the preset low voltage value. The LVDEN bit is used to control the overall on/off function of the low voltage detector. Setting the bit high will enable the low voltage detector. Clearing the bit to zero will switch off the internal low voltage detector circuits. As the low voltage detector will consume a certain amount of power, it may be desirable to switch off the circuit when not in use, an important consideration in power sensitive battery powered applications.

#### **LVDC** Register

| Bit  | 7 | 6 | 5    | 4     | 3 | 2 | 1 | 0 |
|------|---|---|------|-------|---|---|---|---|
| Name | _ | _ | LVDC | LVDEN | _ | _ | _ | _ |
| R/W  | _ | _ | R    | R/W   | _ | _ | _ | _ |
| POR  | _ | _ | 0    | 0     | _ | _ | _ | _ |

Bit 7~6 unimplemented, read as "0" Bit 5 **LVDO**: LVD Output Flag

0: No Low Voltage Detect
1: Low Voltage Detect

Bit 4 LVDEN: Low Voltage Detector Control

0: Disable 1: Enable

Bit 3~0: unimplemented, read as "0"

### **LVD Operation**

The Low Voltage Detector function operates by comparing the power supply voltage,  $V_{DD}$ , with a pre-specified voltage level voltage level setup using a configuration option. When the power supply voltage,  $V_{DD}$ , falls below this pre-determined value, the LVDO bit will be set high indicating a low power supply voltage condition. The Low Voltage Detector function is supplied by a reference voltage which will be automatically enabled. When the device is powered down the low voltage detector will remain active if the LVDEN bit is high. After enabling the Low Voltage Detector, a time delay  $t_{\rm LVDS}$  should be allowed for the circuitry to stabilise before reading the LVDO bit. Note also that as the  $V_{\rm DD}$  voltage may rise and fall rather slowly, at the voltage nears that of VLVD, there may be multiple bit LVDO transitions.



Rev. 1.30 96 February 05, 2015



# **Configuration Options**

Configuration options refer to certain options within the MCU that are programmed into the OTP Program Memory device during the programming process. During the development process, these options are selected using the HT-IDE software development tools. As these options are programmed into the device using the hardware programming tools, once they are selected they can not be changed later by the application software. All options must be defined for proper system function, the details of which are shown in the table.

| No.     | Options                                                   |
|---------|-----------------------------------------------------------|
|         | ator Options                                              |
|         | High Speed System Oscillator Selection - f <sub>H</sub> : |
|         | 1. HXT                                                    |
| 1       | 2. ERC                                                    |
|         | 3. HIRC                                                   |
|         | Low Speed System Oscillator Selection - f <sub>L</sub> :  |
| 2       | 1. LXT                                                    |
|         | 2. LIRC                                                   |
|         | WDT Clock Selection - fs:                                 |
| 3       | 1. LXT                                                    |
|         | 2. LIRC                                                   |
|         | 3. f <sub>SYS</sub> /4                                    |
|         | HIRC Frequency Selection:                                 |
| 4       | 1. 4MHz                                                   |
|         | 2. 8MHz                                                   |
|         | 3. 12MHz                                                  |
| 5       | SST for HIRC/ERC-Tsst: 1. 1024 clocks                     |
| 5       | 2. 2 clocks                                               |
| Pocot   |                                                           |
| Reset   | Pin Options                                               |
| 6       | PA7/RES Pin Options:  1. RES pin                          |
| 0       | 2. I/O pin                                                |
| Watch   | dog Options                                               |
| vvalcii |                                                           |
| 7       | Watchdog Timer Function:  1. Enable                       |
| ,       | 2. Disable                                                |
|         | CLRWDT Instructions Selection:                            |
| 8       | 1. 1 instructions                                         |
|         | 2. 2 instructions                                         |
| LVR O   | ptions                                                    |
|         | LVR Function:                                             |
| 9       | 1. Enable                                                 |
|         | 2. Disable                                                |
|         | LVR/LVD Voltage Selection:                                |
| 4.0     | 1. 2.1V/2.2V                                              |
| 10      | 2. 3.15V/3.3V                                             |
|         | 3. 4.2V/4.4V                                              |
| SIM O   | ptions                                                    |
|         | SIM Function:                                             |
| 11      | 1. Enable                                                 |
|         | 2. Disable                                                |
|         | SPI - WCOL bit:                                           |
| 12      | 1. Enable                                                 |
|         | 2. Disable                                                |
|         | SPI - CSEN bit:                                           |
| 13      | 1. Enable                                                 |
|         | 2. Disable                                                |



| No.   | Options                                                                                                        |  |  |  |  |
|-------|----------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 14    | l <sup>2</sup> C Debounce Time Selection: 1. No debounce 2. 1 system clock debounce 3. 2 system clock debounce |  |  |  |  |
| 15    | l²C-RNIC bit: 1. Enable 2. Disable                                                                             |  |  |  |  |
| 16    | SPI Function: 1. Enable 2. Disable                                                                             |  |  |  |  |
| 17    | SPI-CPOL bit: 1. Falling edge 2. Rising edge                                                                   |  |  |  |  |
| DAC O | ptions                                                                                                         |  |  |  |  |
| 18    | DAC Function: 1. DAC 2. I/O                                                                                    |  |  |  |  |

# **Application Circuit**



Note: "\*" It is recommended that this component is added for ESD protection.

"\*\*" It is recommended that this component is added in environments where power line noise is significant.

Rev. 1.30 98 February 05, 2015



### Instruction Set

#### Introduction

Central to the successful operation of any microcontroller is its instruction set, which is a set of program instruction codes that directs the microcontroller to perform certain operations. In the case of Holtek microcontroller, a comprehensive and flexible set of over 60 instructions is provided to enable programmers to implement their application with the minimum of programming overheads.

For easier understanding of the various instruction codes, they have been subdivided into several functional groupings.

## **Instruction Timing**

Most instructions are implemented within one instruction cycle. The exceptions to this are branch, call, or table read instructions where two instruction cycles are required. One instruction cycle is equal to 4 system clock cycles, therefore in the case of an 8MHz system oscillator, most instructions would be implemented within 0.5µs and branch or call instructions would be implemented within 1µs. Although instructions which require one more cycle to implement are generally limited to the JMP, CALL, RET, RETI and table read instructions, it is important to realize that any other instructions which involve manipulation of the Program Counter Low register or PCL will also take one more cycle to implement. As instructions which change the contents of the PCL will imply a direct jump to that new address, one more cycle will be required. Examples of such instructions would be "CLR PCL" or "MOV PCL, A". For the case of skip instructions, it must be noted that if the result of the comparison involves a skip operation then this will also take one more cycle, if no skip is involved then only one cycle is required.

### **Moving and Transferring Data**

The transfer of data within the microcontroller program is one of the most frequently used operations. Making use of three kinds of MOV instructions, data can be transferred from registers to the Accumulator and vice-versa as well as being able to move specific immediate data directly into the Accumulator. One of the most important data transfer applications is to receive data from the input ports and transfer data to the output ports.

## **Arithmetic Operations**

The ability to perform certain arithmetic operations and data manipulation is a necessary feature of most microcontroller applications. Within the Holtek microcontroller instruction set are a range of add and subtract instruction mnemonics to enable the necessary arithmetic to be carried out. Care must be taken to ensure correct handling of carry and borrow data when results exceed 255 for addition and less than 0 for subtraction. The increment and decrement instructions INC, INCA, DEC and DECA provide a simple means of increasing or decreasing by a value of one of the values in the destination specified.

Rev. 1.30 99 February 05, 2015



## **Logical and Rotate Operation**

The standard logical operations such as AND, OR, XOR and CPL all have their own instruction within the Holtek microcontroller instruction set. As with the case of most instructions involving data manipulation, data must pass through the Accumulator which may involve additional programming steps. In all logical data operations, the zero flag may be set if the result of the operation is zero. Another form of logical data manipulation comes from the rotate instructions such as RR, RL, RRC and RLC which provide a simple means of rotating one bit right or left. Different rotate instructions exist depending on program requirements. Rotate instructions are useful for serial port programming applications where data can be rotated from an internal register into the Carry bit from where it can be examined and the necessary serial bit set high or low. Another application which rotate data operations are used is to implement multiplication and division calculations.

#### **Branches and Control Transfer**

Program branching takes the form of either jumps to specified locations using the JMP instruction or to a subroutine using the CALL instruction. They differ in the sense that in the case of a subroutine call, the program must return to the instruction immediately when the subroutine has been carried out. This is done by placing a return instruction "RET" in the subroutine which will cause the program to jump back to the address right after the CALL instruction. In the case of a JMP instruction, the program simply jumps to the desired location. There is no requirement to jump back to the original jumping off point as in the case of the CALL instruction. One special and extremely useful set of branch instructions are the conditional branches. Here a decision is first made regarding the condition of a certain data memory or individual bits. Depending upon the conditions, the program will continue with the next instruction or skip over it and jump to the following instruction. These instructions are the key to decision making and branching within the program perhaps determined by the condition of certain input switches or by the condition of internal data bits.

### **Bit Operations**

The ability to provide single bit operations on Data Memory is an extremely flexible feature of all Holtek microcontrollers. This feature is especially useful for output port bit programming where individual bits or port pins can be directly set high or low using either the "SET [m].i" or "CLR [m].i" instructions respectively. The feature removes the need for programmers to first read the 8-bit output port, manipulate the input data to ensure that other bits are not changed and then output the port with the correct new data. This read-modify-write process is taken care of automatically when these bit operation instructions are used.

### **Table Read Operations**

Data storage is normally implemented by using registers. However, when working with large amounts of fixed data, the volume involved often makes it inconvenient to store the fixed data in the Data Memory. To overcome this problem, Holtek microcontrollers allow an area of Program Memory to be setup as a table where data can be directly stored. A set of easy to use instructions provides the means by which this fixed data can be referenced and retrieved from the Program Memory.

#### Other Operations

In addition to the above functional instructions, a range of other instructions also exist such as the "HALT" instruction for Power-down operations and instructions to control the operation of the Watchdog Timer for reliable program operations under extreme electric or electromagnetic environments. For their relevant operations, refer to the functional related sections.

Rev. 1.30 100 February 05, 2015



## **Instruction Set Summary**

The following table depicts a summary of the instruction set categorised according to function and can be consulted as a basic instruction reference using the following listed conventions.

### **Table Conventions**

x: Bits immediate data

m: Data Memory address

A: Accumulator

i: 0~7 number of bits

addr: Program memory address

| Mnemonic         | Description                                                     | Cycles            | Flag Affected |
|------------------|-----------------------------------------------------------------|-------------------|---------------|
| Arithmetic       | -                                                               |                   |               |
| ADD A,[m]        | Add Data Memory to ACC                                          | 1                 | Z, C, AC, OV  |
| ADDM A,[m]       | Add ACC to Data Memory                                          | 1 <sup>Note</sup> | Z, C, AC, OV  |
| ADD A,x          | Add immediate data to ACC                                       | 1                 | Z, C, AC, OV  |
| ADC A,[m]        | Add Data Memory to ACC with Carry                               | 1                 | Z, C, AC, OV  |
| ADCM A,[m]       | Add ACC to Data memory with Carry                               | 1 <sup>Note</sup> | Z, C, AC, OV  |
| SUB A,x          | Subtract immediate data from the ACC                            | 1                 | Z, C, AC, OV  |
| SUB A,[m]        | Subtract Data Memory from ACC                                   | 1                 | Z, C, AC, OV  |
| SUBM A,[m]       | Subtract Data Memory from ACC with result in Data Memory        | 1 <sup>Note</sup> | Z, C, AC, OV  |
| SBC A,[m]        | Subtract Data Memory from ACC with Carry                        | 1                 | Z, C, AC, OV  |
| SBCM A,[m]       | Subtract Data Memory from ACC with Carry, result in Data Memory | 1 <sup>Note</sup> | Z, C, AC, OV  |
| DAA [m]          | Decimal adjust ACC for Addition with result in Data Memory      | 1 <sup>Note</sup> | С             |
| Logic Operation  |                                                                 |                   |               |
| AND A,[m]        | Logical AND Data Memory to ACC                                  | 1                 | Z             |
| OR A,[m]         | Logical OR Data Memory to ACC                                   | 1                 | Z             |
| XOR A,[m]        | Logical XOR Data Memory to ACC                                  | 1                 | Z             |
| ANDM A,[m]       | Logical AND ACC to Data Memory                                  | 1 <sup>Note</sup> | Z             |
| ORM A,[m]        | Logical OR ACC to Data Memory                                   | 1 <sup>Note</sup> | Z             |
| XORM A,[m]       | Logical XOR ACC to Data Memory                                  | 1 <sup>Note</sup> | Z             |
| AND A,x          | Logical AND immediate Data to ACC                               | 1                 | Z             |
| OR A,x           | Logical OR immediate Data to ACC                                | 1                 | Z             |
| XOR A,x          | Logical XOR immediate Data to ACC                               | 1                 | Z             |
| CPL [m]          | Complement Data Memory                                          | 1 <sup>Note</sup> | Z             |
| CPLA [m]         | Complement Data Memory with result in ACC                       | 1                 | Z             |
| Increment & Deci | rement                                                          |                   |               |
| INCA [m]         | Increment Data Memory with result in ACC                        | 1                 | Z             |
| INC [m]          | Increment Data Memory                                           | 1 <sup>Note</sup> | Z             |
| DECA [m]         | Decrement Data Memory with result in ACC                        | 1                 | Z             |
| DEC [m]          | Decrement Data Memory                                           | 1 <sup>Note</sup> | Z             |
| Rotate           |                                                                 |                   |               |
| RRA [m]          | Rotate Data Memory right with result in ACC                     | 1                 | None          |
| RR [m]           | Rotate Data Memory right                                        | 1 <sup>Note</sup> | None          |
| RRCA [m]         | Rotate Data Memory right through Carry with result in ACC       | 1                 | С             |
| RRC [m]          | Rotate Data Memory right through Carry                          | 1 <sup>Note</sup> | С             |
| RLA [m]          | Rotate Data Memory left with result in ACC                      | 1                 | None          |
| RL [m]           | Rotate Data Memory left                                         | 1 <sup>Note</sup> | None          |
| RLCA [m]         | Rotate Data Memory left through Carry with result in ACC        | 1                 | С             |
| RLC [m]          | Rotate Data Memory left through Carry                           | 1 <sup>Note</sup> | С             |



| Mnemonic      | Description                                              | Cycles            | Flag Affected |  |  |  |  |
|---------------|----------------------------------------------------------|-------------------|---------------|--|--|--|--|
| Data Move     |                                                          |                   |               |  |  |  |  |
| MOV A,[m]     | Move Data Memory to ACC                                  | 1                 | None          |  |  |  |  |
| MOV [m],A     | Move ACC to Data Memory                                  | 1 <sup>Note</sup> | None          |  |  |  |  |
| MOV A,x       | Move immediate data to ACC                               | 1                 | None          |  |  |  |  |
| Bit Operation | Bit Operation                                            |                   |               |  |  |  |  |
| CLR [m].i     | Clear bit of Data Memory                                 | 1 <sup>Note</sup> | None          |  |  |  |  |
| SET [m].i     | Set bit of Data Memory                                   | 1 <sup>Note</sup> | None          |  |  |  |  |
| Branch        |                                                          |                   |               |  |  |  |  |
| JMP addr      | Jump unconditionally                                     | 2                 | None          |  |  |  |  |
| SZ [m]        | Skip if Data Memory is zero                              | 1 <sup>Note</sup> | None          |  |  |  |  |
| SZA [m]       | Skip if Data Memory is zero with data movement to ACC    | 1 <sup>Note</sup> | None          |  |  |  |  |
| SZ [m].i      | Skip if bit i of Data Memory is zero                     | 1 <sup>Note</sup> | None          |  |  |  |  |
| SNZ [m].i     | Skip if bit i of Data Memory is not zero                 | 1 <sup>Note</sup> | None          |  |  |  |  |
| SIZ [m]       | Skip if increment Data Memory is zero                    | 1 <sup>Note</sup> | None          |  |  |  |  |
| SDZ [m]       | Skip if decrement Data Memory is zero                    | 1 <sup>Note</sup> | None          |  |  |  |  |
| SIZA [m]      | Skip if increment Data Memory is zero with result in ACC | 1 <sup>Note</sup> | None          |  |  |  |  |
| SDZA [m]      | Skip if decrement Data Memory is zero with result in ACC | 1 <sup>Note</sup> | None          |  |  |  |  |
| CALL addr     | Subroutine call                                          | 2                 | None          |  |  |  |  |
| RET           | Return from subroutine                                   | 2                 | None          |  |  |  |  |
| RET A,x       | Return from subroutine and load immediate data to ACC    | 2                 | None          |  |  |  |  |
| RETI          | Return from interrupt                                    | 2                 | None          |  |  |  |  |
| Table Read    |                                                          |                   |               |  |  |  |  |
| TABRDC [m]    | Read table to TBLH and Data Memory                       | 2 <sup>Note</sup> | None          |  |  |  |  |
| TABRDL [m]    | Read table (last page) to TBLH and Data Memory           | 2 <sup>Note</sup> | None          |  |  |  |  |
| Miscellaneous |                                                          |                   |               |  |  |  |  |
| NOP           | No operation                                             | 1                 | None          |  |  |  |  |
| CLR [m]       | Clear Data Memory                                        | 1 <sup>Note</sup> | None          |  |  |  |  |
| SET [m]       | Set Data Memory                                          | 1 <sup>Note</sup> | None          |  |  |  |  |
| CLR WDT       | Clear Watchdog Timer                                     | 1                 | TO, PDF       |  |  |  |  |
| CLR WDT1      | Pre-clear Watchdog Timer                                 | 1                 | TO, PDF       |  |  |  |  |
| CLR WDT2      | Pre-clear Watchdog Timer                                 | 1                 | TO, PDF       |  |  |  |  |
| SWAP [m]      | Swap nibbles of Data Memory                              | 1 <sup>Note</sup> | None          |  |  |  |  |
| SWAPA [m]     | Swap nibbles of Data Memory with result in ACC           | 1                 | None          |  |  |  |  |
| HALT          | Enter power down mode                                    | 1                 | TO, PDF       |  |  |  |  |

Note: 1. For skip instructions, if the result of the comparison involves a skip then two cycles are required, if no skip takes place only one cycle is required.

- 2. Any instruction which changes the contents of the PCL will also require 2 cycles for execution.
- 3. For the "CLR WDT1" and "CLR WDT2" instructions the TO and PDF flags may be affected by the execution status. The TO and PDF flags are cleared after both "CLR WDT1" and "CLR WDT2" instructions are consecutively executed. Otherwise the TO and PDF flags remain unchanged.

Rev. 1.30 102 February 05, 2015



## **Instruction Definition**

ADC A,[m] Add Data Memory to ACC with Carry

Description The contents of the specified Data Memory, Accumulator and the carry flag are added.

The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC + [m] + C$ 

Affected flag(s) OV, Z, AC, C

**ADCM A,[m]** Add ACC to Data Memory with Carry

Description The contents of the specified Data Memory, Accumulator and the carry flag are added.

The result is stored in the specified Data Memory.

Operation  $[m] \leftarrow ACC + [m] + C$ 

Affected flag(s) OV, Z, AC, C

ADD A,[m] Add Data Memory to ACC

Description The contents of the specified Data Memory and the Accumulator are added.

The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C

**ADD A,x** Add immediate data to ACC

Description The contents of the Accumulator and the specified immediate data are added.

The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC + x$ Affected flag(s) OV, Z, AC, C

ADDM A,[m] Add ACC to Data Memory

Description The contents of the specified Data Memory and the Accumulator are added.

The result is stored in the specified Data Memory.

 $\begin{array}{ll} \text{Operation} & [m] \leftarrow ACC + [m] \\ \text{Affected flag(s)} & \text{OV, Z, AC, C} \end{array}$ 

AND A,[m] Logical AND Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "AND" [m]$ 

Affected flag(s) Z

**AND A,x** Logical AND immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bit wise logical AND

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC$  "AND" x

Affected flag(s) Z

**ANDM A,[m]** Logical AND ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND

operation. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "AND" [m]$ 

Affected flag(s) Z





CALL addr Subroutine call

Description Unconditionally calls a subroutine at the specified address. The Program Counter then

increments by 1 to obtain the address of the next instruction which is then pushed onto the stack. The specified address is then loaded and the program continues execution from this new address. As this instruction requires an additional operation, it is a two cycle instruction.

Operation Stack  $\leftarrow$  Program Counter + 1

Program Counter ← addr

Affected flag(s) None

**CLR [m]** Clear Data Memory

Description Each bit of the specified Data Memory is cleared to 0.

Operation  $[m] \leftarrow 00H$ Affected flag(s) None

**CLR [m].i** Clear bit of Data Memory

Description Bit i of the specified Data Memory is cleared to 0.

Operation [m].i  $\leftarrow$  0 Affected flag(s) None

**CLR WDT** Clear Watchdog Timer

Description The TO, PDF flags and the WDT are all cleared.

Operation WDT cleared

 $\begin{array}{l} \text{TO} \leftarrow 0 \\ \text{PDF} \leftarrow 0 \end{array}$ 

Affected flag(s) TO, PDF

**CLR WDT1** Pre-clear Watchdog Timer

Description The TO, PDF flags and the WDT are all cleared. Note that this instruction works in

conjunction with CLR WDT2 and must be executed alternately with CLR WDT2 to have effect. Repetitively executing this instruction without alternately executing CLR WDT2 will

have no effect.

Operation WDT cleared

 $\begin{aligned} & TO \leftarrow 0 \\ & PDF \leftarrow 0 \end{aligned}$ 

Affected flag(s) TO, PDF

**CLR WDT2** Pre-clear Watchdog Timer

Description The TO, PDF flags and the WDT are all cleared. Note that this instruction works in conjunction

with CLR WDT1 and must be executed alternately with CLR WDT1 to have effect.

Repetitively executing this instruction without alternately executing CLR WDT1 will have no

effect.

Operation WDT cleared

 $TO \leftarrow 0$ <br/>PDF \leftleftharpoonup 0

Affected flag(s) TO, PDF

**CPL [m]** Complement Data Memory

Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which

previously contained a 1 are changed to 0 and vice versa.

Operation  $[m] \leftarrow \overline{[m]}$ 

Affected flag(s) Z



**CPLA [m]** Complement Data Memory with result in ACC

Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which

previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in

the Accumulator and the contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m]$ 

Affected flag(s) Z

**DAA [m]** Decimal-Adjust ACC for addition with result in Data Memory

Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value

resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is greater than

100, it allows multiple precision decimal addition.

Operation  $[m] \leftarrow ACC + 00H \text{ or}$ 

 $[m] \leftarrow ACC + 06H \text{ or}$   $[m] \leftarrow ACC + 60H \text{ or}$  $[m] \leftarrow ACC + 66H$ 

Affected flag(s) C

**DEC [m]** Decrement Data Memory

Description Data in the specified Data Memory is decremented by 1.

Operation  $[m] \leftarrow [m] - 1$ 

Affected flag(s) Z

DECA [m] Decrement Data Memory with result in ACC

Description Data in the specified Data Memory is decremented by 1. The result is stored in the

Accumulator. The contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m] - 1$ 

Affected flag(s) Z

**HALT** Enter power down mode

Description This instruction stops the program execution and turns off the system clock. The contents of

the Data Memory and registers are retained. The WDT and prescaler are cleared. The power

down flag PDF is set and the WDT time-out flag TO is cleared.

Operation  $TO \leftarrow 0$ 

 $PDF \leftarrow 1$ 

Affected flag(s) TO, PDF

INC [m] Increment Data Memory

Description Data in the specified Data Memory is incremented by 1.

Operation  $[m] \leftarrow [m] + 1$ 

Affected flag(s) Z

**INCA [m]** Increment Data Memory with result in ACC

Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator.

The contents of the Data Memory remain unchanged.

Operation  $ACC \leftarrow [m] + 1$ 

Affected flag(s) Z





**JMP addr** Jump unconditionally

Description The contents of the Program Counter are replaced with the specified address. Program

execution then continues from this new address. As this requires the insertion of a dummy

instruction while the new address is loaded, it is a two cycle instruction.

Operation Program Counter ← addr

Affected flag(s) None

**MOV A,[m]** Move Data Memory to ACC

Description The contents of the specified Data Memory are copied to the Accumulator.

Operation  $ACC \leftarrow [m]$ Affected flag(s) None

**MOV A,x** Move immediate data to ACC

Description The immediate data specified is loaded into the Accumulator.

Operation  $ACC \leftarrow x$ Affected flag(s) None

**MOV [m],A** Move ACC to Data Memory

Description The contents of the Accumulator are copied to the specified Data Memory.

Operation  $[m] \leftarrow ACC$ Affected flag(s) None

**NOP** No operation

Description No operation is performed. Execution continues with the next instruction.

Operation No operation
Affected flag(s) None

OR A,[m] Logical OR Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise

logical OR operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "OR" [m]$ 

Affected flag(s) Z

**OR A,x** Logical OR immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bitwise logical OR

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "OR" x$ 

Affected flag(s) Z

**ORM A,[m]** Logical OR ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR

operation. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "OR" [m]$ 

Affected flag(s) Z

**RET** Return from subroutine

Description The Program Counter is restored from the stack. Program execution continues at the restored

address.

Operation Program Counter ← Stack

Affected flag(s) None

Rev. 1.30 106 February 05, 2015



**RET A,x** Return from subroutine and load immediate data to ACC

Description The Program Counter is restored from the stack and the Accumulator loaded with the specified

immediate data. Program execution continues at the restored address.

Operation Program Counter ← Stack

 $ACC \leftarrow x$ 

Affected flag(s) None

**RETI** Return from interrupt

Description The Program Counter is restored from the stack and the interrupts are re-enabled by setting the

EMI bit. EMI is the master interrupt global enable bit. If an interrupt was pending when the RETI instruction is executed, the pending Interrupt routine will be processed before returning

to the main program.

Operation Program Counter ← Stack

 $EMI \leftarrow 1$ 

Affected flag(s) None

**RL [m]** Rotate Data Memory left

Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0.

Operation  $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ 

 $[m].0 \leftarrow [m].7$ 

Affected flag(s) None

**RLA [m]** Rotate Data Memory left with result in ACC

Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0.

The rotated result is stored in the Accumulator and the contents of the Data Memory remain

unchanged.

Operation ACC.(i+1)  $\leftarrow$  [m].i; (i=0 $\sim$ 6)

 $ACC.0 \leftarrow [m].7$ 

Affected flag(s) None

**RLC [m]** Rotate Data Memory left through Carry

Description The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7

replaces the Carry bit and the original carry flag is rotated into bit 0.

Operation  $[m].(i+1) \leftarrow [m].i; (i=0\sim6)$ 

 $[m].0 \leftarrow C$ 

 $C \leftarrow [m].7$ 

Affected flag(s) C

RLCA [m] Rotate Data Memory left through Carry with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the

Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in the

Accumulator and the contents of the Data Memory remain unchanged.

Operation ACC.(i+1)  $\leftarrow$  [m].i; (i=0 $\sim$ 6)

 $ACC.0 \leftarrow C$ 

 $C \leftarrow [m].7$ 

Affected flag(s) C

**RR [m]** Rotate Data Memory right

Description The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7.

Operation  $[m].i \leftarrow [m].(i+1); (i=0\sim6)$ 

 $[m].7 \leftarrow [m].0$ 

Affected flag(s) None





**RRA [m]** Rotate Data Memory right with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit with bit 0

rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the

Data Memory remain unchanged.

Operation ACC.i  $\leftarrow$  [m].(i+1); (i=0 $\sim$ 6)

 $ACC.7 \leftarrow [m].0$ 

Affected flag(s) None

**RRC [m]** Rotate Data Memory right through Carry

Description The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0

replaces the Carry bit and the original carry flag is rotated into bit 7.

Operation  $[m].i \leftarrow [m].(i+1); (i=0\sim6)$ 

 $[m].7 \leftarrow C$ 

 $C \leftarrow [m].0$ 

Affected flag(s) C

**RRCA [m]** Rotate Data Memory right through Carry with result in ACC

Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces

the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the

Accumulator and the contents of the Data Memory remain unchanged.

Operation ACC.i  $\leftarrow$  [m].(i+1); (i=0 $\sim$ 6)

 $ACC.7 \leftarrow C$ 

 $C \leftarrow [m].0$ 

Affected flag(s) C

SBC A,[m] Subtract Data Memory from ACC with Carry

Description The contents of the specified Data Memory and the complement of the carry flag are

subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is

positive or zero, the C flag will be set to 1.

Operation  $ACC \leftarrow ACC - [m] - C$ 

Affected flag(s) OV, Z, AC, C

**SBCM A,[m]** Subtract Data Memory from ACC with Carry and result in Data Memory

Description The contents of the specified Data Memory and the complement of the carry flag are

subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is

positive or zero, the C flag will be set to 1.

Operation  $[m] \leftarrow ACC - [m] - C$ 

Affected flag(s) OV, Z, AC, C

**SDZ [m]** Skip if decrement Data Memory is 0

Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the

following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program

proceeds with the following instruction.

Operation  $[m] \leftarrow [m] - 1$ 

Skip if [m]=0

Affected flag(s) None



**SDZA [m]** Skip if decrement Data Memory is zero with result in ACC

Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the

following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy

instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0,

the program proceeds with the following instruction.

Operation  $ACC \leftarrow [m] - 1$ 

Skip if ACC=0

Affected flag(s) None

**SET [m]** Set Data Memory

Description Each bit of the specified Data Memory is set to 1.

Operation  $[m] \leftarrow FFH$ Affected flag(s) None

**SET [m].i** Set bit of Data Memory

Description Bit i of the specified Data Memory is set to 1.

 $\begin{array}{ll} \text{Operation} & \quad [m].i \leftarrow 1 \\ \text{Affected flag(s)} & \quad \text{None} \end{array}$ 

**SIZ [m]** Skip if increment Data Memory is 0

Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the

following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program

proceeds with the following instruction.

Operation  $[m] \leftarrow [m] + 1$ 

Skip if [m]=0

Affected flag(s) None

Skip if increment Data Memory is zero with result in ACC

Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the

following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy

instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not

0 the program proceeds with the following instruction.

Operation  $ACC \leftarrow [m] + 1$ 

Skip if ACC=0

Affected flag(s) None

**SNZ [m].i** Skip if bit i of Data Memory is not 0

Description If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this

requires the insertion of a dummy instruction while the next instruction is fetched, it is a two

cycle instruction. If the result is 0 the program proceeds with the following instruction.

Operation Skip if [m]. $i \neq 0$ 

Affected flag(s) None

SUB A,[m] Subtract Data Memory from ACC

Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is

stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be

cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

Operation  $ACC \leftarrow ACC - [m]$ 

Affected flag(s) OV, Z, AC, C



**SUBM A,[m]** Subtract Data Memory from ACC with result in Data Memory

Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is

stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be

cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

 $\begin{array}{ll} \text{Operation} & [m] \leftarrow ACC - [m] \\ \text{Affected flag(s)} & \text{OV, Z, AC, C} \end{array}$ 

**SUB A,x** Subtract immediate data from ACC

Description The immediate data specified by the code is subtracted from the contents of the Accumulator.

The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1.

Operation  $ACC \leftarrow ACC - x$ Affected flag(s) OV, Z, AC, C

**SWAP [m]** Swap nibbles of Data Memory

Description The low-order and high-order nibbles of the specified Data Memory are interchanged.

Operation  $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$ 

Affected flag(s) None

**SWAPA [m]** Swap nibbles of Data Memory with result in ACC

Description The low-order and high-order nibbles of the specified Data Memory are interchanged. The

result is stored in the Accumulator. The contents of the Data Memory remain unchanged.

Operation  $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ 

 $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ 

Affected flag(s) None

**SZ [m]** Skip if Data Memory is 0

Description If the contents of the specified Data Memory is 0, the following instruction is skipped. As this

requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction.

Operation Skip if [m]=0

Affected flag(s) None

**SZA [m]** Skip if Data Memory is 0 with data movement to ACC

Description The contents of the specified Data Memory are copied to the Accumulator. If the value is zero,

the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the

program proceeds with the following instruction.

Operation  $ACC \leftarrow [m]$ 

Skip if [m]=0

Affected flag(s) None

**SZ [m].i** Skip if bit i of Data Memory is 0

Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires

the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction.

Operation Skip if [m].i=0

Affected flag(s) None

Rev. 1.30 February 05, 2015



**TABRDC [m]** Read table (current page) to TBLH and Data Memory

Description The low byte of the program code (current page) addressed by the table pointer (TBLP) is

moved to the specified Data Memory and the high byte moved to TBLH.

Operation  $[m] \leftarrow \text{program code (low byte)}$ 

TBLH ← program code (high byte)

Affected flag(s) None

**TABRDL [m]** Read table (last page) to TBLH and Data Memory

Description The low byte of the program code (last page) addressed by the table pointer (TBLP) is moved

to the specified Data Memory and the high byte moved to TBLH.

Operation  $[m] \leftarrow \text{program code (low byte)}$ 

TBLH ← program code (high byte)

Affected flag(s) None

XOR A,[m] Logical XOR Data Memory to ACC

Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "XOR" [m]$ 

Affected flag(s) Z

**XORM A,[m]** Logical XOR ACC to Data Memory

Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR

operation. The result is stored in the Data Memory.

Operation  $[m] \leftarrow ACC "XOR" [m]$ 

Affected flag(s) Z

**XOR A,x** Logical XOR immediate data to ACC

Description Data in the Accumulator and the specified immediate data perform a bitwise logical XOR

operation. The result is stored in the Accumulator.

Operation  $ACC \leftarrow ACC "XOR" x$ 

Affected flag(s) Z

Rev. 1.30 111 February 05, 2015



## **Package Information**

Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the package information.

Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page.

- Further Package Information (include Outline Dimensions, Product Tape and Reel Specifications)
- Packing Meterials Information
- Carton information

Rev. 1.30 112 February 05, 2015



## 28-pin SKDIP (300mil) Outline Dimensions







| Symbol | Dimensions in inch |         |       |  |  |  |  |
|--------|--------------------|---------|-------|--|--|--|--|
| Symbol | Min.               | Nom.    | Max.  |  |  |  |  |
| A      | 1.380              | _       | 1.420 |  |  |  |  |
| В      | 0.280              | _       | 0.310 |  |  |  |  |
| С      | 0.060              | _       | 0.130 |  |  |  |  |
| D      | 0.125              | _       | 0.200 |  |  |  |  |
| E      | 0.015              | _       | 0.022 |  |  |  |  |
| F      | 0.045              | _       | 0.065 |  |  |  |  |
| G      | _                  | 0.1 BSC | _     |  |  |  |  |
| Н      | 0.300              | _       | 0.325 |  |  |  |  |
| I      | _                  | _       | 0.400 |  |  |  |  |

| Symbol | Dimensions in mm |          |       |  |  |  |  |
|--------|------------------|----------|-------|--|--|--|--|
| Symbol | Min.             | Nom.     | Max.  |  |  |  |  |
| A      | 35.05            | _        | 36.07 |  |  |  |  |
| В      | 7.11             | _        | 7.87  |  |  |  |  |
| С      | 1.52             | _        | 3.30  |  |  |  |  |
| D      | 3.18             | _        | 5.08  |  |  |  |  |
| E      | 0.38             | _        | 0.56  |  |  |  |  |
| F      | 1.14             | _        | 1.65  |  |  |  |  |
| G      | _                | 2.54 BSC | _     |  |  |  |  |
| Н      | 7.62             | _        | 8.26  |  |  |  |  |
| I      | _                | _        | 10.16 |  |  |  |  |

Rev. 1.30 February 05, 2015



# 28-pin SOP (300mil) Outline Dimensions







| Symbol | Dimensions in inch |           |       |
|--------|--------------------|-----------|-------|
|        | Min.               | Nom.      | Max.  |
| A      | _                  | 0.406 BSC | _     |
| В      | _                  | 0.295 BSC | _     |
| С      | 0.012              | _         | 0.020 |
| C,     | _                  | 0.705 BSC | _     |
| D      | _                  | _         | 0.104 |
| Е      | _                  | 0.050 BSC | _     |
| F      | 0.004              | _         | 0.012 |
| G      | 0.016              | _         | 0.050 |
| Н      | 0.008              | _         | 0.013 |
| α      | 0°                 | _         | 8°    |

| Symbol | Dimensions in mm |           |      |
|--------|------------------|-----------|------|
| Symbol | Min.             | Nom.      | Max. |
| Α      | _                | 10.30 BSC | _    |
| В      | _                | 7.5 BSC   | _    |
| С      | 0.31             | _         | 0.51 |
| C,     | _                | 17.9 BSC  | _    |
| D      | _                | _         | 2.65 |
| E      | _                | 1.27 BSC  | _    |
| F      | 0.10             | _         | 0.30 |
| G      | 0.40             | _         | 1.27 |
| Н      | 0.20             | _         | 0.33 |
| α      | 0°               | _         | 8°   |

Rev. 1.30 114 February 05, 2015



# 28-pin SSOP (150mil) Outline Dimensions







| Symbol |       | Dimensions in inch |       |  |
|--------|-------|--------------------|-------|--|
|        | Min.  | Nom.               | Max.  |  |
| А      | _     | 0.236 BSC          | _     |  |
| В      | _     | 0.154 BSC          | _     |  |
| С      | 0.008 | _                  | 0.012 |  |
| C,     | _     | 0.390 BSC          | _     |  |
| D      | _     | _                  | 0.069 |  |
| E      | _     | 0.025 BSC          | _     |  |
| F      | 0.004 | _                  | 0.010 |  |
| G      | 0.016 | _                  | 0.050 |  |
| Н      | 0.004 | _                  | 0.010 |  |
| α      | 0°    | _                  | 8°    |  |

| Symbol | Dimensions in mm |           |      |
|--------|------------------|-----------|------|
|        | Min.             | Nom.      | Max. |
| A      | _                | 6.0 BSC   | _    |
| В      | _                | 3.9 BSC   | _    |
| С      | 0.20             | _         | 0.30 |
| C'     | _                | 9.9 BSC   | _    |
| D      | _                | _         | 1.75 |
| Е      | _                | 0.635 BSC | _    |
| F      | 0.10             | _         | 0.25 |
| G      | 0.41             | _         | 1.27 |
| Н      | 0.10             | _         | 0.25 |
| α      | 0°               | _         | 8°   |

Rev. 1.30 115 February 05, 2015



# 44-pin LQFP (10mm×10mm) (FP2.0mm) Outline Dimensions



| Symbol | Dimensions in inch |           |       |
|--------|--------------------|-----------|-------|
|        | Min.               | Nom.      | Max.  |
| Α      | _                  | 0.472 BSC | _     |
| В      | _                  | 0.394 BSC | _     |
| С      | _                  | 0.472 BSC | _     |
| D      | _                  | 0.394 BSC | _     |
| E      | _                  | 0.032 BSC | _     |
| F      | 0.012              | 0.015     | 0.018 |
| G      | 0.053              | 0.055     | 0.057 |
| Н      | _                  | _         | 0.063 |
| I      | 0.002              | _         | 0.006 |
| J      | 0.018              | 0.024     | 0.030 |
| K      | 0.004              | _         | 0.008 |
| α      | 0°                 | _         | 7°    |

| Symbol | Dimensions in mm |           |      |
|--------|------------------|-----------|------|
|        | Min.             | Nom.      | Max. |
| A      | _                | 12.00 BSC | _    |
| В      | _                | 10.00 BSC | _    |
| С      | _                | 12.00 BSC | _    |
| D      | _                | 10.00 BSC | _    |
| E      | _                | 0.80 BSC  | _    |
| F      | 0.30             | 0.37      | 0.45 |
| G      | 1.35             | 1.40      | 1.45 |
| Н      | _                | _         | 1.60 |
| I      | 0.05             | _         | 0.15 |
| J      | 0.45             | 0.60      | 0.75 |
| K      | 0.09             | _         | 0.20 |
| α      | 0°               | _         | 7°   |

Rev. 1.30 116 February 05, 2015



# 64-pin LQFP (7mm×7mm) Outline Dimensions



| Symbol | Dimensions in inch |           |       |
|--------|--------------------|-----------|-------|
|        | Min.               | Nom.      | Max.  |
| A      | _                  | 0.354 BSC | _     |
| В      | _                  | 0.276 BSC | _     |
| С      | _                  | 0.354 BSC | _     |
| D      | _                  | 0.276 BSC | _     |
| E      | _                  | 0.016 BSC | _     |
| F      | 0.005              | 0.007     | 0.009 |
| G      | 0.053              | 0.055     | 0.057 |
| Н      | _                  | _         | 0.063 |
| I      | 0.002              | _         | 0.006 |
| J      | 0.018              | 0.024     | 0.030 |
| К      | 0.004              | _         | 0.008 |
| α      | 0°                 | _         | 7°    |

| Symbol | Dimensions in mm |         |      |
|--------|------------------|---------|------|
|        | Min.             | Nom.    | Max. |
| Α      | _                | 9.0 BSC | _    |
| В      | _                | 7.0 BSC | _    |
| С      | _                | 9.0 BSC | _    |
| D      | _                | 7.0 BSC | _    |
| E      | _                | 0.4 BSC | _    |
| F      | 0.13             | 0.18    | 0.23 |
| G      | 1.35             | 1.40    | 1.45 |
| Н      | _                | _       | 1.60 |
| I      | 0.05             | _       | 0.15 |
| J      | 0.45             | 0.60    | 0.75 |
| K      | 0.09             | _       | 0.20 |
| α      | 0°               | _       | 7°   |

Rev. 1.30 117 February 05, 2015



## Copyright © 2015 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.

Rev. 1.30 118 February 05, 2015