



# FSQ0765RQ Green-Mode Fairchild Power Switch (FPS<sup>™</sup>) for Quasi-Resonant Operation - Low EMI and High Efficiency

### Features

- Optimized for Quasi-Resonant Converter (QRC)
- Low EMI through Variable Frequency Control and AVS (Alternating Valley Switching)
- High-Efficiency through Minimum Voltage Switching
- Narrow Frequency Variation Range over Wide Load and Input Voltage Variation
- Advanced Burst-Mode Operation for Low Standby Power Consumption
- Simple Scheme for Sync Voltage Detection
- Pulse-by-Pulse Current Limit
- Various Protection functions: Overload Protection (OLP), Over-Voltage Protection (OVP), Abnormal Over-Current Protection (AOCP), Internal Thermal Shutdown (TSD) with Hysteresis, Output Short Protection (OSP)
- Under-Voltage Lockout (UVLO) with Hysteresis
- Internal Startup Circuit
- Internal High-Voltage Sense FET (650V)
- Built-in Soft-Start (17.5ms)

#### Applications

- Power Supply for LCD TV and Monitor, VCR, SVR, STB, and DVD & DVD Recorder
- Adapter

#### **Related Resources**

Visit http://www.fairchildsemi.com/apnotes/ for:

- AN-4134: Design Guidelines for Offline Forward Converters Using Fairchild Power Switch (FPS<sup>™</sup>)
- AN-4137: Design Guidelines for Offline Flyback Converters Using Fairchild Power Switch (FPS<sup>™</sup>)
- AN-4140: Transformer Design Consideration for Offline Flyback Converters Using Fairchild Power Switch (FPS<sup>™</sup>)
- AN-4141: Troubleshooting and Design Tips for Fairchild Power Switch (FPS<sup>™</sup>) Flyback Applications
- AN-4145: Electromagnetic Compatibility for Power Converters
- Data AN:4147: Design Guidelines for RCD Snubber of Flyback
  - AN-4148: Audible Noise Reduction Techniques for Fairchild Power Switch Fairchild Power Switch(FPS<sup>™</sup>) Applications
  - AN-4150: Design Guidelines for Flyback Converters Using FSQ-Series Fairchild Power Switch (FPS<sup>™</sup>)

### Description

A Quasi-Resonant Converter (QRC) generally shows lower EMI and higher power conversion efficiency than a conventional hard-switched converter with a fixed switching frequency. The FSQ-series is an integrated Pulse-Width Modulation (PWM) controller and SenseFET specifically designed for guasi-resonant operation and Alternating Valley Switching (AVS). The PWM controller includes an integrated fixed-frequency oscillator, Under-Voltage Lockout (UVLO), Leading-Edge Blanking (LEB), optimized gate driver, internal softstart, temperature-compensated precise current sources for a loop compensation, and self-protection circuitry. Compared with a discrete MOSFET and PWM controller solution, the FSQ-series can reduce total cost, component count, size, and weight; while simultaneously increasing efficiency, productivity, and system reliability. This device provides a basic platform that is well suited for cost-effective designs of guasi-resonant switching flyback converters.

# **Ordering Information**

|               |                     |              |         |                     | М                      | aximum Ou                    | tput Power <sup>(</sup> | 1)                           |                         |
|---------------|---------------------|--------------|---------|---------------------|------------------------|------------------------------|-------------------------|------------------------------|-------------------------|
| Product       | PKG. <sup>(5)</sup> | Operating    | Current | R <sub>DS(ON)</sub> | 230V <sub>AC</sub>     | ±15% <sup>(2)</sup>          | 85-26                   | 5V <sub>AC</sub>             | Replaces                |
| Number        |                     | Temp.        | Limit   | Max.                | Adapter <sup>(3)</sup> | Open<br>Frame <sup>(4)</sup> | Adapter <sup>(3)</sup>  | Open<br>Frame <sup>(4)</sup> | Devices                 |
| FSQ0765RQWDTU | TO-220F-6L          | -25 to +85°C | 3.5A    | 1.6Ω                | 80W                    | 90W                          | 48W                     | 70W                          | FSCM0765R<br>FSDM0765RB |

Notes:

1. The junction temperature can limit the maximum output power.

2. 230V<sub>AC</sub> or 100/115V<sub>AC</sub> with doubler.
 3. Typical continuous power in a non-ventilated enclosed adapter measured at 50°C ambient temperature.

4. Maximum practical continuous power in an open-frame design at 50°C ambient.

For Fairchild's definition of "green" Eco Status, please visit: <u>http://www.fairchildsemi.com/company/green/rohs\_green.html</u>. Eco Status: RoHS. 5.







### **Pin Definitions**

| Pin # | Name             | Description                                                                                                                                                                                                                                                                                                                                                                           |
|-------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | Drain            | SenseFET drain. High-voltage power SenseFET drain connection.                                                                                                                                                                                                                                                                                                                         |
| 2     | GND              | Ground. This pin is the control ground and the SenseFET source.                                                                                                                                                                                                                                                                                                                       |
| 3     | V <sub>CC</sub>  | <b>Power Supply.</b> This pin is the positive supply input. This pin provides internal operating current for both startup and steady-state operation.                                                                                                                                                                                                                                 |
| 4     | FB               | <b>Feedback.</b> This pin is internally connected to the inverting input of the PWM comparator. The collector of an opto-coupler is typically tied to this pin. For stable operation, a capacitor should be placed between this pin and GND. If the voltage of this pin reaches 6V, the overload protection triggers, which shuts down the FPS.                                       |
| 5     | Sync             | <b>Sync.</b> This pin is internally connected to the sync-detect comparator for quasi-resonant switching. In normal quasi-resonant operation, the threshold of the sync comparator is 1.2V/1.0V.                                                                                                                                                                                      |
| 6     | V <sub>str</sub> | <b>Startup.</b> This pin is connected directly, or through a resistor, to the high-voltage DC link. At start-up, the internal high-voltage current source supplies internal bias and charges the external capacitor connected to the $V_{CC}$ pin. Once $V_{CC}$ reaches 12V, the internal current source is disabled. It is not recommended to connect $V_{str}$ and Drain together. |

# **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.  $T_A = 25^{\circ}C$ , unless otherwise specified.

| Symbol            | Paramete                                     | ər                     | Min.       | Max.      | Unit |
|-------------------|----------------------------------------------|------------------------|------------|-----------|------|
| V <sub>str</sub>  | V <sub>str</sub> Pin Voltage                 |                        | 500        |           | V    |
| V <sub>DS</sub>   | Drain Pin Voltage                            |                        | 650        |           | V    |
| V <sub>CC</sub>   | Supply Voltage                               |                        |            | 20        | V    |
| V <sub>FB</sub>   | Feedback Voltage Range                       |                        | -0.3       | 13.0      | V    |
| V <sub>Sync</sub> | Sync Pin Voltage                             |                        | -0.3       | 13.0      | V    |
| I <sub>DM</sub>   | Drain Current Pulsed                         |                        |            | 14.4      | А    |
|                   | Continuous Drain Current <sup>(6)</sup>      | T <sub>C</sub> = 25°C  |            | 3.6       | Α    |
| Ι <sub>D</sub>    | Continuous Drain Currente                    | T <sub>C</sub> = 100°C |            | 2.28      | A    |
| E <sub>AS</sub>   | Single Pulsed Avalanche Energy <sup>(7</sup> | )                      |            | 570       | mJ   |
| PD                | Total Power Dissipation(Tc=25°C)             |                        |            | 45        | W    |
| ТJ                | Operating Junction Temperature               |                        | Internally | y limited | °C   |
| T <sub>A</sub>    | Operating Ambient Temperature                |                        | -25        | +85       | °C   |
| T <sub>STG</sub>  | Storage Temperature                          |                        | -55        | +150      | °C   |
| ESD               | Electrostatic Discharge Canability           | Human Body Model       | 2          |           | kV   |
| ESD               | Electrostatic Discharge Capability           | Charged Device Model   | 2          |           | ĸv   |

#### Notes:

6. Repetitive rating: Pulse width limited by maximum junction temperature.

7. L=81mH, starting T<sub>J</sub>=25°C.

### Thermal Impedance

 $T_A = 25^{\circ}C$  unless otherwise specified.

| Symbol        | Parameter                                             | Value | Unit |
|---------------|-------------------------------------------------------|-------|------|
| $\theta_{JA}$ | Junction-to-Ambient Thermal Resistance <sup>(8)</sup> | 50    | °C/W |
| $\theta_{JC}$ | Junction-to-Case Thermal Resistance <sup>(9)</sup>    | 2.8   | °C/W |

Notes:

8. Free standing with no heat-sink under natural convection.

9. Infinite cooling condition - refer to the SEMI G30-88.

### **Electrical Characteristics** T<sub>A</sub> = 25°C unless otherwise specified.

| Symbol              | Paramete                                    | r                       | Condition                                                                                                                          | Min. | Тур. | Max. | Unit |
|---------------------|---------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| SENSEFE             | T SECTION                                   |                         |                                                                                                                                    | 1    | 1    |      |      |
| BV <sub>DSS</sub>   | Drain Source Breakdowr                      | n Voltage               | $V_{CC} = 0V, I_{D} = 100\mu A$                                                                                                    | 650  |      |      | V    |
| I <sub>DSS</sub>    | Zero-Gate-Voltage Drain Current             |                         | V <sub>DS</sub> = 520V, V <sub>GS</sub> = 0V                                                                                       |      |      | 300  | μA   |
| R <sub>DS(ON)</sub> | Drain-Source On-State Resistance            |                         | T <sub>J</sub> = 25°C, I <sub>D</sub> = 1.8A                                                                                       |      | 1.3  | 1.6  | Ω    |
| C <sub>OSS</sub>    | Output Capacitance                          |                         | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 25V, f = 1MHz                                                                              |      | 125  |      | pF   |
| t <sub>d(on)</sub>  | Turn-On Delay Time                          |                         |                                                                                                                                    |      | 27   |      | ns   |
| t <sub>r</sub>      |                                             |                         |                                                                                                                                    |      | 102  |      | ns   |
| t <sub>d(off)</sub> | Turn-Off Delay Time                         |                         | $-V_{DD} = 325V, I_{D} = 6.5A$                                                                                                     |      | 63   |      | ns   |
| t <sub>f</sub>      | Fall Time                                   |                         | 1                                                                                                                                  |      | 65   |      | ns   |
| CONTROL             | SECTION                                     |                         |                                                                                                                                    |      |      |      |      |
| t <sub>ON.MAX</sub> | Maximum On Time                             |                         | T <sub>J</sub> = 25°C                                                                                                              | 8.8  | 10.0 | 11.2 | μs   |
| t <sub>B</sub>      | Blanking Time                               |                         | $T_J = 25^{\circ}C, V_{sync} = 5V$                                                                                                 | 13.5 | 15.0 | 16.5 | μs   |
| t <sub>W</sub>      | Detection Time Window                       |                         | $T_J = 25^{\circ}C, V_{sync} = 0V$                                                                                                 |      | 6.0  |      | μs   |
| f <sub>S</sub>      | Initial Switching Frequen                   | су                      |                                                                                                                                    | 59.6 | 66.7 | 75.8 | kHz  |
| ∆f <sub>S</sub>     | Switching Frequency Va                      | riation <sup>(11)</sup> | -25°C < T <sub>J</sub> < 85°C                                                                                                      |      | ±5   | ±10  | %    |
| t <sub>AVS</sub>    | N/0 T : .                                   | On Time                 | at V <sub>IN</sub> = 240V <sub>DC</sub> , Lm = 360µH                                                                               |      | 4.0  |      | μs   |
| V <sub>AVS</sub>    | AVS Triggering<br>Threshold <sup>(11)</sup> | Feedback<br>Voltage     | (AVS triggered when V <sub>AVS</sub> >spec<br>& t <sub>AVS</sub> <spec.)< td=""><td></td><td>1.2</td><td></td><td>v</td></spec.)<> |      | 1.2  |      | v    |
| t <sub>SW</sub>     | Switching Time Variance                     | by AVS <sup>(11)</sup>  | Sync = 500kHz sine input<br>V <sub>FB</sub> = 1.2V, t <sub>ON</sub> = $4.0\mu$ s                                                   | 13.5 |      | 20.5 | μs   |
| I <sub>FB</sub>     | Feedback Source Curren                      | nt                      | V <sub>FB</sub> = 0V                                                                                                               | 700  | 900  | 1100 | μA   |
| D <sub>MIN</sub>    | Minimum Duty Cycle                          |                         | V <sub>FB</sub> = 0V                                                                                                               |      |      | 0    | %    |
| V <sub>START</sub>  |                                             |                         |                                                                                                                                    | 11   | 12   | 13   | V    |
| V <sub>STOP</sub>   | UVLO Threshold Voltage                      | ;                       | After turn-on                                                                                                                      | 7    | 8    | 9    | V    |
| t <sub>S/S</sub>    | Internal Soft-Start Time                    |                         | With free-running frequency                                                                                                        |      | 17.5 |      | ms   |
| BURST-M             | ODE SECTION                                 |                         |                                                                                                                                    |      |      |      |      |
| V <sub>BURH</sub>   |                                             |                         |                                                                                                                                    | 0.45 | 0.55 | 0.65 | V    |
| V <sub>BURL</sub>   | Burst-Mode Voltages                         |                         | T <sub>J</sub> = 25°C, t <sub>PD</sub> = 200ns <sup>(10)</sup>                                                                     | 0.25 | 0.35 | 0.45 | V    |
| Hysteresis          |                                             |                         |                                                                                                                                    |      | 200  | 1    | mV   |

#### Note:

10. Propagation delay in the control IC.

Continued on the following page ....

### Electrical Characteristics (Continued)

 $T_A$  = 25°C unless otherwise specified.

| Symbol              | Parameter                                  |                               | Condition                                                                          | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------------------|-------------------------------|------------------------------------------------------------------------------------|------|------|------|------|
| PROTECT             | ION SECTION                                |                               |                                                                                    | •    |      | •    |      |
| I <sub>LIMIT</sub>  | Peak Current                               | Limit                         | $T_J = 25^{\circ}C$ , di/dt = 460mA/µs                                             | 3.08 | 3.50 | 3.92 | Α    |
| $V_{SD}$            | Shutdown Fee                               | edback Voltage                | $V_{CC} = 15V$                                                                     | 5.5  | 6.0  | 6.5  | V    |
| I <sub>DELAY</sub>  | Shutdown Del                               | ay Current                    | V <sub>FB</sub> = 5V                                                               | 4    | 5    | 6    | μA   |
| t <sub>LEB</sub>    | Leading-Edge                               | Blanking Time <sup>(11)</sup> |                                                                                    |      | 250  |      | ns   |
| t <sub>OSP</sub>    |                                            | Threshold Time                | T <sub>.1</sub> = 25°C                                                             |      | 1.2  | 1.4  | μs   |
| V <sub>OSP</sub>    | Output Short<br>Protection <sup>(11)</sup> | Threshold Feedback<br>Voltage | OSP triggered when $t_{ON}$ < $t_{OSP}$ , $V_{FB}$ > $V_{OSP}$ & lasts longer than | 1.8  | 2.0  |      | V    |
| t <sub>OSP_FB</sub> |                                            | Feedback Blanking Time        | t <sub>OSP_FB</sub>                                                                | 2.0  | 2.5  | 3.0  | μs   |
| T <sub>SD</sub>     | Thermal                                    | Shutdown Temperature          |                                                                                    | 125  | 140  | 155  | 0°   |
| Hys                 | Shutdown <sup>(11)</sup>                   | Hysteresis                    |                                                                                    |      | 60   |      | C    |
| SYNC SEC            | TION                                       |                               |                                                                                    |      |      |      |      |
| V <sub>SH1</sub>    |                                            | ld Valtage 1                  | 151/1/1 = 21/1                                                                     | 1.0  | 1.2  | 1.4  | v    |
| V <sub>SL1</sub>    | Sync Thresho                               | lu voltage i                  | $V_{CC} = 15V, V_{FB} = 2V$                                                        | 0.8  | 1.0  | 1.2  | V    |
| t <sub>sync</sub>   | Sync Delay Ti                              | me <sup>(11)(12)</sup>        |                                                                                    |      | 230  |      | ns   |
| V <sub>SH2</sub>    | Sync Threshold Voltage 2                   |                               | $V_{-} = 15V_{-}V_{-} = 2V_{-}$                                                    | 4.3  | 4.7  | 5.1  | v    |
| V <sub>SL2</sub>    | Sync Thresho                               | iu voltage z                  | $V_{CC} = 15V, V_{FB} = 2V$                                                        | 4.0  | 4.4  | 4.8  | V    |
| V <sub>CLAMP</sub>  | Low Clamp Vo                               | bltage                        | I <sub>SYNC_MAX</sub> = 800μA<br>I <sub>SYNC_MIN</sub> = 50μA                      | 0.0  | 0.4  | 0.8  | v    |
| V <sub>OVP</sub>    | Over-Voltage                               | Threshold Voltage             | V <sub>CC</sub> = 15V, V <sub>FB</sub> =2V                                         | 7.4  | 8.0  | 8.6  | V    |
| t <sub>OVP</sub>    | Protection                                 | Blanking Time <sup>(11)</sup> |                                                                                    | 1.0  | 1.7  | 2.4  | μs   |
| TOTAL DE            | VICE SECTION                               | 1                             | 7                                                                                  |      |      | •    |      |
| I <sub>OP</sub>     | Operating Sup<br>(Control Part 0           |                               | V <sub>CC</sub> = 13V, V <sub>FB</sub> =0V                                         | 1    | 3    | 5    | mA   |
| I <sub>START</sub>  | Start Current                              |                               | $V_{CC}$ = 10V<br>(before V <sub>CC</sub> reaches V <sub>START</sub> )             | 350  | 450  | 550  | μA   |
| I <sub>CH</sub>     | Startup Charg                              | ing Current                   | $V_{CC}$ = 0V, $V_{STR}$ = minimum 50V                                             | 0.65 | 0.85 | 1.00 | mA   |
| V <sub>STR</sub>    | Minimum V <sub>STI</sub>                   | <sub>R</sub> Supply Voltage   |                                                                                    |      | 26   |      | V    |

#### Notes:

11. Guaranteed by design, but not tested in production.

12. Includes gate turn-on time.

| <b>Comparison Between I</b> | FSDM0x65RNB and FSQ-Series |
|-----------------------------|----------------------------|
|-----------------------------|----------------------------|

| Function                | FSDM0x65RE                  | FSQ-Series                                         | FSQ-Series Advantages                                                                                                                     |
|-------------------------|-----------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Operation Method        | Constant<br>Frequency PWM   | Quasi-Resonant<br>Operation                        | <ul> <li>Improved efficiency by valley switching</li> <li>Reduced EMI noise</li> <li>Reduced components to detect valley point</li> </ul> |
| EMI Reduction           | Frequency<br>Modulation     | Reduce EMI Noise                                   | <ul> <li>Valley switching</li> <li>Inherent frequency modulation</li> <li>Alternate valley switching</li> </ul>                           |
| Hybrid Control          |                             | CCM or AVS<br>Based on Load<br>and Input Condition | Improves efficiency by introducing hybrid control                                                                                         |
| Burst-Mode<br>Operation | Burst-Mode<br>Operation     | Advanced<br>Burst-Mode<br>Operation                | Improved standby power by AVS in burst-mode                                                                                               |
| Strong Protections      | OLP, OVP                    | OLP, OVP,<br>AOCP, OSP                             | <ul> <li>Improved reliability through precise AOCP</li> <li>Improved reliability through precise OSP</li> </ul>                           |
| TSD                     | 145°C without<br>Hysteresis | 140°C with 60°C<br>Hysteresis                      | <ul> <li>Stable and reliable TSD operation</li> <li>Converter temperature range</li> </ul>                                                |







#### **Functional Description**

**1. Startup:** At startup, an internal high-voltage current source supplies the internal bias and charges the external capacitor ( $C_a$ ) connected to the  $V_{CC}$  pin, as illustrated in Figure 22. When  $V_{CC}$  reaches 12V, the FPS<sup>TM</sup> begins switching and the internal high-voltage current source is disabled. The FPS continues its normal switching operation and the power is supplied from the auxiliary transformer winding unless  $V_{CC}$  goes below the stop voltage of 8V.



Figure 22. Startup Circuit

2. Feedback Control: FPS employs current-mode control, as shown in Figure 23. An opto-coupler (such as the FOD817A) and shunt regulator (such as the KA431) are typically used to implement the feedback network. Comparing the feedback voltage with the voltage across the R<sub>sense</sub> resistor makes it possible to control the switching duty cycle. When the reference pin voltage of the shunt regulator exceeds the internal reference voltage of 2.5V, the opto-coupler LED current increases, pulling down the feedback voltage and reducing the duty cycle. This typically happens when the input voltage is increased or the output load is decreased.

**2.1 Pulse-by-Pulse Current Limit:** Because currentmode control is employed, the peak current through the SenseFET is limited by the inverting input of PWM comparator ( $V_{FB}^*$ ), as shown in Figure 23. Assuming that the 0.9mA current source flows only through the internal resistor (3R + R = 2.8k), the cathode voltage of diode D2 is about 2.5V. Since D1 is blocked when the feedback voltage ( $V_{FB}$ ) exceeds 2.5V, the maximum voltage of the cathode of D2 is clamped at this voltage, clamping  $V_{FB}^*$ . Therefore, the peak value of the current through the SenseFET is limited. **2.2 Leading-Edge Blanking (LEB):** At the instant the internal SenseFET is turned on, a high-current spike usually occurs through the SenseFET, caused by primary-side capacitance and secondary-side rectifier reverse recovery. Excessive voltage across the  $R_{sense}$  resistor would lead to incorrect feedback operation in the current-mode PWM control. To counter this effect, the FPS employs a leading-edge blanking (LEB) circuit. This circuit inhibits the PWM comparator for a short time ( $t_{LEB}$ ) after the SenseFET is turned on.



Figure 23. Pulse-Width-Modulation (PWM) Circuit

**3. Synchronization:** The FSQ-series employs a quasiresonant switching technique to minimize the switching noise and loss. The basic waveforms of the quasiresonant converter are shown in Figure 24. To minimize the MOSFET's switching loss, the MOSFET should be turned on when the drain voltage reaches its minimum value, which is indirectly detected by monitoring the V<sub>CC</sub> winding voltage, as shown in Figure 24.





The switching frequency is the combination of blank time (t<sub>B</sub>) and detection time window (t<sub>W</sub>). In case of a heavy load, the sync voltage remains flat after t<sub>B</sub> and waits for valley detection during t<sub>W</sub>. This leads to a low switching frequency not suitable for heavy loads. To correct this drawback, additional timing is used. The timing conditions are described in Figures 25, 26, and 27. When the V<sub>sync</sub> remains flat higher than 4.4V at the end of t<sub>B</sub> that is t<sub>X</sub>, the next switching cycle starts after internal delay time from t<sub>X</sub>. In the second case, the next switching occurs on the valley when the V<sub>sync</sub> goes below 4.4V within t<sub>B</sub>. Once V<sub>sync</sub> detects the first valley within t<sub>B</sub>, the other switching cycle follows classical QRC operation.





Figure 27. After V<sub>sync</sub> Finds First Valley

4. Protection Circuits: The FSQ-series has several self-protective functions, such as Overload Protection (OLP), Abnormal Over-Current Protection (AOCP), Over-Voltage Protection (OVP), and Thermal Shutdown (TSD). All the protections are implemented as autorestart mode. Once the fault condition is detected, switching is terminated and the SenseFET remains off. This causes  $V_{CC}$  to fall. When  $V_{CC}$  falls down to the Under-Voltage Lockout (UVLO) stop voltage of 8V, the protection is reset and the startup circuit charges the  $V_{CC}$  capacitor. When the  $V_{CC}$  reaches the start voltage of 12V, normal operation resumes. If the fault condition is not removed, the SenseFET remains off and V<sub>CC</sub> drops to stop voltage again. In this manner, the auto-restart can alternately enable and disable the switching of the power SenseFET until the fault condition is eliminated. Because these protection circuits are fully integrated into the IC without external components, the reliability is improved without increasing cost.





© 2008 Fairchild Semiconductor Corporation FSQ0765RQ Rev. 1.0.1

4.1 Overload Protection (OLP): Overload is defined as the load current exceeding its normal level due to an unexpected abnormal event. In this situation, the protection circuit should trigger to protect the SMPS. However, even when the SMPS is in the normal operation, the overload protection circuit can be triggered during the load transition. To avoid this undesired operation, the overload protection circuit is designed to trigger only after a specified time to determine whether it is a transient situation or a true overload situation. Because of the pulse-by-pulse current limit capability, the maximum peak current through the SenseFET is limited, and therefore the maximum input power is restricted with a given input voltage. If the output consumes more than this maximum power, the output voltage  $(V_{O})$  decreases below the set voltage. This reduces the current through the optocoupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage (V<sub>FB</sub>). If V<sub>FB</sub> exceeds 2.5V, D1 is blocked and the  $5\mu A$ current source starts to charge CB slowly up to V<sub>CC</sub>. In this condition, V<sub>FB</sub> continues increasing until it reaches 6V, when the switching operation is terminated, as shown in Figure 29. The delay time for shutdown is the time required to charge  $C_{FB}$  from 2.5V to 6V with 5µA. A 20 ~ 50ms delay time is typical for most applications.



**Figure 29. Overload Protection** 

4.2 Abnormal Over-Current Protection (AOCP): When the secondary rectifier diodes or the transformer pins are shorted, a steep current with extremely high di/dt can flow through the SenseFET during the LEB time. Even though the FSQ-series has overload protection, it is not enough to protect the FSQ-series in that abnormal case, since severe current stress is imposed on the SenseFET until OLP triggers. The FSQ-series has an internal AOCP circuit shown in Figure 30. When the gate turn-on signal is applied to the power SenseFET, the AOCP Datablock is enabled and monitors the current through the sensing resistor. The voltage across the resistor is compared with a preset AOCP level. If the sensing resistor voltage is greater than the AOCP level, the set signal is applied to the latch, resulting in the shutdown of the SMPS.



Figure 30. Abnormal Over-Current Protection

**4.3 Output-Short Protection (OSP):** If the output is shorted, steep current with extremely high di/dt can flow through the SenseFET during the LEB time. Such a steep current brings high voltage stress on the drain of SenseFET when turned off. To protect the device from such an abnormal condition, OSP is included in the FSQ-series. It is comprised of detecting V<sub>FB</sub> and SenseFET turn-on time. When the V<sub>FB</sub> is higher than 2V and the SenseFET turn-on time is lower than 1.2µs, the FPS recognizes this condition as an abnormal error and shuts down PWM switching until V<sub>CC</sub> reaches V<sub>start</sub> again. An abnormal condition output short is shown in Figure 31.





**4.4 Over-Voltage Protection (OVP):** If the secondaryside feedback circuit malfunctions or a solder defect causes an opening in the feedback path, the current through the opto-coupler transistor becomes almost zero. Then,  $V_{FB}$  climbs up in a similar manner to the overload situation, forcing the preset maximum current to be supplied to the SMPS until the overload protection triggers. Because more energy than required is provided to the output, the output voltage may exceed the rated voltage before the overload protection triggers, resulting in the breakdown of the devices in the secondary side. To prevent this situation, an OVP circuit is employed. In general, the peak voltage of the sync signal is proportional to the output voltage and the FSQ-series uses a sync signal instead of directly monitoring the output voltage. If the sync signal exceeds 8V, an OVP is triggered, shutting down the SMPS. To avoid undesired triggering of OVP during normal operation, there are two points to be considered, which are depicted in Figure 32. One is at the peak voltage of the sync signal should be designed below 6V and the other is that the spike of the sync pin should be as low as possible; not to get longer than  $t_{OVP}$  by decreasing the leakage inductance shown at  $V_{CC}$  winding coil.



Figure 32. OVP Triggering

**4.5 Thermal Shutdown with Hysteresis (TSD):** The SenseFET and the control IC are built in one package. This allows the control IC to detect abnormally high temperature of the SenseFET. If the temperature exceeds approximately 140°C, the thermal shutdown triggers IC shutdown. The IC recovers its operation when the junction temperature decreases 60°C from TSD temperature and V<sub>CC</sub> reaches startup voltage (V<sub>start</sub>).

**5. Soft-Start:** The FPS has an internal soft-start circuit that increases PWM comparator inverting input voltage with the SenseFET current slowly after it starts up. The typical soft-start time is 17.5ms. The pulse width to the power switching device is progressively increased to establish the correct working conditions for transformers, inductors, and capacitors. The voltage on the output Datacapacitors is progressively increased with the intention of smoothly establishing the required output voltage. This mode helps prevent transformer saturation and reduces stress on the secondary diode during startup.

**6. Burst Operation:** To minimize power dissipation in standby mode, the FPS enters burst-mode operation. As the load decreases, the feedback voltage decreases. As shown in Figure 33, the device automatically enters burst-mode when the feedback voltage drops below  $V_{BURL}$  (350mV). At this point, switching stops and the output voltages start to drop at a rate dependent on standby current load. This causes the feedback voltage to rise. Once it passes  $V_{BURH}$  (550mV), switching resumes. The feedback voltage then falls and the process repeats. Burst-mode operation alternately enables and disables switching of the power SenseFET, thereby reducing switching loss in standby mode.



#### Figure 33. Waveforms of Burst Operation

**7. Switching Frequency Limit:** To minimize switching loss and Electromagnetic Interference (EMI), the MOSFET turns on when the drain voltage reaches its minimum value in quasi-resonant operation. However, this causes switching frequency to increases at light load conditions. As the load decreases or input voltage increases, the peak drain current diminishes and the switching frequency increases. This results in severe switching losses at light-load condition, as well as intermittent switching and audible noise. These problems create limitations for the quasi-resonant converter topology in a wide range of applications.

To overcome these problems, FSQ-series employs a frequency-limit function, as shown in Figures 34 and 35. Once the SenseFET is turned on, the next turn-on is prohibited during the blanking time  $(t_B)$ . After the blanking time, the controller finds the valley within the detection time window  $(t_W)$  and turns on the MOSFET, as shown in Figures 34 and Figure 35 (Cases A, B, and C).

If no valley is found during  $t_{W}$ , the internal SenseFET is forced to turn on at the end of  $t_W$  (Case D). Therefore, the devices have a minimum switching frequency of 48kHz and a maximum switching frequency of 67kHz.



Figure 34. QRC Operation with Limited Frequency

8. AVS (Alternating Valley Switching): Due to the quasi-resonant operation with limited frequency, the switching frequency varies depending on input voltage, load transition, and so on. At high input voltage, the switching on time is relatively small compared to low input voltage. The input voltage variance is small and the switching frequency modulation width becomes small. To improve the EMI performance, AVS is enabled when input voltage is high and the switching on time is small.

Internally, quasi-resonant operation is divided into two categories; one is first-valley switching and the other is second-valley switching after blanking time. In AVS, two successive occurrences of first-valley switching and the other two successive occurrences of second-valley switching is alternatively selected to maximize frequency modulation. As depicted in Figure 35, the switching frequency hops when the input voltage is high. The internal timing diagram of AVS is described in Figure 36.







16

© 2008 Fairchild Semiconductor Corporation FSQ0765RQ Rev. 1.0.1

FSQ0765RQ — Green-Mode Farichild Power Switch (FPS ™) for Quasi-Resonant Operation

### **PCB Layout Guide**

Due to the combined scheme, FPS shows better noise immunity than conventional PWM controller and MOSFET discrete solution. Further more are internal drain current sense eliminates the possibility of noise generation caused by a sensing resistor. There are some recommendations for PCB layout to enhance noise immunity and suppress natural noise inevitable in powerhandling components.

There are typically two grounds in the conventional SMPS: power ground and signal ground. The power ground is the ground for primary input voltage and power, while the signal ground is ground for PWM controller. In FPS, those two grounds share the same pin, GND. Normally the separate grounds do not share the same trace and meet only at one point, the GND pin. More, wider patterns for both grounds are good for large currents by decreasing resistance.

Capacitors at the VCC and FB pins should be as close as possible to the corresponding pins to avoid noise from the switching device. Sometimes Mylar® or ceramic capacitors with electrolytic for  $V_{CC}$  are better for smooth operation. The ground of these capacitors needs to connect to the signal ground (not power ground).

The cathode of the snubber diode should be close to the drain pin to minimize stray inductance. The Y-capacitor between primary and secondary should be directly connected to the power ground of DC link to maximize surge immunity.

Because the voltage range of feedback and sync line is small, it is affected by the noise of the drain pin. Those traces should not draw across or close to the drain line.

When the heat sink is connected to the ground, it should be connected to the power ground. If possible, avoid using jumper wires for power ground and drain.



Figure 37. Recommended PCB Layout

www.DataSheet4U.com

Mylar® is a registered trademark of DuPont Teijin Films.

## Package Dimensions







MOLD FLASH, AND TIE BAR EXTRUSIONS D) LEADFORM OPTION A

2.74 2.34

6.90 6.50

R0.55

2,4,6

R0.55

(0.70)

(13.05)

(7.15)

(0.48)

3.06

1,3,5

0.60

3.48

24.00 23.00

MKT-TO220A06revB

#### Figure 38. 6-Lead, TO-220 Package

<sup>10</sup> Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings:

http://www.fairchildsemi.com/packaging/.



#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

As used herein:

- Life support devices or systems are devices or systems which, (a) are
  intended for surgical implant into the body or (b) support or sustain life,
  and (c) whose failure to perform when properly used in accordance
  with instructions for use provided in the labeling, can be reasonably
  expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors who are full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

| DataSI | Datasheet Identification | Product Status        | Definition                                                                                                                                                                                             |
|--------|--------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Datasi | Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in<br>any manner without notice.                                                                       |
|        | Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |
|        | No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes<br>at any time without notice to improve the design.                                               |
|        | Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                    |

Rev. 140