Data Sheet May 2000 File Number 4853.1 # Radiation Hardened, SEGR Resistant N-Channel Power MOSFET Intersil Star\*Power Rad Hard MOSFETs have been specifically developed for high performance applications in a commercial or military space environment. Star\*Power MOSFETs offer the system designer both extremely low r<sub>DS(ON)</sub> and Gate Charge allowing the development of low loss Power Subsystems. Star\*Power Gold FETs combine this electrical capability with total dose radiation hardness up to 100K RADs while maintaining the guaranteed performance for SEE (Single Event Effects) which the Intersil FS families have always featured. The Intersil family of Star\*Power FETs includes a series of devices in various voltage, current and package styles. The portfolio consists of Star\*Power and Star\*Power Gold products. Star\*Power FETs are optimized for total dose and r<sub>DS(ON)</sub> while exhibiting SEE capability at full rated voltage up to an LET of 37. Star\*Power Gold FETs have been optimized for SEE and Gate Charge combining SEE performance to 80% of the rated voltage for an LET of 82 with extremely low gate charge characteristics. This MOSFET is an enhancement-mode silicon-gate power field effect transistor of the vertical DMOS (VDMOS) structure. It is specifically designed and processed to be radiation tolerant. The MOSFET is well suited for applications exposed to radiation environments such as switching regulation, switching converters, power distribution, motor drives and relay drivers as well as other power control and conditioning applications. As with conventional MOSFETs these Radiation Hardened MOSFETs offer ease of voltage control, fast switching speeds and ability to parallel switching devices. Reliability screening is available as either TXV, or Space equivalent of MIL-S-19500. Formerly available as type TA45230W. # **Ordering Information** | RAD LEVEL | SCREENING LEVEL | PART NUMBER/BRAND | |-----------|---------------------|-------------------| | 10K | Engineering Samples | FSGYE230D1 | | 100K | TXV | FSGYE230R3 | | 100K | Space | FSGYE230R4 | #### **Features** - 12A, 200V, $r_{DS(ON)} = 0.150\Omega$ - UIS Rated - · Total Dose - Meets Pre-RAD Specifications to 100K RAD (Si) - · Single Event - Safe Operating Area Curve for Single Event Effects - SEE Immunity for LET of 82MeV/mg/cm<sup>2</sup> with V<sub>DS</sub> up to 80% of Rated Breakdown and V<sub>GS</sub> of 5V Off-Bias - · Dose Rate - Typically Survives 3E9 RAD (Si)/s at 80% BV<sub>DSS</sub> - Typically Survives 2E12 if Current Limited to IAS - Photo Current - 3.0nA Per-RAD (Si)/s Typically - Neutron - Maintain Pre-RAD Specifications for 1E13 Neutrons/cm<sup>2</sup> - Usable to 1E14 Neutrons/cm<sup>2</sup> # Symbol ### **Packaging** SMD.5 1-888-INTERSIL or 321-724-7143 | Intersil and Design is a trademark of Intersil Corporation. | Copyright © Intersil Corporation 2000 ## FSGYE230R # **Absolute Maximum Ratings** $T_C = 25^{\circ}C$ , Unless Otherwise Specified | | FSGYE230R | UNITS | |---------------------------------------------------------------|------------|-------| | Drain to Source Voltage | 200 | V | | Drain to Gate Voltage ( $R_{GS} = 20k\Omega$ ) $V_{DGR}$ | 200 | V | | Continuous Drain Current | | | | $T_C = 25^{\circ}C$ $I_D$ | 12 | Α | | $T_C = 100^{\circ}C$ | 7 | Α | | Pulsed Drain Current | 40 | Α | | Gate to Source Voltage | ±30 | V | | Maximum Power Dissipation | | | | $T_C = 25^{\circ}C$ $P_T$ | 42 | W | | $T_C = 100^{\circ}C$ $P_T$ | 17 | W | | Linear Derating Factor | 0.33 | W/oC | | Single Pulsed Avalanche Current, L = 100μH, (See Test Figure) | 36 | Α | | Continuous Source Current (Body Diode) | 12 | Α | | Pulsed Source Current (Body Diode) | 40 | Α | | Operating and Storage Temperature | -55 to 150 | °C | | Lead Temperature (During Soldering) | 300 | °C | | Weight (Typical) | 1.0 (Typ) | g | | | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. # $\textbf{Electrical Specifications} \hspace{0.3cm} \textbf{T}_{C} = 25^{o}\text{C, Unless Otherwise Specified}$ | PARAMETER | SYMBOL | TEST CO | MIN | TYP | MAX | UNITS | | |-------------------------------------|-------------------------|---------------------------------------------------------|------------------------------------|-----|-------|-------|------| | Drain to Source Breakdown Voltage | BV <sub>DSS</sub> | $I_D = 1mA$ , $V_{GS} = 0V$ | | 200 | - | - | V | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ | $T_{C} = -55^{\circ}C$ | - | - | 5.5 | V | | | | $I_D = 1mA$ | $T_C = 25^{\circ}C$ | 2.0 | - | 4.5 | V | | | | | $T_{C} = 125^{\circ}C$ | 1.0 | - | - | V | | | V <sub>DS</sub> = 160V, | T <sub>C</sub> = 25°C | - | - | 25 | μΑ | | | | | $V_{GS} = 0V$ | $T_{C} = 125^{\circ}C$ | - | - | 250 | μΑ | | Gate to Source Leakage Current | I <sub>GSS</sub> | $V_{GS} = \pm 30V$ | $T_{C} = 25^{\circ}C$ | - | - | 100 | nA | | | | | $T_{C} = 125^{\circ}C$ | - | - | 200 | nA | | Drain to Source On-State Voltage | V <sub>DS(ON)</sub> | V <sub>GS</sub> = 12V, I <sub>D</sub> = 12 | A | - | - | 1.86 | V | | Drain to Source On Resistance | r <sub>DS(ON)12</sub> | I <sub>D</sub> = 7A, | T <sub>C</sub> = 25 <sup>o</sup> C | - | 0.120 | 0.150 | Ω | | | | $V_{GS} = 12V$ $T_{C} = 125^{\circ}C$ | | - | - | 0.285 | Ω | | Turn-On Delay Time | t <sub>d(ON)</sub> | V <sub>DD</sub> = 100V, I <sub>D</sub> = 12A, | | - | - | 20 | ns | | Rise Time | t <sub>r</sub> | $R_L = 8.3\Omega, V_{GS} = 1.0$<br>$R_{GS} = 7.5\Omega$ | 2V, | - | - | 25 | ns | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | 1KGS = 7.322 | | - | - | 30 | ns | | Fall Time | t <sub>f</sub> | | | - | - | 15 | ns | | Total Gate Charge | Q <sub>g(12)</sub> | V <sub>GS</sub> = 0V to 12V | V <sub>DD</sub> = 100V, | - | 26 | 28 | nC | | Gate Charge Source | Q <sub>gs</sub> | | I <sub>D</sub> = 12A | - | 10 | 12 | nC | | Gate Charge Drain | Q <sub>gd</sub> | | | - | 8 | 10 | nC | | Gate Charge at 20V | Q <sub>g(20)</sub> | V <sub>GS</sub> = 0V to 20V | | - | 40 | - | nC | | Threshold Gate Charge | Q <sub>g(TH)</sub> | V <sub>GS</sub> = 0V to 2V | | - | 3 | - | nC | | Plateau Voltage | V <sub>(PLATEAU)</sub> | I <sub>D</sub> = 12A, V <sub>DS</sub> = 15V | | - | 7 | - | V | | Input Capacitance | C <sub>ISS</sub> | $V_{DS} = 25V$ , $V_{GS} = 0V$ , $f = 1MHz$ | | - | 1300 | - | pF | | Output Capacitance | Coss | | | - | 230 | - | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | - | 8 | - | pF | | Thermal Resistance Junction to Case | $R_{ heta JC}$ | | | - | - | 3.0 | °C/W | ### FSGYE230R ## **Source to Drain Diode Specifications** | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------|-----------------|--------------------------------------------|-----|-----|-----|-------| | Forward Voltage | V <sub>SD</sub> | I <sub>SD</sub> = 12A | - | - | 1.2 | V | | Reverse Recovery Time | t <sub>rr</sub> | $I_{SD} = 12A$ , $dI_{SD}/dt = 100A/\mu s$ | - | - | 210 | ns | | Reverse Recovery Charge | Q <sub>RR</sub> | | - | 1.4 | - | μC | ## Electrical Specifications up to 100K RAD $T_C = 25^{\circ}C$ , Unless Otherwise Specified | PARAMETER | | SYMBOL | TEST CONDITIONS | MIN | MAX | UNITS | |---------------------------------|--------------|-----------------------|---------------------------------------------|-----|-------|-------| | Drain to Source Breakdown Volts | (Note 3) | BV <sub>DSS</sub> | V <sub>GS</sub> = 0, I <sub>D</sub> = 1mA | 200 | - | V | | Gate to Source Threshold Volts | (Note 3) | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 1mA$ | 2.0 | 4.5 | V | | Gate to Body Leakage | (Notes 2, 3) | I <sub>GSS</sub> | $V_{GS} = \pm 30V, V_{DS} = 0V$ | - | 100 | nA | | Zero Gate Leakage | (Note 3) | I <sub>DSS</sub> | V <sub>GS</sub> = 0, V <sub>DS</sub> = 160V | - | 25 | μΑ | | Drain to Source On-State Volts | (Notes 1, 3) | V <sub>DS(ON)</sub> | V <sub>GS</sub> = 12V, I <sub>D</sub> = 12A | - | 1.86 | V | | Drain to Source On Resistance | (Notes 1, 3) | r <sub>DS(ON)12</sub> | V <sub>GS</sub> = 12V, I <sub>D</sub> = 7A | - | 0.150 | Ω | #### NOTES: - 1. Pulse test, 300µs Max. - 2. Absolute value. - 3. In situ Gamma bias must be sampled for both $V_{GS}$ = 12V, $V_{DS}$ = 0V and $V_{GS}$ = 0V, $V_{DS}$ = 80% BV<sub>DSS</sub>. ## Single Event Effects (SEB, SEGR) Note 4 | | | EN | IVIRONMENT (NOTE | 5) | APPLIED | (NOTE 6) | |------------------------------------------|--------|----------------|-------------------------|----------------------|-----------------------------|-------------------------------------| | TEST | SYMBOL | ION<br>SPECIES | TYPICAL LET (MeV/mg/cm) | TYPICAL<br>RANGE (μ) | V <sub>GS</sub> BIAS<br>(V) | MAXIMUM<br>V <sub>DS</sub> BIAS (V) | | Single Event Effects Safe Operating Area | SEESOA | Br | 37 | 36 | -20 | 200 | | | | I | 60 | 32 | -10 | 200 | | | | Au | 82 | 28 | -5 | 160 | | | | Au | 82 | 28 | -10 | 120 | #### NOTES: - 4. Testing conducted at Brookhaven National Labs. - 5. Fluence = $1E5 \text{ ions/cm}^2 \text{ (typical)}, T = <math>25^{\circ}\text{C}$ . - 6. Does not exhibit Single Event Burnout (SEB) or Single Event Gate Rupture (SEGR). # Performance Curves Unless Otherwise Specified FIGURE 1. SINGLE EVENT EFFECTS SAFE OPERATING AREA FIGURE 2. TYPICAL SEE SIGNATURE CURVE ## Performance Curves Unless Otherwise Specified (Continued) FIGURE 3. DRAIN INDUCTANCE REQUIRED TO LIMIT GAMMA DOT CURRENT TO IAS FIGURE 4. MAXIMUM CONTINUOUS DRAIN CURRENT vs TEMPERATURE FIGURE 5. FORWARD BIAS SAFE OPERATING AREA FIGURE 6. BASIC GATE CHARGE WAVEFORM FIGURE 7. TYPICAL NORMALIZED r<sub>DS(ON)</sub> vs JUNCTION TEMPERATURE FIGURE 8. TYPICAL OUTPUT CHARACTERISTICS # Performance Curves Unless Otherwise Specified (Continued) FIGURE 9. NORMALIZED MAXIMUM TRANSIENT THERMAL RESPONSE FIGURE 10. UNCLAMPED INDUCTIVE SWITCHING # Test Circuits and Waveforms FIGURE 11. UNCLAMPED ENERGY TEST CIRCUIT FIGURE 12. UNCLAMPED ENERGY WAVEFORMS # Test Circuits and Waveforms (Continued) V<sub>DS</sub> = 50% PULSE WIDTH + 50% FIGURE 13. RESISTIVE SWITCHING TEST CIRCUIT FIGURE 14. RESISTIVE SWITCHING WAVEFORMS ## Screening Information Screening is performed in accordance with the latest revision in effect of MIL-S-19500, (Screening Information Table). ## Delta Tests and Limits (JANTXV Equivalent, JANS Equivalent) T<sub>C</sub> = 25°C, Unless Otherwise Specified | PARAMETER | SYMBOL | TEST CONDITIONS | MAX | UNITS | |---------------------------------|---------------------|------------------------------------|---------------|-------| | Gate to Source Leakage Current | I <sub>GSS</sub> | $V_{GS} = \pm 30V$ | ±20 (Note 7) | nA | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>DS</sub> = 80% Rated Value | ±25 (Note 7) | μΑ | | Drain to Source On Resistance | r <sub>DS(ON)</sub> | $T_C = 25^{\circ}C$ at Rated $I_D$ | ±20% (Note 8) | Ω | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | I <sub>D</sub> = 1.0mA | ±20% (Note 8) | V | #### NOTES: - 7. Or 100% of Initial Reading (whichever is greater). - 8. Of Initial Reading. ## **Screening Information** | TEST | JANTXV EQUIVALENT | JANS EQUIVALENT | |---------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | Unclamped Inductive Switching | V <sub>GS(PEAK)</sub> = 20V, L = 0.1mH; Limit = 36A | $V_{GS(PEAK)} = 20V, L = 0.1mH; Limit = 36A$ | | Thermal Response | $t_H = 10ms; V_H = 15V; I_H = 1A; LIMIT = 74mV$ | $t_H = 10ms; V_H = 15V; I_H = 1A; LIMIT = 74mV$ | | Gate Stress | $V_{GS} = 45V, t = 250\mu s$ | $V_{GS} = 45V, t = 250\mu s$ | | Pind | Optional | Required | | Pre Burn-In Tests (Note 9) | MIL-S-19500 Group A,<br>Subgroup 2 (All Static Tests at 25 <sup>o</sup> C) | MIL-S-19500 Group A,<br>Subgroup 2 (All Static Tests at 25 <sup>o</sup> C) | | Steady State Gate<br>Bias (Gate Stress) | MIL-STD-750, Method 1042, Condition B $V_{GS} = 80\%$ of Rated Value, $T_A = 150^{\circ}\text{C}$ , Time = 48 hours | MIL-STD-750, Method 1042, Condition B<br>V <sub>GS</sub> = 80% of Rated Value,<br>T <sub>A</sub> = 150°C, Time = 48 hours | | Interim Electrical Tests (Note 9) | All Delta Parameters Listed in the Delta Tests and Limits Table | All Delta Parameters Listed in the Delta Tests and Limits Table | | Steady State Reverse<br>Bias (Drain Stress) | MIL-STD-750, Method 1042, Condition A $V_{DS} = 80\%$ of Rated Value, $T_A = 150^{\circ}\text{C}$ , Time = 160 hours | MIL-STD-750, Method 1042, Condition A $V_{DS} = 80\%$ of Rated Value, $T_A = 150^{0}$ C, Time = 240 hours | | PDA | 10% | 5% | | Final Electrical Tests (Note 9) | MIL-S-19500, Group A, Subgroup 2 | MIL-S-19500, Group A, Subgroups 2 and 3 | ## NOTE: 9. Test limits are identical pre and post burn-in. ### **Additional Tests** | PARAMETER | SYMBOL | TEST CONDITIONS | MAX | UNITS | |---------------------|-----------------|------------------------------------|------|-------| | Safe Operating Area | SOA | V <sub>DS</sub> = 160V, t = 10ms | 0.45 | А | | Thermal Impedance | $\Delta V_{SD}$ | $t_H = 100ms; V_H = 25V; I_H = 1A$ | 165 | mV | ## Rad Hard Data Packages - Intersil Power Transistors ### TXV Equivalent # 1. RAD HARD TXV EQUIVALENT - STANDARD DATA PACKAGE - A. Certificate of Compliance - B. Assembly Flow Chart - C. Preconditioning Attributes Data Sheet D. Group A Attributes Data Sheet E. Group B Attributes Data Sheet F. Group C Attributes Data Sheet G. Group D Attributes Data Sheet # 2. RAD HARD TXV EQUIVALENT - OPTIONAL DATA PACKAGE - A. Certificate of Compliance - B. Assembly Flow Chart F. Group C C. Preconditioning - Attributes Data Sheet - Pre and Post Burn-In Read and Record Data D. Group A - Attributes Data SheetE. Group B - Attributes Data Sheet Pre and Post Read and Record Data for Intermittent Operating Life (Subgroup B3) Bond Strength Data (Subgroup B3) Pre and Post High Temperature Operating Life Read and Record Data (Subgroup B6) - Attributes Data Sheet Pre and Post Read and Record Data for Intermittent Operating Life (Subgroup C6) Bond Strength Data (Subgroup C6) G. Group D - Attributes Data Sheet - Pre and Post RAD Read and Record Data ### Class S - Equivalents # 1. RAD HARD "S" EQUIVALENT - STANDARD DATA PACKAGE A. Certificate of Compliance B. Serialization Records C. Assembly Flow Chart D. SEM Photos and Report E. Preconditioning - Attributes Data Sheet HTRB - Hi Temp Gate Stress Post Reverse Bias Data and Delta Data HTRB - Hi Temp Drain Stress Post Reverse Bias Delta Data F. Group A G. Group B H. Group C I. Group D Attributes Data Sheet Attributes Data Sheet Attributes Data Sheet # 2. RAD HARD MAX. "S" EQUIVALENT - OPTIONAL DATA PACKAGE A. Certificate of Compliance B. Serialization Records C. Assembly Flow Chart D. SEM Photos and Report E. Preconditioning - Attributes Data Sheet HTRB - Hi Temp Gate Stress Post Reverse Bias Data and Delta Data HTRB - Hi Temp Drain Stress Post Reverse Bias Delta Data - X-Ray and X-Ray Report F. Group A - Attributes Data Sheet - Subgroups A2, A3, A4, A5 and A7 Data G. Group B - Attributes Data Sheet - Subgroups B1, B3, B4, B5 and B6 Data H. Group C - Attributes Data Sheet - Subgroups C1, C2, C3 and C6 Data I. Group D - Attributes Data Sheet - Pre and Post Radiation Data #### SMD2 #### **3 PAD CERAMIC LEADLESS CHIP CARRIER** | | INCHES | | INCHES MILLIMETERS | | | |----------------|--------|-------|--------------------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.130 | 0.142 | 3.30 | 3.60 | 3 | | b | 0.135 | 0.145 | 3.43 | 3.68 | - | | D | 0.520 | 0.530 | 13.20 | 13.46 | - | | D <sub>1</sub> | 0.435 | 0.445 | 11.05 | 11.30 | - | | D <sub>2</sub> | 0.115 | 0.125 | 2.92 | 3.17 | - | | Е | 0.685 | 0.695 | 17.40 | 17.65 | - | | E <sub>1</sub> | 0.470 | 0.480 | 11.94 | 12.19 | - | | E <sub>2</sub> | 0.152 | 0.162 | 3.86 | 4.11 | - | #### NOTES: - 1. No current JEDEC outline for this package. - 2. Controlling dimension: INCH. - 3. Measurement prior to pre-solder coating the mounting pads. - 4. Revision 3 dated 5-00. All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site www.intersil.com ## Sales Office Headquarters **NORTH AMERICA** Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (321) 724-7000 FAX: (321) 724-7240 **EUROPE** Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 ASIA Intersil (Taiwan) Ltd. 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029