# 21V, 2A/2.5A, 340KHz Synchronous Step-Down DC/DC Converter

### **Description**

The FR9886C is a synchronous step-down DC/DC converter that provides wide 4.5V to 21V input voltage range. There are two packages (SOP-8 & SOP-8(EP)) to support 2A/2.5A continuous output current.

The FR9886C fault protection includes cycle-by-cycle current limit, input UVLO, output over voltage protection and thermal shutdown. Besides, adjustable soft-start function prevents inrush current at turn-on. This device uses current mode control scheme which provides fast transient response. In shutdown mode, the supply current is less than 1µA.

The FR9886C is available in SOP-8 and SOP-8 exposed pad packages. It is RoHS compliant and 100% lead (Pb) free.

### **Pin Assignments**

SO Package (SOP-8)



SP Package (SOP-8 Exposed Pad)



Figure 1. Pin Assignment of FR9886C

#### **Features**

- High Efficiency Synchronous Buck Converter with Low I<sub>SD</sub> (<1µA)</li>
- Low Rds(on) Integrated Power MOSFET
- Wide Input Voltage Range: 4.5V to 21V
- Adjustable Output Voltage from 0.925V to 17.85V
- 2A Output Current (Package: SOP-8)
- 2.5A Output Current (Package: SOP-8(EP))
- Fixed 340KHz Switching Frequency
- Current Mode Operation
- Adjustable Soft-Start
- Cycle-by-Cycle Current Limit
- Input Under Voltage Lockout
- Over-Temperature Protection with Auto Recovery
- SOP-8 and SOP-8 Exposed Pad Packages

### **Applications**

- Set-Top-Box
- DVD,LCD Display
- OLPC, Netbook
- Distributed Power System
- Datacom, XDSL

### **Ordering Information**



# **Typical Application Circuit**



Figure 2.  $C_{\text{IN}}/C_{\text{OUT}}$  use Ceramic Capacitors Application Circuit



Figure 3. C<sub>IN</sub>/C<sub>OUT</sub> use Electrolytic Capacitors Application Circuit

# **Functional Pin Description**

| Pin Name | Pin No. | I/O | Pin Function                                                                                                                                                                              |
|----------|---------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FB       | 5       | 1   | Voltage Feedback Input Pin. Connect FB and V <sub>OUT</sub> with a resistive voltage divider. This IC senses feedback voltage via FB and regulates it at 0.925V.                          |
| VIN      | 2       | ı   | Power Supply Input Pin. Drive this pin by 4.5V to 21V voltage to power on the chip.                                                                                                       |
| SHDN     | 7       | ı   | Enable Input Pin. This pin provides a digital control to turn the converter on or off. Connect VIN with a $100 \mathrm{K}\Omega$ resistor for self-startup.                               |
| GND      | 4       | ı   | Ground Pin. Connect this pin to exposed pad.                                                                                                                                              |
| LX       | 3       | 0   | Power Switching Output. It is the output pin of internal high side NMOS which is the switch to supply power.                                                                              |
| ss       | 8       | 0   | Soft-Start Pin. This pin controls the soft-start period. Connect a capacitor from SS to GND to set the soft start period.                                                                 |
| BST      | 1       | 0   | High Side Gate Drive Boost Pin. A capacitor rating between 10nF to 0.1µF must be connected from this pin to LX. It can boost the gate drive to fully turn on the internal high side NMOS. |
| COMP     | 6       | 0   | Compensation Pin. This pin is used to compensate the regulation control loop. Connect a series RC network from COMP pin to GND.                                                           |

# **Block Diagram**



Figure 4. Block Diagram of FR9886C

# Absolute Maximum Ratings (Note1)

| Supply Voltage V <sub>IN</sub>                                                     | 0.3V to +23V                               |
|------------------------------------------------------------------------------------|--------------------------------------------|
| • Enable Voltage V <sub>SHDN</sub>                                                 | -0.3V to +23V                              |
| • LX Voltage V <sub>LX</sub>                                                       | -1V to V <sub>IN</sub> +0.3V               |
| BST Voltage V <sub>BST</sub>                                                       | $V_{LX}\text{-}0.3V$ to $V_{LX}\text{+}6V$ |
| All Other Pins Voltage                                                             | -0.3V to +6V                               |
| Maximum Junction Temperature (T <sub>J</sub> )                                     | +150°C                                     |
| Storage Temperature (T <sub>S</sub> )                                              | -65°C to +150°C                            |
| • Lead Temperature (Soldering, 10sec.)                                             | +260°C                                     |
| <ul> <li>Power Dissipation @T<sub>A</sub>=25°C, (P<sub>D</sub>) (Note2)</li> </ul> |                                            |
| SOP-8                                                                              | - 1.39W                                    |
| SOP-8 (Exposed Pad)                                                                | 2.08W                                      |
| <ul> <li>Package Thermal Resistance, (θ<sub>JA</sub>)</li> </ul>                   |                                            |
|                                                                                    |                                            |
| SOP-8                                                                              | - 90°C/W                                   |
| SOP-8 (Exposed Pad)                                                                |                                            |
|                                                                                    |                                            |
| SOP-8 (Exposed Pad)                                                                | 60°C/W                                     |
| SOP-8 (Exposed Pad)  • Package Thermal Resistance, (θ <sub>JC</sub> )              | 60°C/W                                     |

Note 1 : Stresses beyond this listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Note 2 : PCB heat sink copper area = 10mm<sup>2</sup>.

### **Recommended Operating Conditions**

# **Electrical Characteristics**

(V<sub>IN</sub>=12V, T<sub>A</sub>=25°C, unless otherwise specified.)

| Parameter                                      | Symbol                  | Cond                                           | ditions           | Min | Тур   | Max  | Unit |
|------------------------------------------------|-------------------------|------------------------------------------------|-------------------|-----|-------|------|------|
| V <sub>IN</sub> Input Supply Voltage           | V <sub>IN</sub>         |                                                |                   | 4.5 |       | 21   | V    |
| V <sub>IN</sub> Quiescent Current              | I <sub>DDQ</sub>        | V <sub>SHDN</sub> =1.8V, V <sub>FB</sub> =1.0V |                   |     | 2     |      | mA   |
| V <sub>IN</sub> Shutdown Supply Current        | I <sub>SD</sub>         | V <sub>SHDN</sub> =0V                          |                   |     |       | 1    | μΑ   |
| Feedback Voltage                               | $V_{FB}$                | 4.5V≦V <sub>IN</sub> ≦2                        | 21V               | 0.9 | 0.925 | 0.95 | V    |
| Feedback OVP Threshold Voltage                 | V <sub>OVP</sub>        |                                                |                   |     | 1.5   |      | V    |
| High-Side MOSFET R <sub>DS</sub> (ON) (Note3)  | R <sub>DS(ON)</sub>     |                                                | SOP-8             |     | 130   |      | mΩ   |
|                                                | , ,                     |                                                | SOP-8 (EP)        |     | 120   |      |      |
| Low-Side MOSFET R <sub>DS</sub> (ON) (Note3)   | R <sub>DS(ON)</sub>     |                                                |                   |     | 110   |      | mΩ   |
| High-Side MOSFET Leakage Current               | I <sub>LX(leak)</sub>   | $V_{\overline{SHDN}}=0V, V$                    | <sub>LX</sub> =0V |     |       | 10   | μA   |
| High-Side MOSFET Current Limit                 | l                       | Minimum                                        | SOP-8             | 2.8 | 4     |      | _    |
| (Note3)                                        | I <sub>LIMIT(HS)</sub>  | Duty                                           | SOP-8 (EP)        | 3.1 | 4.5   |      | A    |
| Low-Side MOSFET Current Limit (Note3)          | I <sub>LIMIT(LS)</sub>  | From Drain to                                  | o Source          |     | 1.5   |      | Α    |
| Current sense to COMP Transconductance (Note3) |                         |                                                |                   |     | 3.5   |      | A/V  |
| Error Amplifier Transconductance (Note3)       |                         | $\Delta I_{COMP} = \pm 1$                      | 0μΑ               |     | 1600  |      | μA/V |
| Error Amplifier Voltage Gain (Note3)           |                         |                                                |                   |     | 400   |      | V/V  |
| Oscillation frequency                          | Fosc                    |                                                |                   | 290 | 340   | 420  | KHz  |
| Short Circuit Oscillation Frequency            | F <sub>OSC(short)</sub> | V <sub>FB</sub> =0V                            |                   |     | 110   |      | KHz  |
| Maximum Duty Cycle                             | D <sub>MAX</sub>        | V <sub>FB</sub> =0.8V                          |                   |     | 90    |      | %    |
| Minimum On Time (Note3)                        | T <sub>MIN</sub>        |                                                |                   |     | 100   |      | ns   |
| Input UVLO Threshold                           | V <sub>UVLO(Vth)</sub>  | V <sub>IN</sub> Rising                         |                   |     | 4.3   |      | V    |
| Under Voltage Lockout Threshold<br>Hysteresis  | V <sub>UVLO(HYS)</sub>  |                                                |                   |     | 400   |      | mV   |
| Soft-Start Current                             | I <sub>SS</sub>         | V <sub>SS</sub> =0V                            |                   |     | 6     |      | μA   |
| Soft-Start Period                              | T <sub>SS</sub>         | C <sub>SS</sub> =0.1µF                         |                   |     | 15    |      | ms   |
| SHDN Input Low Voltage                         | V <sub>SHDN(L)</sub>    |                                                |                   |     |       | 0.4  | V    |
| SHDN Input High Voltage                        | V <sub>SHDN(H)</sub>    |                                                |                   | 2   |       |      | V    |
| SHDN Input Current                             | I <sub>SHDN</sub>       | V <sub>SHDN</sub> =2V                          |                   |     | 2     |      | μΑ   |
| Thermal Shutdown Threshold (Note3)             | T <sub>SD</sub>         |                                                |                   |     | 170   |      | °C   |

Note 3: Not production tested.

# **Typical Performance Curves**

 $V_{IN}$ =12V,  $V_{OUT}$ =3.3V, C1=10 $\mu$ F x 2, C2=22 $\mu$ F x 2, L1=10 $\mu$ H, TA=+25°C, unless otherwise noted.



100 95 90 85 80 Efficiency 75 70 65 **VOUT = 1.2V** 60 55 50 1 1.3 1.6 Load Current (A) 0.1 0.7

Figure 5. Efficiency vs. Loading (SOP-8)

Figure 6. Efficiency vs. Loading (SOP-8 Exposed Pad)





Figure 7. Efficiency vs. Loading (SOP-8)

Figure 8. Efficiency vs. Loading (SOP-8 Exposed Pad)





Figure 9. Efficiency vs. Loading (SOP-8)

Figure 10. Efficiency vs. Loading (SOP-8 Exposed Pad)

# **Typical Performance Curves (Continued)**

 $V_{IN}$ =12V,  $V_{OUT}$ =3.3V, C1=10 $\mu$ F x 2, C2=22 $\mu$ F x 2, L1=10 $\mu$ H, TA=+25°C, unless otherwise noted.



380 370 360 350 350 330 330 320 310 300 290 280 -40 -20 0 20 40 60 80 100 Temperature ( Degrees C )

Figure 11. Feedback Voltage vs. Temperature

Figure 12. Frequency vs. Temperature





Figure 13. DC Ripple Waveform

Figure 14. DC Ripple Waveform





Figure 15. Startup Through SHDN Waveform

Figure 16. Startup Through SHDN Waveform

### **Typical Performance Curves (Continued)**

 $V_{IN}$ =12V,  $V_{OUT}$ =3.3V, C1=10 $\mu$ F x 2, C2=22 $\mu$ F x 2, L1=10 $\mu$ H, TA=+25°C, unless otherwise noted.



Figure 17. Shutdown Through SHDN Waveform



Figure 18. Shutdown Through SHDN Waveform



Figure 19. Load Transient Waveform



Figure 20. Short Circuit Test

### **Function Description**

The FR9886C is a high efficiency and constant frequency current mode step-down synchronous DC/DC converter. It has integrated high-side (130m $\Omega$ , typ) and low-side (110m $\Omega$ , typ) power switches. There are two packages (SOP-8 & SOP-8(EP)) to support 2A/2.5A continuous output current. It regulates input voltage from 4.5V to 21V and down to an output voltage as low as 0.925V.

#### **Control Loop**

During normal operation, the output voltage is sensed at FB pin by a resistive voltage divider and amplified through the error amplifier. The voltage of error amplifier output pin -- COMP is compared to the switch current to control the RS latch. At each cycle, the high side NMOS will be turned on when the oscillator sets the RS latch and turned off when current comparator resets the RS latch. When the load current increases, the FB pin voltage will drop below 0.925V, and it will cause the COMP voltage increasing until average inductor current arrives at new load current.

#### **Enable**

The FR9886C  $\overline{SHDN}$  pin provides digital control to turn on/turn off the regulator. When the voltage of  $\overline{SHDN}$  exceeds the threshold voltage, the regulator will start the soft start function. If the  $\overline{SHDN}$  pin voltage is below the shutdown threshold voltage, the regulator will turn into shutdown mode and shutdown current will be smaller than 1µA. For auto start-up operation, connect  $\overline{SHDN}$  to VIN through a 100K $\Omega$  resistor.

#### **Soft Start**

The FR9886C employs adjustable soft start function to reduce input inrush current during start up. When the device turns on, a  $6\mu A$  current will begin to charge the capacitor which is connected from SS pin to GND. The equation for the soft start time is shown as below:

$$T_{SS}(ms) = \frac{C_{SS}(nF) \times V_{FB}}{I_{SS}(\mu A)}$$

The  $V_{FB}$  voltage is 0.925V and the  $I_{SS}$  current is  $6\mu A$ . If a 0.1 $\mu F$  capacitor is connected from SS pin to GND, the soft start time will be 15ms.

#### **Output Over Voltage Protection**

When the FB pin voltage exceeds 1.5V, the output over voltage protection function will be triggered and turn off the high-side/low-side MOSFET.

#### Input Under Voltage Lockout

When the FR9886C is power on, the internal circuits will be held inactive until  $V_{\text{IN}}$  voltage exceeds the input UVLO threshold voltage. And the regulator will be disabled when  $V_{\text{IN}}$  is below the input UVLO threshold voltage. The hysteretic of the UVLO comparator is 250mV (typ).

#### **Short Circuit Protection**

The FR9886C provides short circuit protection function to prevent the device damage from short condition. When the short condition occurs and the feedback voltage drops lower than 0.4V, the oscillator frequency will be reduced to 110KHz to prevent the inductor current increasing beyond the current limit. In the meantime, the current limit will also be reduced to lower the short current. Once the short condition is removed, the frequency and current limit will return to normal.

#### **Over Current Protection**

The FR9886C over current protection function is implemented by using cycle-by-cycle current limit architecture. The inductor current is monitored by measuring the high-side MOSFET series sense resistor voltage. When the load current increases, the inductor current will also increase. When the peak inductor current reaches the current limit threshold, the output voltage will start to drop. When the over current condition is removed, the output voltage will return to the regulated value.

#### **Over Temperature Protection**

The FR9886C incorporates an over temperature protection circuit to protect itself from overheating. When the junction temperature exceeds the thermal shutdown threshold temperature, the regulator will be shutdown. And the hysteretic of the over temperature protection is 60°C (typ).

#### Compensation

The stability of the feedback circuit is controlled by COMP pin. The compensation value of the application circuit is optimized for particular requirements. If different conversions are required, some of the components may need to be changed to ensure stability.

### **Application Information**

#### **Output Voltage Setting**

The output voltage  $V_{\text{OUT}}$  is set by using a resistive divider from the output to FB. The FB pin regulated voltage is 0.925V. Thus the output voltage is:

$$V_{OUT} = 0.925V \times \left(1 + \frac{R1}{R2}\right)$$

Table 2 lists recommended values of R1 and R2 for most used output voltage.

Table 2 Recommended Resistance Values

| V <sub>out</sub> | R1     | R2   |  |  |
|------------------|--------|------|--|--|
| 5V               | 44.2kΩ | 10kΩ |  |  |
| 3.3V             | 26.1kΩ | 10kΩ |  |  |
| 2.5V             | 16.9kΩ | 10kΩ |  |  |
| 1.8V             | 9.53kΩ | 10kΩ |  |  |
| 1.2V             | 3kΩ    | 10kΩ |  |  |

Place resistors R1 and R2 close to FB pin to prevent stray pickup.

#### **Input Capacitor Selection**

The use of the input capacitor is filtering the input voltage ripple and the MOSFETS switching spike voltage. Because the input current to the step-down converter is discontinuous, the input capacitor is required to supply the current to the converter to keep the DC input voltage. The capacitor voltage rating should be 1.25 to 1.5 times greater than the maximum input voltage. The input capacitor ripple current RMS value is calculated as:

$$I_{IN(RMS)} = I_{OUT} \times \sqrt{D \times (1-D)}$$

$$D = \frac{V_{OUT}}{V_{IN}}$$

Where D is the duty cycle of the power MOSFET.

This function reaches the maximum value at D=0.5 and the equivalent RMS current is equal to  $I_{OUT}/2$ . The following diagram is the graphical representation of above equation.



A low ESR capacitor is required to keep the noise minimum. Ceramic capacitors are better, but tantalum or low ESR electrolytic capacitors may also suffice. When using tantalum or electrolytic capacitors, a  $0.1\mu F$  ceramic capacitor should be placed as close to the IC as possible.

#### **Output Capacitor Selection**

The output capacitor is used to keep the DC output voltage and supply the load transient current. When operating in constant current mode, the output ripple is determined by four components:

$$V_{RIPPLE}(t) = V_{RIPPLE(C)}(t) + V_{RIPPLE(ESR)}(t) + V_{RIPPLE(ESL)}(t) + V_{NOISE}(t)$$

The following figures show the form of the ripple contributions.

#### $V_{RIPPLE(ESR)}(t)$



V<sub>RIPPLE(ESL)</sub> (t)









### **Application Information (Continued)**

$$V_{RIPPLE(ESR, p-p)} = \frac{V_{OUT}}{F_{OSC} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times ESR$$

$$V_{RIPPLE(ESL, p-p)} = \frac{ESL}{L + ESL} \times V_{IN}$$

$$V_{RIPPLE(C, p-p)} = \frac{V_{OUT}}{8 \times F_{OSC^2} \times L \times C_{OUT}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

Where  $F_{OSC}$  is the switching frequency, L is the inductance value,  $V_{IN}$  is the input voltage, ESR is the equivalent series resistance value of the output capacitor, ESL is the equivalent series inductance value of the output capacitor and the  $C_{OUT}$  is the output capacitor.

Low ESR capacitors are preferred to use. Ceramic, tantalum or low ESR electrolytic capacitors can be used depending on the output ripple requirements. When using the ceramic capacitors, the ESL component is usually negligible.

It is important to use the proper method to eliminate high frequency noise when measuring the output ripple. The figure shows how to locate the probe across the capacitor when measuring output ripple. Removing the scope probe plastic jacket in order to expose the ground at the tip of the probe. It gives a very short connection from the probe ground to the capacitor and eliminates noise.



#### **Inductor Selection**

The output inductor is used for storing energy and filtering output ripple current. But the trade-off condition often happens between maximum energy storage and the physical size of the inductor. The first consideration for selecting the output inductor is to make sure that the inductance is large enough to keep the converter in the continuous current mode.

That will lower ripple current and result in lower output ripple voltage. The  $\Delta I_L$  is inductor peak-to-peak ripple current:

$$\Delta I = \frac{V_{OUT}}{F_{OSC} \times L} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$

The following diagram is an example to graphical represent  $\Delta I_L$  equation.



V<sub>OUT</sub>=3.3V, F<sub>OSC</sub>=340KHz

A good compromise value between size and efficiency is to set the peak-to-peak inductor ripple current  $\Delta l_L$  equal to 30% of the maximum load current. But setting the peak-to-peak inductor ripple current  $\Delta l_L$  between 20%~50% of the maximum load current is also acceptable. Then the inductance can be calculated with the following equation:

$$\Delta I = 0.3 \times I_{OUT(MAX)}$$

$$L = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN} \times F_{OSC} \times \Delta I_{I}}$$

To guarantee sufficient output current, peak inductor current must be lower than the FR9886C high-side MOSFET current limit. The peak inductor current is as below:

$$I_{PEAK} = I_{OUT(MAX)} + \frac{\Delta I_L}{2}$$



### **Application Information (Continued)**

#### **Compensation Components Selection**



Select the appropriate compensation value by following procedure:

1. Calculate the R4 value with the following equation:

$$R4 < \frac{2\pi \times C_{OUT} \times 0.1 \times F_{OSC} \times V_{OUT}}{G_{FA} \times G_{CS} \times V_{REF}}$$

where  $G_{\text{EA}}$  is the error amplifier voltage gain, and  $G_{\text{CS}}$  is the current sense gain.

2. Calculate the C5 value with the following equation:

C5> 
$$\frac{4}{2\pi \times R4 \times 0.1 \times F_{OSC}}$$

#### **External Diode Selection**

For 5V input applications, it is recommended to add an external boost diode. This helps improving the efficiency. The boost diode can be a low cost one, such as 1N4148.



#### **PCB Layout Recommendation**

The device's performance and stability are dramatically affected by PCB layout. It is recommended to follow these general guidelines shown as below:

- Place the input capacitors and output capacitors as close to the device as possible. The traces which connect to these capacitors should be as short and wide as possible to minimize parasitic inductance and resistance.
- 2. Place feedback resistors close to the FB pin.
- 3. Keep the sensitive signal (FB) away from the switching signal (LX).

- 4. The exposed pad of the package should be soldered to an equivalent area of metal on the PCB. This area should connect to the GND plane and have multiple via connections to the back of the PCB as well as connections to intermediate PCB layers. The GND plane area connecting to the exposed pad should be maximized to improve thermal performance.
- 5. Multi-layer PCB design is recommended.



Figure 21. FR9886C Recommended Layout Diagram



Figure 22. FR9886C Recommended Layout Diagram

# **Outline Information**

### SOP-8 Package (Unit: mm)





| SYMBOLS | DIMENSION IN MILLIMETER |      |  |  |
|---------|-------------------------|------|--|--|
| UNIT    | MIN                     | MAX  |  |  |
| Α       | 1.35                    | 1.75 |  |  |
| A1      | 0.10                    | 0.25 |  |  |
| A2      | 1.25                    | 1.50 |  |  |
| В       | 0.31                    | 0.51 |  |  |
| D       | 4.80                    | 5.00 |  |  |
| E       | 3.80                    | 4.00 |  |  |
| е       | 1.20                    | 1.34 |  |  |
| Н       | 5.80                    | 6.20 |  |  |
| L       | 0.40                    | 1.27 |  |  |

Note: Followed from JEDEC MO-012-E

# **Carrier Dimensions**





| Tape Size      | Pocket Pitch | ocket Pitch Reel Size (A) |     | Reel Width | Empty Cavity | Units per Reel |
|----------------|--------------|---------------------------|-----|------------|--------------|----------------|
| (W1) mm (P) mm |              | in                        | mm  | (W2) mm    | Length mm    |                |
| 12             | 8            | 13                        | 330 | 12.4       | 400~1000     | 2,500          |

# **Outline Information (Continued)**

# SOP-8 (Exposed Pad) Package (Unit: mm)





| DECRYTCH. | 7   |   |
|-----------|-----|---|
|           | 7 4 | 1 |
|           | A   | 0 |



| SYMBOLS | DIMENSION IN MILLIMETER |      |  |  |  |
|---------|-------------------------|------|--|--|--|
| UNIT    | MIN                     | MAX  |  |  |  |
| Α       | 1.25                    | 1.70 |  |  |  |
| A1      | 0.00                    | 0.15 |  |  |  |
| A2      | 1.25                    | 1.55 |  |  |  |
| В       | 0.31                    | 0.51 |  |  |  |
| D       | 4.80                    | 5.00 |  |  |  |
| D1      | 3.04                    | 3.50 |  |  |  |
| E       | 3.80                    | 4.00 |  |  |  |
| E1      | 2.15                    | 2.41 |  |  |  |
| е       | 1.20                    | 1.34 |  |  |  |
| Н       | 5.80                    | 6.20 |  |  |  |
| L       | 0.40                    | 1.27 |  |  |  |

Note: Followed From JEDEC MO-012-E.

### **Carrier Dimensions**





| Tape Size | Pocket Pitch | Reel Size (A) |     | Reel Width | Empty Cavity | Units per Reel |
|-----------|--------------|---------------|-----|------------|--------------|----------------|
| (W1) mm   | (P) mm       | in            | mm  | (W2) mm    | Length mm    |                |
| 12        | 8            | 13            | 330 | 12.4       | 400~1000     | 2,500          |

#### **Life Support Policy**

Fitipower's products are not authorized for use as critical components in life support devices or other medical systems.