# MOSFET, N-Channel, POWERTRENCH<sup>®</sup>

**Q1: 30 V, 66 A, 4 m**Ω **Q2: 30 V, 42 A, 5.5 m**Ω

## **FDMD8900**

#### **General Description**

This devices utilizes two optimized N–ch FETs in a dual 3.3 x 5 mm thermally enhanced power package. The HS Source and LS drain are internally connected providing a low source inductance package, helping to provide the best FOM.

#### Features

Q1: N-Channel

- Max  $r_{DS(on)} = 4 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 19 \text{ A}$
- Max  $r_{DS(on)} = 5 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 17 \text{ A}$
- Max  $r_{DS(on)} = 6.5 \text{ m}\Omega$  at  $V_{GS} = 3.8 \text{ V}$ ,  $I_D = 15 \text{ A}$
- Max  $r_{DS(on)} = 8.3 \text{ m}\Omega$  at  $V_{GS} = 3.5 \text{ V}$ ,  $I_D = 14 \text{ A}$ O2: N-Channel
- Max  $r_{DS(on)} = 5.5 \text{ m}\Omega$  at  $V_{GS} = 10 \text{ V}$ ,  $I_D = 17 \text{ A}$
- Max  $r_{DS(on)} = 6.5 \text{ m}\Omega$  at  $V_{GS} = 4.5 \text{ V}$ ,  $I_D = 15 \text{ A}$
- Max  $r_{DS(on)} = 9 \text{ m}\Omega$  at  $V_{GS} = 3.8 \text{ V}$ ,  $I_D = 13 \text{ A}$
- Max  $r_{DS(on)} = 12 \text{ m}\Omega$  at  $V_{GS} = 3.5 \text{ V}$ ,  $I_D = 12 \text{ A}$
- Ideal for Flexible Layout in Primary Side of Bridge Topology
- 100% UIL Tested
- Kelvin High Side MOSFET Drive Pin-out Capability
- This Device is Pb-Free and is RoHS Compliant

### Applications

- Computing
- Buck, Boost and Buck/Boost Applications
- General Purpose POL



## **ON Semiconductor®**

#### www.onsemi.com





Power 3.3 x 5

PQFN12 3.3X5, 0.65P CASE 483BN

#### MARKING DIAGRAM



### ORDERING INFORMATION

See detailed ordering and shipping information on page 2 of this data sheet.

#### **MOSFET MAXIMUM RATINGS** (T<sub>A</sub> = $25^{\circ}$ C, Unless otherwise noted)

| Symbol         |                   | Para                | ameter                |           | Q1    | Q2     | Units |
|----------------|-------------------|---------------------|-----------------------|-----------|-------|--------|-------|
| Vds            | Drain to Source   | Voltage             |                       |           | 30    | 30     | V     |
| Vgs            | Gate to Source    | Voltage             |                       |           | ±12   | ±12    | V     |
| I <sub>D</sub> | Drain Current     | -Continuous         | $T_{C} = 25^{\circ}C$ | (Note 5)  | 66    | 42     | А     |
|                |                   | -Continuous         | $T_C = 100^{\circ}C$  | (Note 5)  | 42    | 26     |       |
|                |                   | -Continuous         | $T_A = 25^{\circ}C$   | (Note 1a) | 19    | 17     |       |
|                |                   | -Pulsed             |                       | (Note 4)  | 280   | 210    |       |
| EAS            | Single Pulse Ava  | alanche Energy      |                       | (Note 3)  | 73    | 54     | mJ    |
| P <sub>D</sub> | Power Dissipation | on                  | $T_C = 25^{\circ}C$   |           | 27    | 15     | W     |
| • 0            | Power Dissipation | on                  | $T_A = 25^{\circ}C$   | (Note 1a) | 2     | 2.1    |       |
| TJ, TSTG       | Operating and S   | torage Junction Tem | perature Range        |           | –55 t | o +150 | °C    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

#### THERMAL CHARACTERISTICS

| Symbol | Parameter                                         | Value | Ratings | Unit |
|--------|---------------------------------------------------|-------|---------|------|
| Rejc   | Thermal Resistance, Junction to Case              | 4.7   | 8.4     |      |
| Reja   | Thermal Resistance, Junction to Ambient (Note 1a) | 6     | 0       | °C/W |

#### PACKAGE MARKING AND ORDERING INFORMATION

| Device Marking | Device   | Package                       | Shipping <sup>†</sup>    |
|----------------|----------|-------------------------------|--------------------------|
| 8900           | FDMD8900 | PQFN12 3.3x5, 0.65P (Pb-Free) | 3000 units / Tape & Reel |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D

## **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = $25^{\circ}C$ unless otherwise noted)

| Symbol                               | Parameter                                    | Test Conditions                                                                                                                                         | Туре     | Min.     | Тур. | Max.         | Units |
|--------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|------|--------------|-------|
| OFF CHAR                             | ACTERISTICS                                  |                                                                                                                                                         |          |          |      |              |       |
| BV <sub>DSS</sub>                    | Drain to Source Breakdown<br>Voltage         | $      I_D = 250 \; \mu \text{A}, \; \text{V}_{\text{GS}} = 0 \; \text{V} \\       I_D = 250 \; \mu \text{A}, \; \text{V}_{\text{GS}} = 0 \; \text{V} $ | Q1<br>Q2 | 30<br>30 |      |              | V     |
| $\frac{\Delta BV_{DSS}}{\Delta T_J}$ | Breakdown Voltage<br>Temperature Coefficient | $I_D = 250 \ \mu$ A, referenced to 25°C<br>$I_D = 250 \ \mu$ A, referenced to 25°C                                                                      | Q1<br>Q2 | 14<br>13 |      |              | mV/°C |
| I <sub>DSS</sub>                     | Zero Gate Voltage Drain<br>Current           | $V_{DS} = 24 V, V_{GS} = 0 V$<br>$V_{DS} = 24 V, V_{GS} = 0 V$                                                                                          | Q1<br>Q2 |          |      | 1<br>1       | μΑ    |
| I <sub>GSS</sub>                     | Gate to Source Leakage<br>Current            | $V_{GS} = \pm 12 \text{ V}, V_{DS} = 0 \text{ V}$<br>$V_{GS} = \pm 12 \text{ V}, V_{DS} = 0 \text{ V}$                                                  | Q1<br>Q2 |          |      | ±100<br>±100 | nA    |

#### **ON CHARACTERISTICS**

| V <sub>GS(th)</sub>                   | Gate to Source Threshold Voltage                               | $\begin{array}{l} V_{GS} = V_{DS}, \ I_D = 250 \ \mu A \\ V_{GS} = V_{DS}, \ I_D = 250 \ \mu A \end{array}$  | Q1<br>Q2 | 0.8<br>1 | 1.3<br>1.4                    | 2.5<br>2.5                   | V     |
|---------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------|----------|-------------------------------|------------------------------|-------|
| $rac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate to Source Threshold<br>Voltage Temperature<br>Coefficient | $I_D$ = 250 mA, referenced to 25°C<br>$I_D$ = 250 mA, referenced to 25°C                                     | Q1<br>Q2 |          | -4<br>-4                      |                              | mV/°C |
| r <sub>DS(on)</sub>                   | Drain to Source On Resistance                                  |                                                                                                              | Q1       |          | 3.4<br>4<br>4.3<br>4.6<br>4.6 | 4<br>5<br>6.5<br>8.3<br>6    | mΩ    |
|                                       |                                                                |                                                                                                              | Q2       |          | 4.5<br>5.4<br>6<br>6.6<br>5.8 | 5.5<br>6.5<br>9<br>12<br>6.9 |       |
| 9fs                                   | Forward Transconductance                                       | $V_{DS} = 5 \text{ V}, \text{ I}_{D} = 19 \text{ A}$<br>$V_{DS} = 5 \text{ V}, \text{ I}_{D} = 17 \text{ A}$ | Q1<br>Q2 |          | 86<br>80                      |                              | S     |

#### DYNAMIC CHARACTERISTICS

| C <sub>iss</sub> | Input Capacitance            | Q1:<br>V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V, f = 1 MHz | Q1<br>Q2 | 1735<br>1210 | 2605<br>1815 | pF |
|------------------|------------------------------|-----------------------------------------------------------------|----------|--------------|--------------|----|
| C <sub>oss</sub> | Output Capacitance           | Q2:<br>V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V, f = 1 MHz | Q1<br>Q2 | 462<br>356   | 695<br>535   | pF |
| C <sub>rss</sub> | Reverse Transfer Capacitance |                                                                 | Q1<br>Q2 | 47<br>52     | 75<br>80     | pF |
| Rg               | Gate Resistance              |                                                                 | Q1<br>Q2 | 0.8<br>1.9   |              | W  |

#### SWITCHING CHARACTERISTICS

| t <sub>d(on)</sub>  | Turn–On Delay Time            | Q1:<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 19 A, | $R_{GEN} = 6 \Omega$                                 | Q1<br>Q2 | 8.7<br>7.1 | 17<br>14 | ns |
|---------------------|-------------------------------|-------------------------------------------------------|------------------------------------------------------|----------|------------|----------|----|
| t <sub>r</sub>      | Rise Time                     | Q2:<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 17 A, | $R_{GEN} = 6 \Omega$                                 | Q1<br>Q2 | 2.3<br>2   | 10<br>10 | ns |
| t <sub>d(off)</sub> | Turn–Off Delay Time           |                                                       |                                                      | Q1<br>Q2 | 25<br>22   | 40<br>35 | ns |
| t <sub>f</sub>      | Fall Time                     |                                                       |                                                      | Q1<br>Q2 | 2.4<br>2.3 | 10<br>10 | ns |
| Qg                  | Total Gate Charge             | $V_{GS} = 0 V$ to 10 V                                | Q1:<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 19 A | Q1<br>Q2 | 25<br>19   | 35<br>27 | nC |
| Qg                  | Total Gate Charge             | $V_{GS} = 0 V$ to 4.5 V                               | Q2:<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 17 A | Q1<br>Q2 | 12<br>8.8  | 17<br>12 | nC |
| Q <sub>gs</sub>     | Gate to Source Gate Charge    |                                                       | -                                                    | Q1<br>Q2 | 3.6<br>2.7 |          | nC |
| Q <sub>gd</sub>     | Gate to Drain "Miller" Charge |                                                       |                                                      | Q1<br>Q2 | 2.7<br>2.6 |          | nC |

#### ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25°C unless otherwise noted)

| Symbol          | Parameter                             | Test Conditions                                       | Туре     | Min. | Тур.       | Max.       | Units |
|-----------------|---------------------------------------|-------------------------------------------------------|----------|------|------------|------------|-------|
| DRAIN-SO        | URCE DIODE CHARACTERISTI              | <b>CS</b> $T_J = 25^{\circ}C$ unless otherwise noted. |          |      |            |            |       |
| V <sub>SD</sub> | Source to Drain Diode Forward Voltage |                                                       | Q1<br>Q2 |      | 0.8<br>0.8 | 1.2<br>1.2 | V     |
| t<br>rr         | Reverse Recovery Time                 | Q1:<br>I <sub>F</sub> = 19 A, Δi/Δt = 100 A/ms        | Q1<br>Q2 |      | 26<br>22   | 42<br>35   | ns    |
| Q <sub>rr</sub> | Reverse Recovery Charge               | Q2:<br>Ι <sub>F</sub> = 17 A, Δi/Δt = 100 A/ms        | Q1<br>Q2 |      | 10<br>7.8  | 20<br>16   | nC    |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

#### NOTES:

1.  $R_{\theta JA}$  is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



- Pulse Test: Pulse Width < 300 μs, Duty cycle < 2.0 %.</li>
  Q1: E<sub>AS</sub> of 73 mJ is based on starting T<sub>J</sub> = 25°C, L = 3 mH, I<sub>AS</sub> = 7 A, V<sub>DD</sub> = 30 V, V<sub>GS</sub> = 10 V. 100% tested at L = 0.1 mH, I<sub>AS</sub> = 25 A. Q2: E<sub>AS</sub> of 54 mJ is based on starting T<sub>J</sub> = 25°C, L = 3 mH, I<sub>AS</sub> = 6 A, V<sub>DD</sub> = 30 V, V<sub>GS</sub> = 10 V. 100% tested at L = 0.1 mH, I<sub>AS</sub> = 20 A.
  Pulse Id refers to Figure "Forward Bias Safe Operation Area".
- 5. Computed continuous current limited to Max Junction Temperature only, actual continuous current will be limited by thermal & electro-mechanical application board design.

## TYPICAL CHARACTERISTICS (Q1 N–CHANNEL) $T_J = 25^{\circ}C$ unless otherwise noted.



Figure 1. On-Region Characteristics













V<sub>GS</sub>, Gate to Source Voltage (V)

Figure 5. Transfer Characteristics



Figure 4. On Resistance vs. Gate to Source Voltage





Figure 6. Source to Drain Diode Forward Voltage vs. Source Current

## TYPICAL CHARACTERISTICS (Q1 N–CHANNEL) $T_J = 25^{\circ}C$ unless otherwise noted.







Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs. Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs. Case Temperature





## TYPICAL CHARACTERISTICS (Q1 N–CHANNEL) $T_J = 25^{\circ}C$ unless otherwise noted.



Figure 13. Junction-to-Case Transient Thermal Response Curve

## TYPICAL CHARACTERISTICS (Q2 N–CHANNEL) $T_J = 25^{\circ}C$ unless otherwise noted.



Figure 14. On-Region Characteristics



Figure 15. Normalized On–Resistance





Figure 17. On Resistance vs. Gate to Source Voltage



Figure 19. Source to Drain Diode Forward Voltage vs. Source Current







Figure 18. Transfer Characteristics

## TYPICAL CHARACTERISTICS (Q2 N–CHANNEL) $T_J = 25^{\circ}C$ unless otherwise noted.



Figure 20. Gate Charge Characteristics



Figure 22. Unclamped Inductive Switching Capability



Figure 24. Forward Bias Safe Operating Area



V<sub>DS</sub>, Drain to Source Voltage (A)

Figure 21. Capacitance vs. Drain to Source Voltage



Figure 23. Maximum Continuous Drain Current vs. Case Temperature







## TYPICAL CHARACTERISTICS (Q2 N–CHANNEL) $T_J = 25^{\circ}C$ unless otherwise noted.

Figure 26. Junction -to-Case Transient Thermal Response Curve

POWERTRENCH is a registered trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.





| DOCUMENT NUMBER: 98AON13670G Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | t Repositor |
|--------------------------------------------------------------------------------------------------------------|-------------|
| DESCRIPTION: PQFN12 3.3X5, 0.65P PAGE                                                                        | 1 OF 1      |

© Semiconductor Components Industries, LLC, 2019

rights of others.

onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and calcular performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

#### TECHNICAL SUPPORT

onsemi Website: www.onsemi.com

Email Requests to: orderlit@onsemi.com

North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative