# **MOSFET** - N-Channel, POWERTRENCH® 100 V, 300 A, 2.0 m $\Omega$ # FDBL86062-F085 #### **Features** - Typical $R_{DS(on)} = 1.5 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 80 \text{ A}$ - Typical $Q_{g(tot)} = 95 \text{ nC}$ at $V_{GS} = 10 \text{ V}$ , $I_D = 80 \text{ A}$ - UIS Capability - Qualified to AEC Q101 - This Device is Pb-Free and is RoHS Compliant ## **Applications** - Automotive Engine Control - PowerTrain Management - Solenoid and Motor Drivers - Integrated Starter/Alternator - Primary Switch for 12 V Systems H-PSOF8L 11.68x9.80 CASE 100CU #### **MARKING DIAGRAM** &Z = Assembly Plant Code &3 = Data Code (Year & Week) &K = Lot Code FDBL86062 = Specific Device Code #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 2 of this data sheet. 1 ## **MOSFET MAXIMUM RATINGS** $T_J = 25^{\circ}C$ unless otherwise noted | Symbol | Parameter | | | Units | |-----------------------------------|------------------------------------------------------------|-----------------------|--------------|-------| | $V_{DSS}$ | Drain-to-Source Voltage | | 100 | V | | $V_{GS}$ | Gate-to-Source Voltage | | ±20 | V | | I <sub>D</sub> | Drain Current - Continuous (V <sub>GS</sub> = 10) (Note 1) | T <sub>C</sub> = 25°C | 300 | Α | | | Pulsed Drain Current | T <sub>C</sub> = 25°C | See Figure 4 | | | E <sub>AS</sub> | Single Pulse Avalanche Energy (Note 2) | | 352 | mJ | | $P_{D}$ | Power Dissipation | | 429 | W | | | Derate Above 25°C | | 2.9 | W/°C | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature | | -55 to +175 | °C | | $R_{ heta JC}$ | Thermal Resistance, Junction to Case | | 0.35 | °C/W | | $R_{\theta JA}$ | Maximum Thermal Resistance, Junction to Ambient (Note | 43 | °C/W | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - Current is limited by silicon. Starting T<sub>J</sub> = 25°C, L = 0.1 mH, I<sub>AS</sub> = 84 A, V<sub>DD</sub> = 100 V during inductor charging and V<sub>DD</sub> = 0 V during time in avalanche. R<sub>θJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance, where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>θJC</sub> is guaranteed by design, while R<sub>θJA</sub> is determined by the board design. The maximum rating presented here is based on mounting on a 1 in<sup>2</sup> pad of 2oz copper. #### PACKAGE MARKING AND ORDERING INFORMATION | Device Marking | Device | Package | Reel Size | Tape Width | Quantity | |----------------|----------------|----------|-----------|------------|------------| | FDBL86062 | FDBL86062-F085 | H-PSOF8L | 13" | 24 mm | 2000 Units | ## **ELECTRICAL CHARACTERISTICS** $T_J = 25^{\circ}C$ , unless otherwise noted | Symbol | Parameter Test Conditions | | | Min. | Тур. | Max. | Units | |---------------------|-----------------------------------|------------------------------------------------------------------------------------|------------------------------------|------|------|------|-------| | OFF CHAR | ACTERISTICS | | | | | | | | B <sub>VDSS</sub> | Drain-to-Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$ | | 100 | _ | - | V | | I <sub>DSS</sub> | Drain-to-Source Leakage Current | $V_{DS} = 100 \text{ V},$ | T <sub>J</sub> = 25°C | - | _ | 5 | μΑ | | | | $V_{GS} = 0 V$ | T <sub>J</sub> = 175°C (Note 4) | _ | _ | 2 | mA | | I <sub>GSS</sub> | Gate-to-Source Leakage Current | V <sub>GS</sub> = ±20 V | • | - | _ | ±100 | nA | | ON CHARA | ACTERISTICS | | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 2$ | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | | 3.1 | 4.5 | V | | R <sub>DS(on)</sub> | Drain to Source On Resistance | I <sub>D</sub> = 80 A, | T <sub>J</sub> = 25°C | - | 1.5 | 2.0 | mΩ | | | | V <sub>GS</sub> = 10 V | T <sub>J</sub> = 175°C (Note 4) | - | 3.3 | 4.3 | | | DYNAMIC | CHARACTERISTICS | | | | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = 50 \text{ V}, V_{GS} = 0 \text{ V},$ f = 1 MHz | | - | 6970 | - | pF | | C <sub>oss</sub> | Output Capacitance | | | - | 3950 | - | | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | - | 29 | - | | | R <sub>g</sub> | Gate Resistance | f = 1 MHz | | - | 0.4 | - | Ω | | Q <sub>g(ToT)</sub> | Total Gate Charge at 10 V | $V_{GS} = 0 \text{ to } 10 \text{ V}$ $V_{DD} = 80 \text{ V}$ $I_D = 80 \text{ A}$ | | - | 95 | 124 | nC | | Q <sub>g(th)</sub> | Threshold Gate Charge | | | - | 13 | - | | | Q <sub>gs</sub> | Gate-to-Source Gate Charge | | <b>-</b> | _ | 31 | - | 1 | | Q <sub>gd</sub> | Gate-to-Drain "Miller" Charge | 1 | | _ | 20 | - | | ## **ELECTRICAL CHARACTERISTICS** (continued) T<sub>.I</sub> = 25°C, unless otherwise noted | Symbol | Parameter Test Conditions | | Min. | Тур. | Max. | Units | |---------------------|-------------------------------|-------------------------------------------------------------------------------------|------|------|------|-------| | SWITCHIN | G CHARACTERISTICS | | | | | | | t <sub>on</sub> | Turn-On Time | $V_{DD} = 50 \text{ V}, I_D = 80 \text{ A},$ | _ | _ | 73 | ns | | t <sub>d(on)</sub> | Turn-On Delay | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$ | _ | 31 | - | 1 | | t <sub>r</sub> | Rise Time | | _ | 25 | - | 1 | | t <sub>d(off)</sub> | Turn-Off Delay | | _ | 36 | - | 1 | | t <sub>f</sub> | Fall Time | | _ | 9 | - | 1 | | t <sub>off</sub> | Turn-Off Time | | _ | _ | 59 | 1 | | DRAIN-SO | URCE DIODE CHARACTERISTICS | | | | | | | $V_{SD}$ | Source-to-Drain Diode Voltage | I <sub>SD</sub> = 80 A, V <sub>GS</sub> = 0 V | _ | _ | 1.25 | V | | | | I <sub>SD</sub> = 40 A, V <sub>GS</sub> = 0 V | _ | _ | 1.2 | 1 | | t <sub>rr</sub> | Reverse–Recovery Time | $I_F = 80 \text{ A}, dI_{SD}/dt = 100 \text{ A/}\mu\text{s}, V_{DD} = 80 \text{ V}$ | _ | 115 | 150 | ns | | Q <sub>rr</sub> | Reverse–Recovery Charge | 7 | - | 172 | 224 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. 4. The maximum value is specified by design at $T_J = 175^{\circ}$ C. Product is not tested to this condition in production. #### **TYPICAL CHARACTERISTICS** 400 CURRENT LIMITED $V_{GS} = 10V$ 350 BY PACKAGE ID, DRAIN CURRENT (A) 300 250 200 150 100 50 0 25 100 200 50 75 125 150 175 T<sub>C</sub>, CASE TEMPERATURE (°C) Figure 1. Normalized Power Dissipation vs. Case Temperature Figure 2. Maximum Continuous Drain Current vs. Case Temperature Figure 3. Normalized Maximum Transient Thermal Impedance t, RECTANGULAR PULSE DURATION (s) Figure 4. Peak Current Capability #### TYPICAL CHARACTERISTICS (CONTINUED) Figure 5. Forward Bias Safe Operating Area NOTE: Refer to ON Semiconductor Application Notes AN7514 and AN7515 Figure 6. Unclamped Inductive Switching Capability Figure 7. Transfer Characteristics Figure 8. Forward Diode Characteristics Figure 9. Saturation Characteristics Figure 10. Saturation Characteristics #### TYPICAL CHARACTERISTICS (CONTINUED) Figure 11. R<sub>DSON</sub> vs. Gate Voltage Figure 12. Normalized R<sub>DSON</sub> vs. Junction Temperature Figure 13. Normalized Gate Threshold Voltage vs. Temperature Figure 14. Normalized Drain to Source Breakdown Voltage vs. Junction Temperature Figure 15. Capacitance vs. Drain to Source Voltage Figure 16. Gate Charge vs. Gate to Source Voltage POWERTRENCH is registered trademark of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. # В (2x) a ccc D2 (2x) TERMINAL 1 CORNER Α INDEX AREA <u>5</u> (DATUM A) b (8x) bbbM C A B D4 (2x) E2 (2x) ddd(M) C L2 (8x) ·L1 🙆 SECTION "A-A" TOP VIEW DETAIL "B" η(4X) <del>Θ</del> // aaa C SIDE VIEW D1 DETAIL "B" SCALE: 2X D5 (2x) D6 D3 (2x) (2x)L3 (DATUM A) F6 (3x)E1 E3 E4 F5 √ b2 (8x) #### H-PSOF8L 11.68x9.80x2.30, 1.20P CASE 100CU **ISSUE F** #### **DATE 30 JUL 2024** RECOMMENDATION \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. #### NOTES: HATCHED AREA SCALE: 2X - 1. PACKAGE STANDARD REFERENCE: JEDEC MO-299, ISSUE B. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018. - 3. "e" REPRESENTS THE TERMINAL PITCH. - 4. THIS DIMENSION INCLUDES ENCAPSULATION THICKNESS "A1", AND PACKAGE BODY THICKNESS, BUT DOES NOT INCLUDE ATTACHED FEATURES, e.g., EXTERNAL OR CHIP CAPACITORS. AN INTEGRAL HEATSLUG IS NOT CONSIDERED AS ATTACHED FEATURE. 5. A VISUAL INDEX FEATURE MUST BE LOCATED WITHIN THE - 6. DIMENSIONS b1,L1,L2 APPLY TO PLATED TERMINALS. - 7. THE LOCATION AND SIZE OF EJECTOR MARKS ARE OPTIONAL. 8. THE LOCATION AND NUMBER OF FUSED LEADS ARE OPTIONAL. | DIM | MILLIMETERS | | | | | |-----|-------------|-------|-------|--|--| | | MIN. | NOM. | MAX. | | | | Α | 2.20 | 2.30 | 2.40 | | | | A1 | 1.70 | 1.80 | 1.90 | | | | b | 0.70 | 0.80 | 0.90 | | | | b1 | 9.70 | 9.80 | 9.90 | | | | b2 | 0.35 | 0.45 | 0.55 | | | | С | 0.40 | 0.50 | 0.60 | | | | D | 10.28 | 10.38 | 10.48 | | | | D/2 | 5.09 | 5.19 | 5.29 | | | | D1 | 10.98 | 11.08 | 11.18 | | | | D2 | 3.20 | 3.30 | 3.40 | | | | D3 | 2.60 | 2.70 | 2.80 | | | | D4 | 4.45 | 4.55 | 4.65 | | | | D5 | 3.20 | 3.30 | 3.40 | | | | D6 | 0.55 | 0.65 | 0.75 | | | | E | 9.80 | 9.90 | 10.00 | | | | E1 | 7.30 | 7.40 | 7.50 | | | | E2 | 0.30 | 0.40 | 0.50 | | | | E3 | 7.40 | 7.50 | 7.60 | | | | E4 | 8.20 | 8.30 | 8.40 | | | | DIM | MILLIMETERS | | | | |--------------------|-------------|----------|-------|--| | D <sub>II</sub> VI | MIN. | NOM. | MAX. | | | E5 | 9.36 | 9.46 | 9.56 | | | E6 | 1.10 | 1.20 | 1.30 | | | E7 | 0.15 | 0.18 | 0.21 | | | е | | 1.20 BSC | ; | | | e/2 | ( | 0.60 BSC | ; | | | Н | 11.58 | 11.68 | 11.78 | | | H/2 | 5.74 | 5.84 | 5.94 | | | H1 | 7.15 BSC | | | | | L | 1.90 | 2.00 | 2.10 | | | L1 | 0.60 | 0.70 | 0.80 | | | L2 | 0.50 | 0.60 | 0.70 | | | L3 | 0.70 | 0.80 | 0.90 | | | θ | 10° REF | | | | | θ1 | 10° REF | | | | | aaa | 0.20 | | | | | bbb | 0.25 | | | | | ccc | 0.20 | | | | | ddd | 0.20 | | | | | eee | 0.10 | | | | # **GENERIC MARKING DIAGRAM\*** HEAT SLUG TERMINAL Α = Assembly Location **BOTTOM VIEW** D/2 = Year <u>/8</u>\ L (8x) (DATUM B) WW = Work Week = Assembly Lot Code XXXX = Specific Device Code AYWWZZ XXXXXXX XXXXXXX \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON13813G | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | H-PSOF8L 11.68x9.80x2.30, 1.20P | | PAGE 1 OF 1 | | onsemi and ONSEMi, are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales