# **MOSFET** - N-Channel, POWERTRENCH® 100 V, 300 A, 2.0 m $\Omega$ # FDBL0200N100 #### **Features** - Typical $R_{DS(on)} = 1.5 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 80 \text{ A}$ - Typical $Q_{g(tot)} = 95 \text{ nC}$ at $V_{GS} = 10 \text{ V}$ , $I_D = 80 \text{ A}$ - UIS Capability - This Device is Pb-Free and is RoHS Compliant ### **Applications** - Industrial Motor Drive - Industrial Power Supply - Industrial Automation - Battery Operated Tools - Battery Protection - Solar Inverters - UPS and Energy Inverters - Energy Storage - Load Switch | V <sub>DSS</sub> | R <sub>DS(ON)</sub> MAX | I <sub>D</sub> MAX | |------------------|-------------------------|--------------------| | 100 V | 2.0 mΩ @ 10 V | 300 A | H-PSOF8L 11.68x9.80 CASE 100CU #### **MARKING DIAGRAM** \$Y&Z&3&K FDBL 0200N100 \$Y = onsemi Logo &Z = Assembly Plant Code &3 = 3-Digit Plant Code &K = 2-Digits Lot Run Traceability Code FDBL0200N100 = Specific Device Code #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 7 of this data sheet. ## MOSFET MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise noted) | Symbol | Rating | Value | Unit | | |-----------------------------------|------------------------------------------------------------|-------------|--------------|---| | V <sub>DSS</sub> | Drain-to-Source Voltage | | 100 | V | | V <sub>GS</sub> | Gate-to-Source Voltage | ±20 | V | | | I <sub>D</sub> | Drain Current - Continuous (V <sub>GS</sub> = 10) (Note 1) | 300 | Α | | | | Pulsed Drain Current T <sub>C</sub> = 25°C | | See Figure 4 | | | E <sub>AS</sub> | Single Pulse Avalanche Energy (Note 2) | 352 | mJ | | | P <sub>D</sub> | Power Dissipation | 429 | W | | | | Derate Above 25°C | 2.9 | W/°C | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Temperature | −55 to +175 | °C | | | $R_{\theta JC}$ | Thermal Resistance, Junction to Case (Note 3) | 0.35 | °C/W | | | $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 3a) | 43 | °C/W | | | $R_{\theta JA}$ | Thermal Resistance, Junction to Ambient (Note 3b) | 62.5 | °C/W | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 1. Current is limited by silicon. - Starting T<sub>J</sub> = 25°C, L = 0.1 mH, I<sub>AS</sub> = 84 A, V<sub>DD</sub> = 100 V during inductor charging and V<sub>DD</sub> = 0 V during time in avalanche. R<sub>θJA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance, where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>θJC</sub> is guaranteed by design, while R<sub>θJA</sub> is determined by the board design. a 43°C/W when mounted on a 1 in<sup>2</sup> pad of 2 oz copper - b 62.5°C/W when mounted on a minimum pad of 2 oz copper ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise noted) | Symbol | Parameter | Test Condition | | Min | Тур | Max | Unit | |---------------------|-----------------------------------|----------------------------------------------------------------------------|---------------------------------|-----|------|------|------| | OFF CHAR | ACTERISTICS | | | | • | • | • | | B <sub>VDSS</sub> | Drain-to-Source Breakdown Voltage | $I_D = 250 \mu A, V_{GS} = 0 V$ | | 100 | - | - | V | | I <sub>DSS</sub> | Drain-to-Source Leakage Current | V <sub>DS</sub> = 100 V, V <sub>GS</sub> = 0 V | T <sub>J</sub> = 25°C | _ | - | 5 | μΑ | | | | | T <sub>J</sub> = 175°C (Note 4) | - | - | 2 | mA | | I <sub>GSS</sub> | Gate-to-Source Leakage Current | V <sub>GS</sub> = ±20V | | - | - | ±100 | nA | | ON CHARA | ACTERISTICS | | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu A$ | | 2.0 | 3.1 | 4.5 | V | | R <sub>DS(on)</sub> | Drain to Source On Resistance | I <sub>D</sub> = 80A, V <sub>GS</sub> = 10V | T <sub>J</sub> = 25°C | - | 1.5 | 2.0 | mΩ | | | | | T <sub>J</sub> = 175°C (Note 4) | _ | 3.3 | 4.3 | mΩ | | DYNAMIC | CHARACTERISTICS | | | I | | | ı | | C <sub>iss</sub> | Input Capacitance | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 0 V, f = 1 MHz | | - | 6970 | 9760 | pF | | C <sub>oss</sub> | Output Capacitance | | | - | 3950 | 5530 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | - | 29 | 41 | pF | | Rg | Gate Resistance | f = 1 MHz | | - | 0.45 | 1 | Ω | | Q <sub>g(ToT)</sub> | Total Gate Charge at 10 V | V <sub>GS</sub> = 0 to 10 V, V <sub>DD</sub> = 80 V, I <sub>D</sub> = 80 A | | - | 95 | 133 | nC | | Q <sub>g(th)</sub> | Threshold Gate Charge | V <sub>GS</sub> = 0 to 2 V, V <sub>DD</sub> = 80 V, I <sub>D</sub> = 80 A | | _ | 13 | - | nC | | Q <sub>gs</sub> | Gate-to-Source Gate Charge | V <sub>DD</sub> = 80 V, I <sub>D</sub> = 80 A | | - | 31 | - | nC | | Q <sub>gd</sub> | Gate-to-Drain "Miller" Charge | | | - | 20 | - | nC | | | G CHARACTERISTICS | • | | | • | • | | | t <sub>on</sub> | Turn-On Time | V <sub>DD</sub> = 50 V, I <sub>D</sub> = 80 A, V <sub>GS</sub> = 10 V, | | - | - | 73 | ns | | t <sub>d(on)</sub> | Turn-On Delay | $R_{GEN} = 6 \Omega$ | | - | 31 | 50 | ns | | t <sub>r</sub> | Rise Time | | | - | 25 | 40 | ns | | t <sub>d(off)</sub> | Turn-Off Delay | 1 | | _ | 36 | 58 | ns | | t <sub>f</sub> | Fall Time | 1 | | _ | 9 | 18 | ns | | t <sub>off</sub> | Turn-Off Time | | | - | - | 59 | ns | | DRAIN-SO | URCE DIODE CHARACTERISTICS | • | | | • | | | | V <sub>SD</sub> | Source-to-Drain Diode Voltage | I <sub>SD</sub> = 80 A, V <sub>GS</sub> = 0 V | | - | - | 1.25 | V | | | | I <sub>SD</sub> = 40 A, V <sub>GS</sub> = 0 V | | - | - | 1.2 | V | | t <sub>rr</sub> | Reverse-Recovery Time | I <sub>F</sub> = 80 A, dI <sub>SD</sub> /dt = 100 A | √μs, V <sub>DD</sub> = 80 V | - | 115 | 184 | ns | | Q <sub>rr</sub> | Reverse-Recovery Charge | 1 | | - | 172 | 273 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. #### **TYPICAL CHARACTERISTICS** 400 CURRENT LIMITED V<sub>GS</sub> = 10 V 350 BY PACKAGE ID, DRAIN CURRENT (A) 300 250 200 150 100 50 0 50 75 100 150 200 25 125 175 T<sub>C</sub>, CASE TEMPERATURE (°C) Figure 1. Normalized Power Dissipation vs. Case Temperature Figure 2. Maximum Drain Current vs. Case Temperature Figure 3. Normalized Maximum Transient Thermal Impedance Figure 4. Peak Current Capability #### TYPICAL CHARACTERISTICS (continued) Figure 5. Forward Bias Safe Operating Area Figure 7. Transfer Characteristics Figure 9. Saturation Characteristics NOTE: Refer to **onsemi** Application Notes <u>AN-7514</u> and <u>AN-7515</u> Figure 6. Unclamped Inductive Switching Capability Figure 8. Forward Diode Characteristics Figure 10. Saturation Characteristics ### TYPICAL CHARACTERISTICS (continued) NORMALIZED Figure 11. R<sub>DSON</sub> vs. Gate Voltage Figure 12. Normalized R<sub>DSON</sub> vs. Junction Temperature Figure 13. Normalized Gate Threshold Voltage vs. Temperature Figure 14. Normalized Drain to Source Breakdown Voltage vs. Junction Temperature Figure 15. Capacitance vs. Drain to Source Voltage Figure 16. Gate Charge vs. Gate to Source Voltage ### **ORDERING INFORMATION** | Device | Device Marking | Package Type | Reel Size | Tape Width | Shipping <sup>†</sup> | |--------------|----------------|----------------------------------|-----------|------------|-----------------------| | FDBL0200N100 | FDBL0200N100 | H-PSOF8L 11.68x9.80<br>(Pb-Free) | 13" | 24 mm | 2000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, <a href="https://example.com/BRD8011/D">BRD8011/D</a>. POWERTRENCH is registered trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. # **DATE 30 JUL 2024** 6.64 0.80 (2X) 4.20 10.20 8.00 4.60 LAND PATTERN RECOMMENDATION \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ONSEMI SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. 8 10 #### NOTES: HATCHED AREA - 1. PACKAGE STANDARD REFERENCE: JEDEC MO-299, ISSUE B. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2018. - 3. "e" REPRESENTS THE TERMINAL PITCH. 2.80 2.38 - 4. THIS DIMENSION INCLUDES ENCAPSULATION THICKNESS "A1", AND PACKAGE BODY THICKNESS, BUT DOES NOT INCLUDE ATTACHED FEATURES, e.g., EXTERNAL OR CHIP CAPACITORS. AN INTEGRAL HEATSLUG IS NOT CONSIDERED AS ATTACHED FEATURE. 5. A VISUAL INDEX FEATURE MUST BE LOCATED WITHIN THE - 6. DIMENSIONS b1,L1,L2 APPLY TO PLATED TERMINALS. - 7. THE LOCATION AND SIZE OF EJECTOR MARKS ARE OPTIONAL. 8. THE LOCATION AND NUMBER OF FUSED LEADS ARE OPTIONAL. | DIM | MILLIMETERS | | | | |-------|-------------|-------|-------|--| | D,IWI | MIN. | NOM. | MAX. | | | Α | 2.20 | 2.30 | 2.40 | | | A1 | 1.70 | 1.80 | 1.90 | | | b | 0.70 | 0.80 | 0.90 | | | b1 | 9.70 | 9.80 | 9.90 | | | b2 | 0.35 | 0.45 | 0.55 | | | С | 0.40 | 0.50 | 0.60 | | | D | 10.28 | 10.38 | 10.48 | | | D/2 | 5.09 | 5.19 | 5.29 | | | D1 | 10.98 | 11.08 | 11.18 | | | D2 | 3.20 | 3.30 | 3.40 | | | D3 | 2.60 | 2.70 | 2.80 | | | D4 | 4.45 | 4.55 | 4.65 | | | D5 | 3.20 | 3.30 | 3.40 | | | D6 | 0.55 | 0.65 | 0.75 | | | E | 9.80 | 9.90 | 10.00 | | | E1 | 7.30 | 7.40 | 7.50 | | | E2 | 0.30 | 0.40 | 0.50 | | | E3 | 7.40 | 7.50 | 7.60 | | | E4 | 8.20 | 8.30 | 8.40 | | | DIM | MILLIMETERS | | | | |-----|-------------|----------|-------|--| | | MIN. | NOM. | MAX. | | | E5 | 9.36 | 9.46 | 9.56 | | | E6 | 1.10 | 1.20 | 1.30 | | | E7 | 0.15 | 0.18 | 0.21 | | | е | | 1.20 BSC | ; | | | e/2 | ( | 0.60 BSC | ; | | | Н | 11.58 | 11.68 | 11.78 | | | H/2 | 5.74 | 5.84 | 5.94 | | | H1 | 7.15 BSC | | | | | L | 1.90 | 2.00 | 2.10 | | | L1 | 0.60 | 0.70 | 0.80 | | | L2 | 0.50 | 0.60 | 0.70 | | | L3 | 0.70 | 0.80 | 0.90 | | | θ | | 10° REF | | | | θ1 | 10° REF | | | | | aaa | 0.20 | | | | | bbb | 0.25 | | | | | CCC | 0.20 | | | | | ddd | 0.20 | | | | | eee | 0.10 | | | | | | | | | | # **MARKING DIAGRAM\*** AYWWZZ **GENERIC** Α = Assembly Location **BOTTOM VIEW** = Year WW = Work Week = Assembly Lot Code XXXX = Specific Device Code XXXXXXX XXXXXXX \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON13813G | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | H-PSOF8L 11.68x9.80x2.30, 1.20P | | PAGE 1 OF 1 | | onsemi and ONSEMI. are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### ADDITIONAL INFORMATION TECHNICAL PUBLICATIONS: $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales