### INTEGRATED CIRCUITS # DATA SHEET FBL2041 FBL2041I 3.3V BTL 7-bit Futurebus+ transceiver (standard A-port) Product specification Supersedes data of 1998 May 11 IC23 Data Handbook ### 3.3V BTL 7-bit Futurebus+ transceiver (standard A-port) FBL2041 FBL2041I #### **FEATURES** - 7-bit BTL transceiver - Separate I/O on TTL A-port - Inverting - Three separate pairs of driver enables in a 1 bit, 3 bit, 3 bit arrangement - Drives heavily loaded backplanes with equivalent load impedances down to 10Ω. - High drive 100mA BTL open collector drivers on B-port - Allows incident wave switching in heavily loaded backplane buses - Reduced BTL voltage swing produces less noise and reduces power consumption - Built-in precision band-gap reference provides accurate receiver thresholds and improved noise immunity - Compatible with IEEE Futurebus+ or proprietary BTL backplanes - Controlled output ramp and multiple GND pins minimize ground bounce - Each BTL driver has a dedicated Bus GND for a signal return - Glitch-free power up/power down operation - Low I<sub>CC</sub> current - Tight output skew - Supports live insertion - Pins for the optional JTAG boundary scan function are provided - High density packaging in plastic Quad Flatpack - 5V compatible I/O on A-port - Industrial temperature range option available as FBL2041I #### **DESCRIPTION** The FBL2041/FBL2041I is a 7-bit bidirectional BTL transceiver and is intended to provide the electrical interface to a high performance wired-OR bus. The FBL2041 is an inverting transceiver. The B-port drivers are Low-capacitance open collectors with controlled ramp and are designed to sink 100mA. Precision band gap references on the B-port insure very good noise margins by limiting the switching threshold to a narrow region centered at 1.55V. The FBL2041/FBL2041I is pin and function compatible with FB2041 but operates at a 3.3V supply voltage, greatly reducing power consumption. The B-port interfaces to "Backplane Transceiver Logic" (See the IEEE 1194.1 BTL standard). BTL features low power consumption by reducing voltage swing (1Vp-p, between 1V and 2V) and reduced capacitive loading by placing an internal series diode on the drivers. BTL also provides incident wave switching, a necessity for high performance backplanes. There are three separate pairs of driver enables in a 1 bit, 3 bit, 3 bit arrangement. The TTL/BTL output drivers for bit 0 are enabled with OEA1/OEB1, output drivers for bits 1–2–3 are enabled with OEA2/OEB2 and output drivers for bits 4–5–6 are enabled with OEA3/OEB3. The A-port operates at TTL levels with separate I/O. The 3-state A-port drivers are enabled when OEAn goes High after an extra 6ns delay which is built in to provide a break-before-make function. When OEAn goes Low, A-port drivers become High impedance without any extra delay. During power on/off cycles, the A-port drivers are held in a High impedance state when $V_{\rm CC}$ is below 1.3V. The B-port has an output enable, OEB0, which affects all seven drivers. When OEB0 is High and OEBn is Low the output driver will be enabled. When OEB0 is Low or if OEBn is High, the B-port drivers will be inactive and at the level of the backplane signal. To support live insertion, OEB0 is held Low during power on/off cycles to insure glitch free B port drivers. Proper bias for B port drivers during live insertion is provided by the BIAS V pin when at a 3.3V level while $V_{CC}$ is Low. If live insertion is not a requirement, the BIAS V pin should be tied to a $V_{CC}$ pin. The LOGIC GND and BUS GND pins are isolated in the package to minimize noise coupling between the BTL and TTL sides. These pins should be tied to a common ground external to the package. Each BTL driver has an associated BUS GND pin that acts as a signal return path and these BUS GND pins are internally isolated from each other. In the event of a ground return fault, a "hard" signal failure occurs instead of a pattern dependent error that may be very infrequent and impossible to trouble-shoot. JTAG boundary scan functionality is provided as an option with signals TMS, TCK, TDI and TDO. When this option is not present, TMS and TCK are no-connects (no bond wires) and TDI and TDO are shorted together internally. #### QUICK REFERENCE DATA | SYMBOL | PARAI | PARAMETER | | | | | | |------------------|------------------|-------------------------------------------|------|-----------------|--|--|--| | t <sub>PLH</sub> | Propagat | Propagation delay | | | | | | | t <sub>PHL</sub> | AIn t | Aln to Bn | | | | | | | t <sub>PLH</sub> | Propagat | tion delay | 4.8 | ns | | | | | t <sub>PHL</sub> | Bn to | AOn | 4.9 | 115 | | | | | C <sub>OB</sub> | Output capacitar | ice ( <del>B0</del> - <del>B6</del> only) | 6 | pF | | | | | I <sub>OL</sub> | Output current | (B0 - B6 only) | 100 | mA | | | | | | | Standby | 5.2 | | | | | | 1 | Supply Current | Aln to Bn (outputs Low or High) | 3.2 | l <sub>mA</sub> | | | | | Icc | Supply Current | Bn to AOn (outputs Low) | 13.5 | 1 " | | | | | | | Bn to AOn (outputs High) | 10.7 | 1 | | | | #### ORDERING INFORMATION | PACKAGE | COMMERCIAL RANGE<br>V <sub>CC</sub> = 3.3V±10%; T <sub>amb</sub> = 0 to +70°C | INDUSTRIAL RANGE<br>V <sub>CC</sub> = 3.3V±10%; T <sub>amb</sub> = -40 to +85°C | DWG<br>No. | |------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------|------------| | 52-pin Plastic Quad Flatpack | FBL2041 BB | FBL2041I BB | SOT379-1 | ### 3.3V BTL 7-bit Futurebus+ transceiver (standard A-port) FBL2041 FBL2041I #### **PIN CONFIGURATION** #### **PIN DESCRIPTION** | SYMBOL | PIN NUMBER | TYPE | NAME AND FUNCTION | |-----------------------|----------------------------|--------|--------------------------------------------------------------| | AI0 – AI6 | 51, 2, 3, 8, 9, 14, 18 | Input | Data inputs (TTL) | | AO0 – AO6 | 50, 52, 4, 6, 10, 12, 16 | Output | 3-State outputs (TTL) | | B0 – B6 | 40, 38, 36, 34, 32, 30, 28 | I/O | Data inputs/Open Collector outputs, High current drive (BTL) | | OEB0 | 46 | Input | Enables the Bn outputs when High | | OEB1 | 45 | Input | Enables the B0 output when Low | | OEB2 | 25 | Input | Enables the B1 – B3 outputs when Low | | OEB3 | 26 | Input | Enables the B4 – B6 outputs when Low | | OEA1 | 47 | Input | Enables the A0 outputs when High | | OEA2 | 20 | Input | Enables the A1 – A3 outputs when High | | OEA3 | 24 | Input | Enables the A4 – A6 outputs when High | | BUS GND | 41, 39, 37, 35, 33, 31, 29 | GND | Bus ground (0V) | | LOGIC GND | 1, 5, 7, 11, 13, 15, 19 | GND | Logic ground (0V) | | BUS V <sub>CC</sub> | 23, 43 | Power | Positive supply voltage | | LOGIC V <sub>CC</sub> | 17, 49 | Power | Positive supply voltage BAND GAP | | BIAS V | 48 | Power | Positive supply voltage | | TMS | 42 | Input | Test Mode Select (no-connect) | | TCK | 44 | Input | Test Clock (no-connect) | | TDI | 22 | Input | Test Data In (shorted to TDO) | | TDO | 21 | Output | Test Data Out (TDI) | | N/C | 27 | _ | Not connected | ## 3.3V BTL 7-bit Futurebus+ transceiver (standard A-port) FBL2041 FBL2041I #### **FUNCTION TABLE** | MODE | | | | | INPUTS | | | | | OUT | PUTS | |------------------------------------------------|-----|----------|------|------|--------|------|------|------|------|-----|-------| | MODE | Aln | Bn* | OEB0 | OEB1 | OEB2 | OEB3 | OEA1 | OEA2 | OEA3 | AOn | Bn* | | | L | | Н | L | L | L | L | L | L | Z | H** | | Aln to Bn | Н | | Н | L | L | L | L | L | L | Z | L | | | L | | Н | L | L | L | Н | Н | Н | L | H** | | | Н | | Н | L | L | L | Н | Н | Н | Н | L | | | L | | Н | L | Х | Х | L | L | L | Z | H** | | Al0 to BO | Н | - | Н | L | Х | Х | L | L | L | Z | L | | | L | <u> </u> | Н | L | Х | Х | Н | Н | Н | L | H** | | | Н | | Н | L | Х | Х | Н | Н | Н | Н | L | | | L | | Н | Х | L | Х | L | L | L | Z | H** | | Al1 – Al3 to $\overline{B1}$ – $\overline{B3}$ | Н | | Н | Х | L | Х | L | L | L | Z | L | | | L | _ | Н | Х | L | Х | Н | Н | Н | L | H** | | | Н | _ | Н | Х | L | Х | Н | Н | Н | Н | L | | | L | _ | Н | Х | Х | L | L | L | L | Z | H** | | $AI4 - AI6$ to $\overline{B4} - \overline{B6}$ | Н | _ | Н | Х | Х | L | L | L | L | Z | L | | | L | _ | Н | Х | Х | L | Н | Н | Н | L | H** | | | Н | | Н | Х | Х | L | Н | Н | Н | Н | L | | Disable Bn outputs | Х | Х | L | Х | Х | Х | Х | Х | Х | Х | H** | | | Х | Х | Х | Н | Н | Н | Х | Х | Х | Х | H** | | Disable B0 outputs | Х | Х | Н | Н | Х | Х | Х | Х | Х | Х | H** | | Disable B1 – B3 outputs | Х | Х | Н | Х | Н | Х | Х | Х | Х | Х | H** | | Disable B4 – B6 outputs | Х | Х | Н | Х | Х | Н | Х | Х | Х | Х | H** | | | Х | L | L | Х | Х | Х | Н | Н | Н | Н | Input | | Bn to AOn | Х | Н | L | Х | Х | Х | Н | Н | Н | L | Input | | | Х | L | Х | Н | Н | Н | Н | Н | Н | Н | Input | | | Х | Н | Х | Н | Н | Н | Н | Н | Н | L | Input | | | Х | L | L | Х | Х | Х | Н | Х | Х | Н | Input | | BO to AOO | Х | Н | L | Х | Х | Х | Н | Х | Х | L | Input | | | Х | L | Х | Н | Н | Н | Н | Х | Х | Н | Input | | | Х | Н | Х | Н | Н | Н | Н | Х | Х | L | Input | | | Х | L | L | Х | Х | Х | Х | Н | Х | Н | Input | | $\overline{B1} - \overline{B3}$ to AO1 – AO3 | Х | Н | L | Х | Х | Х | Х | Н | Х | L | Input | | | Х | L | Х | Н | Н | Н | Х | Н | Х | Н | Input | | | Х | Н | Х | Н | Н | Н | Х | Н | Х | L | Input | | | Х | L | L | Х | Х | Х | Х | Х | Н | Н | Input | | $\overline{B4} - \overline{B6}$ to AO4 – AO6 | Х | Н | L | Х | Х | Х | Х | Х | Н | L | Input | | | Х | L | Х | Н | Н | Н | Х | Х | Н | Н | Input | | | Х | Н | Х | Н | Н | Н | Х | Х | Н | L | Input | | Disable AOn outputs | Х | Х | Х | Х | Х | Х | L | L | L | Z | Х | | Disable AO0 outputs | Х | Х | Х | Х | Х | Х | L | Х | Х | Z | Х | | Disable AO1 – AO3 outputs | Х | Х | Х | Х | Х | Х | Х | L | Х | Z | Х | | Disable AO4 – AO6 outputs | Х | Х | Х | Х | Х | Х | Х | Х | L | Z | Х | ### NOTES: H = High voltage levelL = Low voltage level X = Don't care Z = High-impedance (OFF) state — = Input not externally driven H\*\* = Goes to level of pull-up voltage B\* = Precaution should be taken to ensure B inputs do not float. If they do, they are equal to Low state. ### 3.3V BTL 7-bit Futurebus+ transceiver (standard A-port) FBL2041 FBL2041I #### **LOGIC DIAGRAM** 1999 Apr 27 5 # 3.3V BTL 7-bit Futurebus+ transceiver (standard A-port) FBL2041 FBL2041I **ABSOLUTE MAXIMUM RATINGS**Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range. | SYMBOL | PARAMETE | R | RATING | UNIT | |------------------|------------------------------------------------|-----------------------------|--------------|------| | V <sub>CC</sub> | Supply voltage | | -0.5 to +4.6 | V | | V | Input voltage | AI0 – AI6, OEB0, OEBn, OEAn | -0.5 to +7.0 | | | V <sub>IN</sub> | input voltage | <u>B0 – B6</u> | -0.5 to +3.5 | V | | I <sub>IN</sub> | Input current | V <sub>IN</sub> < 0 | <b>-</b> 50 | | | V <sub>OUT</sub> | Voltage applied to output in High output state | | -0.5 to +7.0 | V | | | Current applied to output in | AO0 – AO6 | 64, –64 | mA | | lout | Low output state/High output state | <u>B0</u> – <u>B6</u> | 200 | IIIA | | T <sub>STG</sub> | Storage temperature | | -65 to +150 | °C | #### RECOMMENDED OPERATING CONDITIONS | SYMBOL | PARAMETE | :R | V <sub>C</sub> | MERCIAL L<br><sub>C</sub> = 3.3V±10<br>hb = 0 to +7 | 0%; | V <sub>C</sub> | STRIAL LI<br> <sub>C</sub> = 3.3V±10<br> = -40 to + | )%; | UNIT | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------|-----------------------------------------------------|------|----------------|-------------------------------------------------------|------|----------------| | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | V <sub>CC</sub> | Supply voltage | | | | | 3.0 | 3.3 | 3.6 | V | | V | Lligh level input voltage | Except B0-B6 | 2.0 | | | 2.0 | | | V | | V <sub>IH</sub> | High-level input voltage | B0 – B6 | 1.62 | 1.55 | | 1.62 | 1.55 | | l v | | | Lauria de la constantia | Except B0-B6 | | | 0.8 | | | 0.8 | V | | $V_{IL}$ | Low-level input voltage | B0 – B6 | | | 1.47 | | | 1.47 | l <sup>v</sup> | | I <sub>IK</sub> | Input clamp current | | | | -18 | | | -18 | mA | | I <sub>OH</sub> | High-level output current | AO0 – AO6 | | | -32 | | | -32 | mA | | | Laurelaurelaurelaure | AO0 – AO6 | | | +32 | | | +32 | A | | l <sub>OL</sub> | Low-level output current | B0 – B6 | | | 100 | | | 100 | mA | | C <sub>OB</sub> | Output capacitance on B port | | | 6 | 7 | | 6 | 7 | pF | | T <sub>amb</sub> | Operating free-air temperature | ng free-air temperature range | | | +70 | -40 | | +85 | °C | ### LIVE INSERTION SPECIFICATIONS | OVMDOL | | | | | | | |-----------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|------|------|------|----| | SYMBOL | | MIN | TYP | MAX | UNIT | | | V <sub>BIASV</sub> | Bias pin voltage | Voltage difference between the Bias voltage and V <sub>CC</sub> after the PCB is plugged in. | - | - | 0.5 | V | | | Biografia (I) insurt BC aureant | V <sub>CC</sub> = 0 V, Bias V = 3.6V | | | 1.2 | mA | | IBIASV | Bias pin (I <sub>BIASV</sub> ) input DC current | V <sub>CC</sub> = 3.3V, Bias V = 3.6V | | | 10 | μΑ | | V <sub>Bn</sub> | Bus voltage during prebias | $\overline{B0} - \overline{B8} = 0$ V, Bias V = 3.3V | 1.62 | | 2.1 | V | | I <sub>LM</sub> | Fall current during prebias | | | 1 | μΑ | | | I <sub>HM</sub> | Rise current during prebias | $\overline{B0} - \overline{B8} = 1$ V, Bias V = 3 to 3.6V | -1 | | | μΑ | | I <sub>Bn</sub> PEAK | Peak bus current during insertion | $V_{CC} = 0$ to 3.3V, $\overline{B0} - \overline{B8} = 0$ to 2.0V,<br>Bias V = 2.7 to 3.6V, OEB0 = 0.8V, $t_r = 2$ ns | | | 10 | mA | | 1 055 | Davida va avancat | V <sub>CC</sub> = 0 to 3.3V, OEB0 = 0.8V | | | 100 | 4 | | I <sub>OL</sub> OFF F | Power up current | V <sub>CC</sub> = 0 to 1.2V, OEB0 = 0 to 5V | | | 100 | μΑ | | t <sub>GR</sub> | Input glitch rejection | V <sub>CC</sub> = 3.3V | 1.0 | 1.35 | | ns | ### 3.3V BTL 7-bit Futurebus+ transceiver (standard A-port) FBL2041 FBL2041I #### DC ELECTRICAL CHARACTERISTICS Over recommended operating free-air temperature range unless otherwise noted. | CVMDC: | DADAME | | TEST COMPLIANCE | | LIMITS | | UNIT | |-------------------|---------------------------|------------------------|----------------------------------------------------------------------------|----------------------|------------------|------------|-------| | SYMBOL | PARAME | IEK | TEST CONDITIONS <sup>1</sup> | MIN | TYP <sup>2</sup> | MAX | וואטן | | I <sub>OH</sub> | High level output current | B0 – B6 | $V_{CC} = MAX$ , $V_{IL} = MAX$ , $V_{OH} = 1.9V$ | | | 100 | μΑ | | | D | DO DO | $V_{CC} = 0V, V_{IL} = MAX, V_{OH} = 1.9V$ | | | 100 | μΑ | | I <sub>OFF</sub> | Power-off output current | B0 – B6 | V <sub>CC</sub> = 0V, V <sub>IL</sub> = MAX, V <sub>OH</sub> = 1.9V @ 85°C | | | 300 | μА | | | | | $V_{CC} = MIN \text{ to MAX}; I_{OH} = -100\mu\text{A}$ | V <sub>CC</sub> -0.2 | | | V | | $V_{OH}$ | High-level output voltage | AO0 – AO6 <sup>3</sup> | V <sub>CC</sub> = MIN; I <sub>OH</sub> = -8mA | 2.4 | | | V | | | Tomage | | $V_{CC} = MIN; I_{OH} = -32mA$ | 2.0 | | | V | | | | AO0 – AO6 <sup>3</sup> | V <sub>CC</sub> = MIN; I <sub>OL</sub> = 16mA | | | 0.4 | V | | $V_{OL}$ | Low-level output voltage | A00 – A06° | $V_{CC} = MIN; I_{OL} = 32mA$ | | | 0.5 | V | | | | B0 – B6 | $V_{CC} = MIN, I_{OL} = 4mA$ | 0.5 | | | ] , | | | | B0 - B0 | $V_{CC} = MIN, I_{OL} = 100mA$ | 0.75 | 1.0 | 1.20 | ] ' | | $V_{IK}$ | Input clamp voltage | | $V_{CC} = MIN$ , $I_I = I_{IK} = -18mA$ | | -0.85 | -1.2 | V | | | | Control pins | $V_{CC} = 3.6V$ ; $V_I = V_{CC}$ or GND | | | ±1.0 | | | | Input leakage current | Control/ AI0 - AI6 | $V_{CC} = 0V \text{ or } 3.6V; V_I = 5.5V$ | | | 10 | ] | | | input leakage current | AI0 – AI6 | $V_{CC} = 3.6V; V_I = V_{CC}$ | | | 1 | μΑ | | | | Note 4 | $V_{CC} = 3.6V; V_I = 0V$ | | | <b>-</b> 5 | | | | | | $V_{CC} = MAX, V_I = 1.9V$ | | | 100 | μΑ | | $I_{IH}$ | High-level input current | B0 – B6 | $V_{CC} = MAX$ , $V_I = 3.5V$ , note 5 | 100 | | | mA | | | | | $V_{CC} = MAX; V_I = 3.75V @ -40^{\circ}C$ | 100 | | | mA | | $I_{IL}$ | Low-level input current | B0 – B6 | $V_{CC} = MAX, V_I = 0.75V$ | | | -100 | μΑ | | I <sub>OZH</sub> | Off-state output current | AO0 – AO6 | $V_{CC} = MAX, V_O = 3V$ | | | 5 | μΑ | | I <sub>OZL</sub> | Off-state output current | AO0 – AO6 | $V_{CC} = MAX, V_O = 0.5V$ | | | -5 | μΑ | | | | I <sub>CCZ</sub> | V <sub>CC</sub> = MAX | | 5.2 | 13.5 | | | I <sub>CC</sub> S | Supply current (total) | I <sub>CCB</sub> | V <sub>CC</sub> = MAX, outputs Low or High | | 3.2 | 9.0 | 1 | | | Supply current (total) | I <sub>CCL</sub> | V <sub>CC</sub> = MAX, outputs Low | | 13.5 | 19.5 | mA | | | | I <sub>CCH</sub> | V <sub>CC</sub> = MAX, outputs High | | 10.7 | 16.0 | ] | - For conditions shown as MIN or MAX, use the appropriate value specified under recommended operation conditions for the applicable type. All typical values are at V<sub>CC</sub> = 3.3V, T<sub>A</sub> = 25°C. - Due to test equipment limitations, actual test conditions are V<sub>IH</sub> = 1.8V and V<sub>IL</sub> = 1.3V for the B side. Unused pins are at V<sub>CC</sub> or GND. For B port input voltage between 3 and 5 volt; I<sub>IH</sub> will be greater than 100mA but the part will continue to function normally (clamping circuit ## 3.3V BTL 7-bit Futurebus+ transceiver (standard A-port) FBL2041 FBL2041I #### **AC ELECTRICAL CHARACTERISTICS** | | | | | | | A PORT | LIMITS | | | | |--------------------------------------|------------------------------------------------------------|----------------------------|-----------------|--------------------------------------------------------|------------|-------------------------------------------------|------------------------------------------------|---------------------------------------------|--------------------------------------------------|------| | | | TEST | T <sub>ar</sub> | <sub>nb</sub> = +25 | °C, | FBL2<br>COMME | | FBL2<br>INDUS | 2041I<br>TRIAL | | | SYMBOL | PARAMETER | CONDITION | V | opf, R <sub>L</sub> : | ٧, | $T_{amb} = 0$<br>$V_{CC} = 3.3$<br>$C_L = 50pF$ | | $T_{amb} = -40$ $V_{CC} = 3.3$ $C_L = 50pF$ | | UNIT | | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay,<br>Bn to AOn | Waveform 1, 2 | 3.9<br>4.0 | 4.8<br>4.9 | 5.8<br>6.0 | 3.7<br>3.8 | 6.4<br>6.7 | 2.8<br>2.7 | 6.9<br>7.0 | ns | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output enable time,<br>OEA to AOn | Waveform 4, 5 | 5.3<br>2.4 | 6.6<br>4.4 | 8.0<br>8.0 | 5.0<br>2.1 | 8.6<br>8.5 | 4.5<br>1.1 | 9.0<br>9.0 | ns | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output disable time,<br>OEA to AOn | Waveform 4, 5 | 3.5<br>2.3 | 4.8<br>3.1 | 6.0<br>3.9 | 3.4<br>2.2 | 6.5<br>4.3 | 2.7<br>1.4 | 7.0<br>4.7 | ns | | t <sub>TLH</sub><br>t <sub>THL</sub> | Transition time, AOn Port (10% to 90% or 90% to 10%) | Test Circuit and Waveforms | 0.7<br>0.5 | 1.8<br>1.6 | 3.0<br>2.0 | 0.7<br>0.5 | 3.0<br>2.0 | 0.7<br>0.5 | 3.0<br>2.0 | ns | | t <sub>SK</sub> (o) | Output skew between receivers in same package <sup>1</sup> | Waveform 3 | | 0.7 | 1.5 | | 1.5 | | 1.5 | ns | | | | | | • | | B PORT | LIMITS | | | | | SYMBOL | PARAMETER | TEST<br>CONDITION | V | <sub>nb</sub> = +25<br><sub>CC</sub> = 3.3<br>30pF, Rլ | V, | $T_{amb} = 0$ $V_{CC} = 3.3$ $C_D = 30pF$ | to +70°C,<br>3V±10%,<br>5, R <sub>U</sub> = 9Ω | $T_{amb} = -40$ $V_{CC} = 3.3$ $C_D = 30pF$ | 0 to +85°C,<br>3V±10%,<br>5, R <sub>U</sub> = 9Ω | UNIT | | t <sub>PLH</sub> | Propagation delay,<br>Aln to Bn | Waveform 1, 2 | 3.3<br>2.7 | 4.2<br>3.5 | 5.2<br>4.5 | 2.9<br>2.5 | 6.0<br>5.0 | 1.8<br>1.7 | 6.7<br>5.6 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Enable/disable time,<br>OEB0 to Bn | Waveform 2 | 4.0<br>3.4 | 4.9<br>4.3 | 5.8<br>5.3 | 3.6<br>3.1 | 6.6<br>6.0 | 2.8<br>2.5 | 7.1<br>6.4 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Enable/disable time,<br>OEB1 to Bn | Waveform 1 | 4.2<br>2.9 | 5.1<br>3.8 | 6.1<br>4.7 | 3.9<br>2.6 | 6.9<br>5.5 | 2.9<br>1.9 | 7.3<br>6.0 | ns | | t <sub>TLH</sub><br>t <sub>THL</sub> | Transition time, Bn Port (1.3V to 1.8V) | Test Circuit and Waveforms | 1.2<br>0.4 | 2.4<br>0.9 | 3.0<br>1.5 | 1.2<br>0.4 | 3.0<br>1.5 | 1.2<br>0.4 | 3.0<br>1.5 | ns | | t <sub>SK</sub> (o) | Output skew between drivers in same package <sup>1</sup> | Waveform 3 | | | 1.5 | | 1.5 | | 1.5 | ns | | SYMBOL | PARAMETER | TEST<br>CONDITION | R | <sub>U</sub> = 16.5 | Ω | R <sub>U</sub> = | 16.5Ω | R <sub>U</sub> = | 16.5Ω | UNIT | | t <sub>PLH</sub> | Propagation delay,<br>Aln to Bn | Waveform 1, 2 | 3.3<br>2.7 | 4.2<br>3.6 | 5.1<br>4.5 | 3.0<br>2.5 | 6.0<br>5.0 | 1.8<br>1.7 | 6.7<br>5.6 | ns | | t <sub>PLH</sub> | Enable/disable time,<br>OEB0 to Bn | Waveform 2 | 4.0<br>3.4 | 4.9<br>4.3 | 5.8<br>5.3 | 3.6<br>3.1 | 6.6<br>6.0 | 2.7<br>2.5 | 7.1<br>6.4 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Enable/disable time,<br>OEB1 to Bn | Waveform 1 | 4.2<br>2.9 | 5.1<br>3.8 | 6.1<br>4.7 | 3.9<br>2.6 | 6.8<br>5.5 | 3.0<br>1.9 | 7.3<br>6.0 | ns | | t <sub>TLH</sub><br>t <sub>THL</sub> | Transition time, Bn Port (1.3V to 1.8V) | Test Circuit and Waveforms | 1.2<br>0.4 | 2.4<br>0.9 | 3.0<br>1.5 | 1.2<br>0.4 | 3.0<br>1.5 | 1.2<br>0.4 | 3.0<br>1.5 | ns | | t <sub>SK</sub> (o) | Output skew between drivers in same package <sup>1</sup> | Waveform 3 | | | 1.5 | | 1.5 | | 1.5 | ns | #### NOȚES: It<sub>PN</sub>actual – t<sub>PM</sub>actual | for any data input to output path compared to any other data input to output path where N and M are either LH or HL. Skew times are valid only under same test conditions (temperature, V<sub>CC</sub>, loading, etc.). ### 3.3V BTL 7-bit Futurebus+ transceiver (standard A-port) FBL2041 FBL2041I #### **AC WAVEFORMS** $V_M = 1.55V$ for $\overline{Bn}$ , $V_M = 1.5V$ for all others. Waveform 1. Propagation Delay for Data or Output Enable to Output Waveform 2. Propagation Delay for Data or Output Enable to Output Waveform 3. Output Skews Waveform 4. 3-State Output Enable Time to High Level and Output Disable Time from High Level Waveform 5. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level ### 3.3V BTL 7-bit Futurebus+ transceiver (standard A-port) FBL2041 FBL2041I #### **TEST CIRCUIT AND WAVEFORMS** Test Circuit for 3-State Outputs on A Port #### **SWITCH POSITION FOR ALL A-PORTS** | TEST | SWITCH | |-------------------------------------|--------| | t <sub>PLH</sub> , t <sub>PHL</sub> | OPEN | | t <sub>PLZ,</sub> t <sub>PZL</sub> | CLOSED | | t <sub>PHZ</sub> , t <sub>PZH</sub> | GND | **Test Circuit for Outputs on B Port** $V_{M} = 1.55V$ for $\overline{Bn}$ , $V_{M} = 1.5V$ for all others. **Input Pulse Definitions** | Family | I | INPUT PULSE REQUIREMENTS | | | | | | | | | | | | | |--------|-----------|--------------------------|-----------|----------------|------------------|------------------|--|--|--|--|--|--|--|--| | FB+ | Amplitude | Low V | Rep. Rate | t <sub>W</sub> | t <sub>TLH</sub> | t <sub>THL</sub> | | | | | | | | | | A Port | 3.0V | 0.0V | 1MHz | 500ns | 2.5ns | 2.5ns | | | | | | | | | | B Port | 2.0V | 1.0V | 1MHz | 500ns | 2.5ns | 2.5ns | | | | | | | | | #### **DEFINITIONS:** Load Resistor; see AC CHARACTERISTICS for value. Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value. $R_T$ = Termination resistance should be equal to $Z_{OUT}$ of pulse generators. Load capacitance includes jig and probe capacitance; see AC CHARACTERISTICS for value. Pull up resistor; see AC CHARACTERISTICS for value. SG00090 ## 3.3V BTL 7-bit Futurebus+ transceiver (standard A port) FBL2041 FBL2041I ### QFP52: plastic quad flat package; 52 leads (lead length 1.6 mm); body 10 x 10 x 2.0 mm SOT379-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | H <sub>D</sub> | HE | L | Lp | v | w | у | Z <sub>D</sub> <sup>(1)</sup> | Z <sub>E</sub> <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|------|--------------|--------------|------------------|------------------|------|----------------|----------------|------|--------------|------|------|------|-------------------------------|-------------------------------|----------| | mm | 2.45 | 0.45<br>0.25 | 2.10<br>1.95 | 0.25 | 0.38<br>0.22 | 0.23<br>0.13 | 10.1<br>9.9 | 10.1<br>9.9 | 0.65 | | 13.45<br>12.95 | 1.60 | 0.95<br>0.65 | 0.20 | 0.12 | 0.10 | 1.24<br>0.95 | 1.24<br>0.95 | 7°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE<br>VERSION | REFERENCES | | | | EUROPEAN | ISSUE DATE | |--------------------|------------|--------|------|--|------------|-----------------------------------| | | IEC | JEDEC | EIAJ | | PROJECTION | 1990E DATE | | SOT379-1 | | MO-108 | | | | <del>-95-02-04-</del><br>97-08-04 | 1999 Apr 27 1 ### 3.3V BTL 7-bit Futurebus+ transceiver (standard A port) FBL2041 FBL2041I #### Data sheet status | Data sheet status | Product<br>status | Definition [1] | | |---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Objective specification | Development | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice. | | | Preliminary specification | Qualification | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. | | | Product specification | Production | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product | | <sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design. #### **Definitions** **Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. **Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. #### **Disclaimers** **Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 1999 All rights reserved. Printed in U.S.A. Date of release: 11-99 Document order number: 9397 750 06597 Let's make things better. Philips Semiconductors