## F38E70 Single-Chip Microcomputer Microprocessor Product #### Description The Fairchild single-chip microcomputer series offers a variety of circuits for the high-volume, cost-sensitive markets. The F38E70 is a complete 8-bit microcomputer on a single MOS integrated circuit. The F38E70 is functionally identical to the F3870, except the F38E70 has 2K bytes of EPROM in place of 2K bytes of ROM. The F38E70 can execute the F8 instruction set of more than 70 commands. The device features 2048 bytes of EPROM, 64 bytes of scratchpad RAM, a programmable binary timer, 32 bits of I/O, and a single + 5 V power supply requirement. Utilizing Fairchild's double-ion-implant, N-channel technology and advanced circuit design techniques, the single-chip F38E70 offers maximum cost-effectiveness in many low-to-medium volume systems. When production volume requires large quantities, the transition to the mask-programmed F3870 is very straightforward, with no circuit design changes. - Single-Chip Microcomputer - Software-Compatible with F8 Family - 2048-Byte EPROM (F38E70-2) - 64-Byte Scratchpad RAM - 32-Bit (4-Port) TTL-Compatible I/O - Programmable Binary Timer Interval Timer Mode Pulse Width Measurement Mode Event Counter Mode - External Interrupt - . Crystal, LC, RC, External, or Internal Time Base - Low Power (375 mW Typical) - Single + 5 V ± 10% Power Supply - Simple EPROM Programming #### Pin Names PO0-PO7Bidirectional I/O Port 0/Address\*P10-P17Bidirectional I/O Port 1/Address\*P40-P47Bidirectional I/O Port 4/Data Out\*P50-P57Bidirectional I/O Port 5/Data In\*STROBEReady Strobe OutputEXT INTExternal Interrupt InputRESETExternal Reset Input TEST 1/V<sub>PP</sub> Test Line/PROG Voltage Input\*\* XTL<sub>1</sub>, XTL<sub>2</sub> Time Base Input V<sub>CC</sub>, GND Power Supply Lines \*As shown in the connection diagram, some port 0 and port 1 pins are address inputs for programming the F38E70 EPROM section. Ports 4 and 5, Data Out and In, refer to the programming and test modes. \*\*Caution: applying + 25 V to the V<sub>PP</sub> pin without the presence of V<sub>CC</sub> will damage the device. # Connection Diagram 40-Pin DIP #### F38E70 Architecture #### Signal Functions #### **Device Organization** This section describes the basic functional elements of the F38E70 as shown in *Figure 1*. #### Main Control Logic The instruction register (IR) receives the operation code (OP code) of the instruction to be executed from the program EPROM via the data bus. During all OP code fetches, eight bits are latched into the IR. Some instructions are completely specified by the upper four bits of the OP code. In those instructions, the lower four bits are an immediate register address or an immediate 4-bit operand. Once latched into the IR, the main control logic decodes the instruction and provides the necessary control gating signals to all circuit elements. #### **EPROM Address Registers** There are four 11-bit registers associated with the 2K × 8 EPROM. These are the program counter (P0), the stack register (P), the data counter (DC), and the auxiliary data counter (DC1). The program counter is used to address instructions or immediate operands. The stack register is used to save the contents of P0 during an interrupt or subroutine cell. Thus, P contains the return address at which processing is to resume upon completion of the subroutine or the interrupt routine. The data counter (DC) is used to address data tables. This register is auto-incrementing. Of the two data counters, only DC can access the EPROM. However, the XDC instruction allows DC and DC1 to be exchanged. Associated with the address registers is an 11-bit adder/ incrementer. This logic element is used to increment P0 or DC when required, and is also used to add displacements to P0 on relative branches or to add the accumulator contents to DC1 with the ADC (add data counter) instruction. #### 2048 × 8 EPROM The microcomputer program and data constants are stored in the program EPROM. When an EPROM access is required, the appropriate address register (P0 or DC) is gated onto the EPROM address bus and the EPROM output is gated onto the main data bus. The first byte in the EPROM is location zero. #### Scratchpad and ISAR The scratchpad provides 64 8-bit registers that may be used as general-purpose read/write data memory. The indirect scratchpad address register (ISAR) is a 6-bit register used to address the 64 registers. All 64 registers may be accessed using ISAR. In addition, the lower order 12 registers may also be directly addressed. The ISAR can be visualized as holding two octal digits. This division of ISAR is important, since a number of instructions increment or decrement only the least significant three bits of ISAR when referencing scratchpad bytes via ISAR. This makes it easy to reference a buffer consisting of up to eight contiguous scratchpad bytes. For example, when the low-order octal digit is incremented or decremented, ISAR is incremented from 278 to 208 or is decremented from 208 to 278. This feature of the ISAR is very useful in many Fig. 1 Block Diagram #### **Pin Functions** | Pin Name | Туре | Description | |----------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PO <sub>0</sub> -PO <sub>7</sub><br>P1 <sub>0</sub> -P1 <sub>7</sub><br>P4 <sub>0</sub> -P4 <sub>7</sub><br>P5 <sub>0</sub> -P5 <sub>7</sub> | Input/Output | Thirty-two lines that can be individually used as either TTL-compatible inputs or as latched outputs. For EPROM programming, 11 lines of ports 0 and 1 are used as address inputs and one line of port 1 is a program control. Port 5 is EPROM data input, and port 4 is EPROM output for verification. | | STROBE | Output | This pin, which is normally HIGH, provides a single LOW pulse after valid data is present on the $\overline{P4}_0$ - $\overline{P4}_7$ pins during an output instruction. | | RESET | Input | RESET may be used to externally reset the F38E70. When pulled LOW, the F38E70 resets. When then allowed to go HIGH, the F38E70 begins program execution at the program location H '0000'. RESET is held LOW during EPROM programming. | | EXT INT | Input | The external interrupt input. Its active state is software-programmable. This input is also used in conjunction with the timer for pulse width measurement and event counting. | | XTL <sub>1</sub> , XTL <sub>2</sub> | Input | The time base inputs to which a crystal (1 to 4 MHz), LC network, RC network, or an external single-phase clock may be connected. If timing is not critical, the F38E70 operates from its internal oscillator with no external components. | | TEST 1/V <sub>PP</sub> | Input | An input used only in testing and programming the F38E70. For normal circuit functionality, this pin is left unconnected or may be grounded. For EPROM programming, the test pin is connected to the programming voltage (typically 23 V). | | P17/TEST 2 | Input | I/O during normal operation; must be HIGH when in verify mode. | | V <sub>cc</sub> | Power | $V_{CC}$ is the power supply input (+5 V $\pm$ 10%). | program sequences. All six bits of ISAR may be loaded at one time, or either half may be loaded independently. Scratchpad registers 9 through 15 (decimal) are given mnemonic names (J, H, K, and Q) because of special linkages between these registers and other registers, such as a stack register. These special linkages facilitate the implementation of multi-level interrupts and subroutine nesting. For example, the instruction LR K, P stores the lower eight bits of the stack register into register 13 (K lower, or KL) and stores the upper three bits of P into the three least significant bits of register 12 (K upper, or KU). #### Arithmetic and Logic Unit (ALU) After receiving commands from the main control logic, the ALU performs the required arithmetic or logic operations (using the data presented on the two input busses) and provides the result on the result bus. The arithmetic operations that can be performed in the ALU are binary add, decimal adjust, add with carry, decrement, and increment. The logic operations that can be performed are AND, OR, exclusive-OR, ones complement, shift right, and shift left. Besides providing the result on the result bus, the ALU also provides four signals representing the status of the result. These signals, stored in the status register (W), represent the CARRY, OVERFLOW, SIGN, and ZERO condition of the result of the operation. #### Accumulator The accumulator (ACC) is the principal register for data manipulation within the F38E70. The ACC serves as one input to the ALU for arithmetic or logical operations. The results of ALU operations are stored back into the ACC. #### Status Register The status register (W) holds five status flags, as follows: #### **Summary of Status Bits** OVERFLOW = CARRY, @ CARRY6 ZERO = $\overline{ALU}_7 \Lambda \overline{ALU}_6 \Lambda \overline{ALU}_5 \Lambda \overline{ALU}_4 \Lambda$ $\overline{ALU}_2 \Lambda \overline{ALU}_2 \Lambda \overline{ALU}_1 \Lambda \overline{ALU}_0$ $CARRY = CARRY_7$ $SIGN = \overline{ALU}_7$ Interrupt Control Bit—The ICB may be used to allow or disallow interrupts in the F38E70. This bit is not the same as the two interrupt enable bits in the interrupt control port (ICP). If the ICB is set and the F38E70 interrupt logic communicates an interrupt request to the CPU section, the interrupt is acknowledged and processed upon completion of the first non-privileged instruction. If the ICB is cleared, an interrupt request is not acknowledged or processed until the ICB is set again. #### I/O Ports The F38E70 provides four complete bidirectional input/ output ports: these are ports 0, 1, 4, and 5. An output instruction (OUT or OUTS) causes the contents of the ACC to be latched into the addressed port. An input instruction (IN or INS) transfers the contents of the port to the ACC (port 6 is an exception, which is described later). The I/O buffers on the F38E70 are logically inverted. The schematic of an I/O port is shown in Figure 2. An output ready strobe is associated with port 4. This flag may be used to signal a peripheral device that the F38E70 has just completed an output of new data to port 4. The strobe provides a single low pulse shortly after the output operation is completed, so either edge may be used to signal the peripheral. The STROBE signal may also be used to request new input information from a peripheral simply by doing a dummy output of H '00' to port 4 after completing the input operation. #### **Timer and Interrupt Control Port** The timer is an 8-bit binary down counter that is software-programmable to operate in one of three modes: the interval timer mode, the pulse width measurement mode, or the event counter mode (the timer characteristics are described in *Table 1*). As shown in *Figure 3*, associated with the timer are an 8-bit register called the interrupt control port, a programmable prescaler, and an 8-bit modulo-N register; *Figure 4* illustrates the timer/interrupt function. Fig. 2 I/O Port Diagram All ports are standard output type only. The STROBE output is always configured similar to a standard output, except that it is capable of driving three TTL loads. Fig. 3 Timer and Interrupt Control Port Block Diagram See Figure 4 for a more detailed functional diagram. #### **Table 1 Timer Characteristics** #### Definitions Error = indicated time value – actual time value tpsc = $t\phi \times$ prescale value #### Interval Timer Mode ± 6tø Single interval error, free-running (note 3) Cumulative interval error, free-running (note 3) Error between two timer reads (note 2) $\pm$ (tpsc + t $\phi$ ) Start timer to stop timer error $+ t\phi to - (tpsc + t\phi)$ (notes 1, 4) Start timer to read timer error $-5t\phi$ to $-(tpsc + 7t\phi)$ (notes 1, 2) Start timer to interrupt request error $-2t\phi$ to $-8t\phi$ (notes 1, 3) Load timer to stop timer error $+ t\phi to - (tpsc + 2t\phi)$ (note 1) Load timer to read timer error $-5t\phi$ to $-(tpsc + 8t\phi)$ (notes 1, 2) Load timer to interrupt request error # (notes 1, 3) $-2t\phi \text{ to } -9t\phi$ Pulse Width Measurement Mode Measurement accuracy (note 4) $+t\phi \text{ to } -(tpsc+2t\phi)$ Minimum pulse width of EXT INT pin $2t\phi$ | Event Counter Mode | | |--------------------------------------|-------------| | Minimum active time of EXT INT pin | <b>2</b> tφ | | Minimum inactive time of EYT INT nin | 2td | #### Notes - All times that entail loading, starting, or stopping the timer are referenced from the end of the last machine cycle of the OUT or OUTS instruction. - All times that entail reading the timer are referenced from the end of the last machine cycle of the IN or INS instruction. - All times that entail the generation of an interrupt request are referenced from the start of the machine cycle in which the appropriate interrupt request latch is set. Additional time may elapse if the interrupt request occurs during a privileged or multi-cycle instruction. - 4. Error may be cumulative if operation is repetitively performed. The desired timer mode, prescale value, starting and stopping the timer, active level of EXT INT pin, and local enabling or disabling of interrupts are selected by outputting the proper bit configuration from the accumulator to the interrupt control port (port 6) with an OUT or OUTS instruction. Bits within the interrupt control port are defined as follows: #### Interrupt Control Port (Port 6) Bit 0 - External Interrupt Enable Bit 1 - Timer Interrupt Enable Bit 2 — EXT INT Active Level Bit 3 — Start/Stop Timer Bit 4 - Pulse Width/Interval Timer Bit 5 - + 2 Timer Prescale Values Bit 6 - ÷ 5 Timer Prescale Values Bit 7 - + 20 Timer Prescale Values A special situation exists when reading the interrupt control port (with an IN or INS instruction). The accumulator is **not** loaded with the content of the ICP; instead, accumulator bits 0 through 6 are loaded with 0s, while bit 7 is loaded with the logic level being applied to the EXT INT pin, thus allowing the status of EXT INT to be determined without the necessity of servicing an external interrupt request. This capability is useful in establishing a high-speed polled handshake procedure or for using EXT INT as an extra input pin if external interrupts are not required and the timer is used only in the interval timer mode. The rate at which the timer is clocked in the interval timer mode is determined by the frequency of an internal $\phi$ clock and by the division value selected for the prescaler. (The internal $\phi$ clock operates at one-half the external time base frequency.) If ICP bit 5 is set and bits 6 and 7 are cleared, the prescaler divides $\phi$ by two. Likewise, if bit 6 or 7 is individually set, the prescaler divides $\phi$ by 5 or 20, respectively. Combinations of bits 5, 6, and 7 may also be selected. For example, if bits 5 and 7 are set while 6 is cleared, the prescaler divides by 40. Thus, possible prescaler values are $\pm$ 2, $\pm$ 5, $\pm$ 10, $\pm$ 20, $\pm$ 40, $\pm$ 100, and $\pm$ 200. Any of three conditions causes the prescaler to be reset: when the timer is stopped by clearing the ICP bit 3, on execution of an output instruction to port 7 (the timer is assigned port address 7), or on the trailing edge transition of the EXT INT pin when in the pulse width measurement mode. These last two conditions are explained in more detail below. An OUT or OUTS instruction to port 7 loads the content of the accumulator to both the timer and the 8-bit modulo-N register, resets the prescaler, and clears any previously stored timer interrupt request. As previously noted, the timer is an 8-bit down counter that is clocked by the prescaler in the interval timer mode and in the pulse width measurement mode. The prescaler is not used in the event counter mode. The modulo-N register is a buffer whose function is to save the value that was most recently output to port 7. The modulo-N register is used in all three timer modes. Fig. 4 Timer/Interrupt Functional Diagram #### F38E70 Interval Timer Mode - When ICP bit 4 is cleared (logic 0) and at least one prescale bit is set, the timer operates in the interval timer mode. When bit 3 of the ICP is set, the timer starts counting down from the modulo-N value. After counting down to H '01', the timer returns to the modulo-N value at the next count. On the transition from H '01' to H 'N', the timer sets a timer interrupt request latch. Note that the interrupt request latch is set by the transition of H 'N' in the timer, thus allowing a full 256 counts if the modulo-N register is preset to H '00'. If bit 1 of the ICP is set, the interrupt request is passed on to the CPU section of the F38E70. However, if bit 1 of the ICP is a logic 0, the interrupt request is not passed on to the CPU section but the interrupt request latch remains set. If ICP bit 1 is subsequently set, the interrupt request is then passed on to the CPU section. (Recall from the discussion of the status register interrupt control bit that the interrupt request is acknowledged by the CPU section only if ICB is set.) Only two events can reset the timer interrupt request latch: when the timer interrupt request is acknowledged by the CPU section, or when a new load of the modulo-N register is performed. Consider an example in which the modulo-N register is loaded with H '64' (decimal 100). The timer interrupt request latch is set at the 100th count following the timer start, and the timer interrupt request latch is repeatedly set on precise 100-count intervals. If the prescaler is set at $\pm$ 40, the timer interrupt request latch is set every 4000 $\phi$ clock periods. For a 2 MHz $\phi$ clock (4 MHz time base frequency), this produces 2 ms intervals. The range of possible intervals is from 2 to 51,200 $\phi$ clock periods (1 $\mu$ s to 25.6 ms for a 2 MHz $\phi$ clock). However, approximately 50 $\phi$ periods is a practical minimum because the time between setting the interrupt request latch and the execution of the first instruction of the interrupt service routine is at least 29 $\phi$ periods (the response time is dependent upon how many privileged instructions are encountered when the request occurs). To establish time intervals greater than 51,200 $\phi$ clock periods is simply a matter of using the timer interrupt service routine to count the number of interrupts, saving the result in one or more of the scratchpad registers until the desired interval is achieved. With this technique, virtually any time interval, or several time intervals, may be generated. The timer may be read at any time and in any mode using an input instruction (IN 7 or INS 7) and may take place "on-the-fly" without interfering with normal timer operation. Also, the timer may be stopped at any time by clearing bit 3 of the ICP. The timer holds its current contents indefinitely and resumes counting when bit 3 is again set. Recall, however, that the prescaler is reset whenever the timer is stopped; thus, a series of starting and stopping results in a cumulative truncation error. A summary of other timer errors is given in the timing section. For a free-running timer in the interval timer mode, the time interval between any two interrupt requests may be in error by $\pm 6 \phi$ clock periods, although the cumulative error over many intervals is zero. The prescaler and timer generate precise intervals for setting the timer interrupt request latch, but the time-out may occur at any time within a machine cycle. (There are two types of machine cycles: short cycles, which consist of 4 $\phi$ clock periods, and long cycles, which consist of 6 $\phi$ clock periods.) In the multi-chip F8 family, there is a signal called the write clock that corresponds to a machine cycle. Interrupt requests are synchronized with the internal write clock, thus giving rise to the possible $\pm$ 6 $\phi$ error. Additional errors may arise due to the interrupt request occurring while a privileged instruction or multi-cycle instruction is being executed. Nevertheless, for most applications all of the above errors are negligible, especially if the desired time interval is greater than 1 ms. Pulse Width Measurement Mode — When ICP bit 4 is set (logic 1) and at least one prescale bit is set, the timer operates in the pulse width measurement mode. This mode is used for accurately measuring the duration of a pulse applied to the EXT INT pin. The timer is stopped and the prescaler is reset whenever EXT INT is at its inactive level. The active level of EXT INT is defined by ICP bit 2: if cleared, EXT INT is active LOW; if set, EXT INT is active high. If ICP bit 3 is set, the prescaler and timer start counting when EXT INT transitions to the active level. When EXT INT returns to the inactive level, the timer stops, the prescaler resets, and, if ICP bit 0 is set, an external interrupt request latch is set. (Unlike timer interrupts, external interrupts are not latched if the ICP interrupt enable bit is not set.) As in the interval timer mode, the timer may be read at any time and may be stopped at any time by clearing ICP bit 3; the prescaler and ICP bit 1 function as previously described, and the timer still functions as an 8-bit binary down counter, with the timer interrupt request latch being set on the timer transition from H '01' to H 'N'. Note that the EXT INT pin has nothing to do with loading the timer; its action is that of automatically starting and stopping the timer and of generating external interrupts. Pulse widths longer than the prescale value times the modulo-N value are easily measured by using the timer interrupt service routine to store the number of timer interrupts in one or more scratchpad registers. #### F38E70 As for accuracy, the actual pulse duration is typically slightly longer than the measured value because the status of the prescaler is not readable and is reset when the timer is stopped. Thus, for maximum accuracy, it is advisable to use a small division setting for the prescaler. Event Counter Mode — When ICP bit 4 is cleared and all prescale bits (ICP bits 5, 6, and 7) are cleared, the timer operates in the event counter mode. This mode is used for counting pulses applied to the EXT INT pin. If ICP bit 3 is set, the timer decrements on each transition from the inactive level to the active level of the EXT INT pin. The prescaler is not used in this mode, but, as in the other two timer modes, the timer may be read at any time and may be stopped at any time by clearing ICP bit 3; ICP bit 1 functions as previously described, and the timer interrupt request latch is set on the timer transition from H '01' to H 'N'. Normally, ICP bit 0 should be kept cleared in the event counter mode; otherwise, external interrupts are generated on the transition from the inactive level to the active level of the EXT INT pin. For the event counter mode, the minimum pulse width required on EXT INT is 2 $\phi$ clock periods and the minimum inactive time is 2 $\phi$ clock periods; therefore, the maximum repetition rate is 500 Hz. #### External Interrupts When the timer is in the interval timer mode, the EXT INT pin is available for non-timer-related interrupts. If ICP bit 0 is set, an external interrupt request latch is set when there is a transition from the inactive level to the active level of EXT INT. (EXT INT is an edge-triggered input.) The interrupt request is latched either until acknowleged by the CPU section or until ICP bit 0 is cleared (unlike timer interrupt requests, which remain latched even when ICP bit 1 is cleared). External interrupts are handled in the same fashion when the timer is in the pulse width measurement mode or in the event counter mode, except that only in the pulse width measurement mode is the external interrupt request latch set on the trailing edge of EXT INT, that is, on the transition from the active level to the inactive level. #### Interrupt Handling When either a timer or an external interrupt request is communicated to the CPU section of the F38E70, it is acknowledged and processed at the completion of the first non-privileged instruction if the interrupt control bit of the status register is set. If the interrupt control bit is not set, the interrupt request continues until either the interrupt control bit is set and the CPU section acknowledges the interrupt or the interrupt request is cleared as previously described. If there are both a timer interrupt request and an external interrupt request when the CPU section starts to process the requests, the timer interrupt is handled first. When an interrupt is allowed, the CPU section requests that the interrupting element pass its interrupt vector address to the program counter via the data bus. The vector address for a timer interrupt is H '020'. The vector address for external interrupts is H '0A0'. After the vector address is passed to the program counter, the CPU section sends an acknowledge signal to the appropriate interrupt request latch, which clears that latch. The execution of the interrupt service routine then commences. The return address of the original program is automatically saved in the stack register, P. #### Power-on Clear When power is applied to the F38E70, the program counter and the ICB bit of the status register are cleared. Ports 4, 5, 6, and 7 are loaded with H '00' (thus, the I/O pins for ports 4 and 5 are at $V_{OH}$ ). The contents of other registers and ports are undefined. The first program instruction is then fetched from EPROM location H '000'. #### **External Reset** When $\overline{\text{RESET}}$ is taken LOW, the content of the program counter is pushed to the stack register, and the program counter and the ICB bit of the status register are then cleared. The original stack register content is lost. As with power-on clear, ports 4, 5, 6, and 7 are loaded with H '00'. The contents of all other registers and ports are unchanged. When $\overline{\text{RESET}}$ is taken HIGH, the first program instruction is fetched from EPROM location H '000'. #### **Test Logic** Special test logic is implemented to allow access to the internal main data bus for test purposes. In normal operation, the TEST pin is unconnected or is connected to GND. When TEST is placed at a TTL level (2.0 V to 2.6 V), port 4 becomes an output of the internal data bus and port 5 becomes a wired-OR input to the internal data bus. The data appearing on the port 4 pins is logically true, whereas input data forced on port 5 must be logically false. When TEST is placed at a HIGH level (6.0 V to 7.0 V), the ports act as above and, additionally, the $2K \times 8$ program ROM is prevented from driving the data bus. In this mode, operands and instructions may be forced externally through port 5 instead of being accessed from the program ROM. When TEST is in either the TTL state or the HIGH state, STROBE ceases its normal function and becomes a cycle clock (identical to the F8 multi-chip system write clock, except inverted). Timing complexities render the capabilities associated with the TEST pin impractical for use in a user's application, but these capabilities are sufficient to enable Fairchild to implement a rapid method for thoroughly testing the F38E70. #### F38E70 Clocks The time base for the F38E70 may originate in one of four external sources. The four external configurations are shown in *Figure 5*. There is an internal 20 pF capacitor between XTL<sub>1</sub> and GND, and also between XTL<sub>2</sub> and GND. Thus, external capacitors are not required. In all external clock modes, the external time base frequency is divided by two to form the internal $\phi$ clock. #### Instruction Set The F38E70 executes the entire instruction set of the multi-chip F8 family (F3850 family), as shown in *Table 2*. Of course, the STORE instruction is of little use in the F38E70 because only read-only memory exists in the addressing range of the data counter (the data counter, however, is incremented if STORE is executed). A summary of programmable registers and ports is given in *Figure 6*, followed by a summary of the F38E70 (F8-compatible) instruction set. Also, for convenient reference, a programming model of the F38E70 is given in Figure 7. Fig. 5 Clock Configurations $\begin{array}{ll} \mbox{Minimum R} = 4k\Omega & \mbox{Minimum L} = 0.1 \mbox{ mH} \\ \mbox{Minimum Q} = 40 & \mbox{} \\ \mbox{C} = 20.5 \mbox{ pF} \pm 2.5 \mbox{ pF} + \mbox{C}_{\mbox{EXTERNAL}} & \mbox{Maximum C}_{\mbox{EXTERNAL}} = 30 \mbox{ pF} \end{array}$ $$MAX = \frac{1}{1.0 \text{ RC} + 15 \text{ ns}} \qquad \qquad f = \frac{1}{2\pi\sqrt{\text{LC}}}$$ $$\begin{split} \text{Example with $C_{\text{EXTERNAL}} = 0$} & \text{Example with $C_{\text{EXTERNAL}} = 0$} \\ \text{R} &= 15 \text{ } k\Omega \pm 5\% & \text{L} &= 0.3 \text{ } \text{mH} \pm 10\% \\ \text{f} &= 2.9 \text{ } \text{MHz} \pm 26\% & \text{f} &= 3.0 \text{ } \text{MHz} \pm 10\% \end{split}$$ Table 2 F38E70 Instruction Set #### **Accumulator Group Instructions** | | Mnemonic | | | Machine | | | | Statu | s Bits | | |------------------------|----------|---------|-------------------|---------|-------|--------|-----|-------|--------|------| | Operation | OP Code | Operand | Function | Code | Bytes | Cycles | OVF | ZERO | CRY | SIGN | | Add Carry | LNK | | ACC-(ACC)+ CRY | 19 | 1 | 1 | 1/0 | 1/0 | 1/0 | 1/0 | | Add Immediate | Al | ii | ACC-(ACC) A H'ii' | 24 ii | 2 | 2.5 | 1/0 | 1/0 | 1/0 | 1/0 | | AND Immediate | NI NI | ii | ACC-(ACC) H'ii' | 21 ii | 2 | 2.5 | 0 | 1/0 | 0 | 1/0 | | Clear | CLR | | ACC-H'00' | 70 | 1 | 1 | _ | | • | 1 | | Compare Immediate | CI | ii | H'ii' + (ACC) + 1 | 25 ii | 2 | 2.5 | 1/0 | 1/0 | 1/0 | 1/0 | | Complement | СОМ | | ACC-(ACC) & H'FF' | 18 | 1 | 1 | 0 | 1/0 | 1 0 | 1/0 | | Exclusive OR Immediate | ΧI | ii | ACC-(ACC) e H'ii' | 23 ii | 2 | 2.5 | ا آ | 1/0 | ١٥ | 1/0 | | Increment | INC | | ACC-(ACC)+1 | 1F | 1 | 1 | 1/0 | 1/0 | 1/0 | 1/0 | | Load Immediate | l Li | ii | ACC-H'ii' | 20 ii | 2 | 2.5 | | | " | | | Load Immediate Short | LIS | l i | ACC-H'0i' | 7 i | 1 | 1 | | _ | | | | OR Immediate | OI | l ii | ACC-(ACC) V H'ii' | 22 ii | ءَ ا | 2.5 | 0 | 1/0 | 0 | 1/0 | | Shift Left One | SL | 1 | SHIFT LEFT 1 | 13 | 1 | 1 | ٥ | 1/0 | ۱۸ | 1/0 | | Shift Left Four | SL | 4 | SHIFT LEFT 4 | 15 | 1 | | ١٥ | 1/0 | ٥ | 1/0 | | Shift Right One | SR | 1 1 | SHIFT RIGHT 1 | 12 | 1 | | ٥ | 1/0 | 0 | 1 10 | | Shift Right Four | SR | 4 | SHIFT RIGHT 4 | 14 | 1 | i | ő | 1/0 | ő | | #### **Branch Instructions** (In All Conditional Branches, P0 (P0) + 2 if the Test Conditions Are Not Met. Execution Is Complete in 30 Cycles.) | | Mnemonic | | | Machine | | | | Statu | s Bits | | |--------------------------|----------|---------|------------------------------------------------|---------|-------|---------|-----|-------|--------|------------| | Operation | OP Code | Operand | Function | Code | Bytes | Cycles | OVF | ZERO | CRY | SIGN | | Branch on Carry | BC | aa | P0-[(P0) + 1] + H'aa' if CRY = 1 | 82 aa | 2 | 3/3.5** | | _ | | | | Branch on Positive | BP | aa | P0-[(P0) + 1] + H'aa' if SIGN = 1 | 81 aa | 2 | 3/3.5** | l – | _ | l — | l <u> </u> | | Branch on Zero | BZ | aa | P0-[(P0) + 1] + H'aa' if ZERO = 1 | 84 aa | 2 | 3/3.5** | | l _ | l | l _ | | Branch on True | BT | t,aa | P0-[(P0) + 1] + H'aa' if any test is true | 8t aa | 2 | 3/3.5** | _ | _ | _ | _ | | | | | t = TEST CONDITION | | | | | | | | | | 1 | | 22 21 20 | } | | | | | | | | | | | 7500 000 0000 | | | | | i | l | | | | | | ZERO CRY SIGN | | | | | | | | | Branch if Negative | ВМ | aa | P0[(P0) + 1] + H'aa' if SIGN = 0 | 91 aa | 2 | 3/3.5** | _ | l _ | l _ | l | | Branch if No Carry | BNC | aa | P0-[(P0) + 1] + H'aa' if CARRY ≠0 | 92 aa | 2 | 3/3.5** | _ | l | l _ | l – | | Branch if No Overflow | BNO | aa | P0 - [(P0) + 1] + H'aa' if OVF = 0 | 98 aa | 2 | 3/3.5** | _ | l | l _ | l _ | | Branch if Not Zero | BNZ | aa | P0-[(P0) + 1] + H'aa' if ZERO = 0 | 94 aa | 2 | 3/3.5** | _ | l _ | l | l _ | | Branch if False Test | BF | t,aa | P0 - [(P0) + 1] + H'aa' if all false test bits | 9t aa | 2 | 3/3.5** | | l – | _ | | | | | | t = TEST CONDITION | | | | | | | | | | | | 23 22 21 20 | | | | | | | | | | | | ! <del> - - - - - </del> | | | i l | | | | | | | | | OVF ZERO CRY SIGN | | | | | | | | | Branch if ISAR (Lower) 7 | BR7 | aa | P0-[(P0)+1]+H'aa' if ISARL≠7 | 8Faa | 2 | 2.5 | _ | _ | _ | l _ | | ( | 1 | | P0-(P0)+2 if ISARL=7 | | _ | 2.0 | _ | _ | l _ | _ | | Branch Relative | BR | aa | P0-[(P0)+1]+H'aa' | 90 aa | 2 | 3.5 | _ | | l _ | l _ | | Jump* | JMP | aaaa | P0-H'aaaa' | 29 aaaa | 3 | 5.5 | _ | _ | | l _ | Memory Reference Instructions (In All Memory Reference Instructions, the Data Counter Is Incremented DC-DC-1.) | | Mnemonic | | | Machine | | | | Statu | s Bits | | |--------------|----------|---------|--------------------|---------|-------|--------|-----|-------|--------|------| | Operation | OP Code | Operand | Function | Code | Bytes | Cycles | OVF | ZERO | CRY | SIGN | | Add Binary | AM | | ACC-(ACC)+[(DC)] | 88 | 1 | 2.5 | 1/0 | 1/0 | 1/0 | 1/0 | | Add Decimal | AMD | | ACC-(ACC)+[(DC)] | 89 | 1 | 2.5 | 1/0 | 1/0 | 1/0 | 1/0 | | AND | NM | l | ACC-(ACC) A [(DC)] | BA | 1 | 2.5 | 0 | 1/0 | ١٥ | 1/0 | | Compare | СМ | | [(DC)] + (ACC) + 1 | 8D | 1 | 2.5 | 1/0 | 1/0 | 1/0 | 1/0 | | Exclusive OR | XM | ļ | ACC-(ACC) + [(DC)] | 8C | 1 | 2.5 | ٥ | 1/0 | 0 | 1/0 | | Load | LM | ŀ | ACC-[(DC)] | 16 | 1 | 2.5 | _ | _ | | _ | | Logical OR | ОМ | | ACC-(ACC) V ((DC)) | 8B | 1 | 2.5 | ١٥ | 1/0 | ١٥ | 1/0 | | Store | ST | | (DC)-(ACC) | 17 | 1 | 2.5 | _ | l – | _ | | <sup>\*</sup>Privileged instruction #### Note JMP and PI change accumulator contents to the high byte address. <sup>\*\* 3.5</sup> cycles if branch taken. Table 2 F38E70 Instruction Set (Cont.) **Address Register Group Instructions** | | Mnemonic | | | Machine | | | | Statu | s Bits | | |------------------------------|----------|---------|-----------------------------|---------|-------|--------|-----|----------|------------|------------| | Operation | OP Code | Operand | Function | Code | Bytes | Cycles | OVF | ZERO | CRY | SIGN | | Add to Data Counter | ADC | | DC-(DC)+(ACC) | 8E | 1 | 2.5 | _ | _ | _ | _ | | Call to Subroutine | PK* | | P-(P0); P0U-(r12); PL-(r13) | 0C | 1 | 4 | l – | _ | - | _ | | Call to Subroutine Immediate | PI* | aaaa | P-(P); P0-H'aaaa'‡ | 28 aaaa | 3 | 6.5 | | _ | l – | _ | | Exchange DC | XDC | | DC-DC1 | 2C | 1 | 2 | - | <b>—</b> | l – | i — | | Load Data Counter | LR | DC,Q | DCU+(r14); DCL+(r15) | 0F | 1 | 4 | - | _ | - | - | | Load Data Counter | LR | DC,H | DCU-(r10); DCL-(r11) | 10 | 1 | 4 | l – | l – | - | - | | Load DC Immediate | DCI | aaaa | DC-H'aaaa' | 2A aaaa | 3 | 6 | l – | | <b> </b> - | - | | Load Program Counter | LR | P0,Q | POU-(r14); POL-(r15) | 0D | 1 | 4 | _ | - | l — | l – | | Load Stack Register | LR | P,K | PU-(r12); PL-(r13) | 09 | 1 | 4 | l – | l — | l — | l – | | Return From Subroutine | POP* | ļ · | P0-(P) | 1C | 1 | 2 | _ | - | — | | | Store Data Counter | LR | Q.DC | r14-(DCU); r15-(DCL) | 0E | 1 | 4 | i – | <b> </b> | l — | - | | Store Data Counter | LR | H,DC | r10-(DCU); r11-(DCL) | 11 | 1 | 4 | - | l – | | - | | Store Stack Register | LR | K,P | r12-(PU); r13-(P) | 08 | 1 | 4 | - | - | - | <b>i</b> – | Scratchpad Register Instructions (Refer to Scratchpad Addressing Modes.) | | Mnemonic | | | | Ī | | | Statu | s Bits | | |--------------|----------|---------|-----------------|------|-------|--------|-----|-------|--------|----------| | Operation | OP Code | Operand | Function | Code | Bytes | Cycles | OVF | ZERO | CRY | SIGN | | Add Binary | AS | r | ACC-(ACC)+(r) | Cr | 1 | 1 | 1/0 | 1/0 | 1/0 | 1/0 | | Add Decimal | ASD | l r | ACC (ACC) + (r) | Dr | 1 | 2 | 1/0 | 1/0 | 1/0 | 1/0 | | Decrement | DS | r | r-(r) + H'FF' | 3r | 1 | 1.5 | 1/0 | 1/0 | 1/0 | 1/0 | | Load | l LR | A,r | ACC-(r) | 4r | 1 | 1 | - | - | I — | - | | Load | LR | A,KU | ACC ←(r12) | 00 | 1 | 1 | - | 1 - | l — | - | | Load | LR | A,KL | ACC-(r13) | 01 | 1 | 1 | - | - | l — | - | | Load | LR | A,QU | ACC (r14) | 02 | 1 | 1 | - | - | l — | - | | Load | LR | A,QL | ACC (r15) | 03 | 1 | 1 | - | - | | - | | Load | LR | r,A | r-(ACC) | 5r | 1 | 1 | - | | - | - | | Load | LR | KU,A | r12-(ACC) | 04 | 1 | 1 | - | _ | - | - | | Load | LR | KL,A | r13-(ACC) | 05 | 1 | 1 | - | l — | | <b>—</b> | | Load | LR | QU,A | r14(ACC) | 06 | 1 | 1 | - | l – | - | - | | Load | LR | QLA | r15-(ACC) | 07 | 1 | 1 | l — | - | 1 — | - | | AND | NS | l r | ACC-(ACC) A (r) | Fr | 1 | 1 | 0 | 1/0 | 0 | 1/0 | | Exclusive OR | xs | r | ACC-(ACC) e (r) | Er | 1 | 1 | 0 | 1/0 | 0 | 1/0 | #### Miscellaneous Instructions | | Mnemonic | | | Machine | | | 1 | Statu | s Bits | | |-----------------------|----------|---------|----------------------|----------|-------|--------|-----|-------|--------|------| | Operation | OP Code | Operand | Function | Code | Bytes | Cycles | OVF | ZERO | CRY | SIGN | | Disable Interrupt | DI | | RESET ICB | 1A | 1 | 2 | - | l – | - | - | | Enable Interrupt* | l Ei | | SET ICB | 1B | 1 | 2 | - | - | - | _ | | Input | IN | aa | ACC-(INPUT PORT aa) | 26 aa | 2 | 4 | 0 | 1/0 | 0 | 1/0 | | Input Short | INS | a | ACC-(INPUT PORT a) | Aa | 1 | 4*** | 0 | 1/0 | 0 | 1/0 | | Load ISAR | LR | IS,A | ISAR-(ACC) | 0B | 1 | 1 | l – | - | l – | - | | Load ISAR Lower | LISL | a | ISARL-a | 01101a** | 1 | 1 | - | - | | l – | | Load ISAR Upper | LISU | a | ISARU←a | 01100a** | 1 | 1 | 1 - | - | - | 1 - | | Load Status Register* | LR | W,J | W-(r9) | 1D | 1 | 2 | 1/0 | 1/0 | 1/0 | 1/0 | | No-Operation | NOP | ' | P0←(P0) + 1 | 2B | 1 | 1 | - | - | l — | | | Output | OUT | aa | OUTPUT PORT aa-(ACC) | 27 aa | 2 | 4 | - | 1 - | l – | - | | Output Short | OUTS | a | OUTPUT PORT a-(ACC) | Ba | 1 | 4*** | - | _ | - | 1 - | | Store ISAR | LR | A,IS | ACC-(ISAR) | OA | 1 | 1 | - | - | 1 - | I — | | Store Status Register | LR | J,W | r9-(W) | 1E | 1 | 1 | - | l - | - | _ | <sup>\*</sup>Privileged instruction <sup>\*\*3-</sup>bit octal digit \*\*\*Two machine cycles for CPU ports ‡Contents of ACC destroyed #### F38E70 #### Notes Each lower case character represents a hexadecimal digit. Each cycle equals four machine clock periods. Lower case denotes variables specified by the programmer. #### **Function Definitions** | - | is | replaced | bу | | |---|----|----------|----|--| | | | | | | the contents of binary ones complement of arithmetic add (binary or decimal) logical OR exclusive ٨ logical AND logical OR inclusive H'# hexadecimal digit #### **Register Names** address variable accumulator DC data counter (indirect address register) DC1 data counter #1 (auxiliary data counter) DCL least significant eight bits of data counter addressed DCU most significant eight bits of data counter addressed scratchpad register #10 and #11 i and ii immediate operand ICB interrupt control bit IS indirect scratchpad address register ISAR indirect scratchpad address register ISARL least significant three bits of ISAR ISARU most significant three bits of ISAR scratchpad register #9 ĸ registers #12 and #13 KL register #13 ΚU register #12 P0 program counter POL least significant eight bits of program counter POLI most significant eight bits of program counter PL least significant eight bits of program counter most significant eight bits of active stack register PU registers #14 and #15 OL register #15 Qυ register #14 scratchpad register (any address through 11) w status register #### Scratchpad Addressing Modes (Machine Code Format) (hexadecimal) register addressed by ISAR (unmodified) r = C r = D(hexadecimal) register addressed by ISAR: ISARL incremented r=E (hexadecimal) register addressed by ISAR; ISARL decremented r = F(no operation performed) r = 0 - B(hexadecimal) register 0 through 11 addressed directly from the instruction #### Status Register no change in condition 1/0 is set to 1 or 0, depending on conditions CRY carry flag #### **EPROM Programming** When V<sub>PP</sub> is applied to the TEST 1 pin, the device goes into the program or verify mode and the I/O ports take on the different functions of DATA IN (port 5), DATA OUT (port 4), EPROM address (11 pins of ports 0 and 1), and PROG (port 16). The verify mode exists when PROG is HIGH and TEST 2 = V<sub>CC</sub>. Port 4 outputs the data content of the EPROM according to the address A<sub>0</sub> through A<sub>10</sub>. The logical sense is true, and for an unprogrammed location, the outputs are high. During verify mode, the data on port 5 has no effect on the port 4 output. The program mode exists when PROG is taken low. All addresses and DATA IN must be stable before going into this mode. During this mode, the data appearing on port 5 is "burned in" to the EPROM. Note that the sense of port 5 is logically false. At the same time, port 4 outputs the data on the internal data bus, which is exactly equal to the inversion of the data going in on port 5. Port 4 does not indicate satisfactory completion of the EPROM programming in the program mode. The PROG pin must be high before the V<sub>PP</sub> is applied in order to prevent a programming error. #### CAUTION Applying V<sub>pp</sub> to the TEST 1/V<sub>pp</sub> pin without the presence of V<sub>CC</sub> will damage the device. #### F38E70 Erasing Instructions The contents of the F38E70 EPROM can be erased by exposure to high-intensity shortwave ultraviolet (UV) light with a wavelength of 2537 Angstroms (A). This can be accomplished with ultraviolet light EPROM erasure devices that are available from several U.S. manufacturers. These erasure devices contain a UV light source, which is usually placed approximately 1 or 2 inches from the EPROM so that the transparent window on top of the device is illuminated. The minimum required integrated dose (intensity x exposure time) of UV light energy incident on the window of the device in order to reliably ensure complete erasure is 15 watt-sec/cm<sup>2</sup>. The UV erasure unit should be periodically calibrated if minimum exposure times are to be used. (Minimum exposure times range from 10 to 45 minutes, depending on the model type and age of UV lamp.) If longer exposure times are possible, variations in the output light intensity of the UV light source are not critical. Fig. 6 Programmable Registers and Ports Fig. 7 Programming Model neces. The instructions PI and PK are shown in two sequential parts (PI<sub>1</sub>, PI<sub>2</sub>, and PK<sub>1</sub>, PK<sub>2</sub>). These instructions set status. †The value of the external interrupt input is loaded to bit 7 of the accumulator (with bits 0 through 6 loaded with zeros) when the instruction 'INS 6' is executed. This instruction also sets status. 11P0, P, DC, and DC1 are 11 bit registers. #### Supplementary Notes For total software compatibility when expanding into a multi-chip configuration, the F3871 Peripheral Input/Output circuit should be used. The F3871 has the same improved timer (binary count, readable, and three modes of operation) and ready strobe output as the F38E70. The interrupt control bit of the status register is automatically reset when an interrupt request is acknowledged. It is then the programmer's responsibility to determine when ICB is again set (by executing an El instruction). This action prevents an interrupt service routine from being interrupted unless the programmer so desires. When reading the interrupt control port (port 6), bit 7 of the accumulator is loaded with the actual logic level being applied to the EXT INT pin, regardless of the status of ICP bit 2 (the EXT INT active level bit); that is, if EXT INT is at +5 V, bit 7 of the accumulator is set to a logic 1, but if EXT INT is at GND, accumulator bit 7 is reset to logic 0. In the "F38E70 (F8-compatible) Instruction Set" summary, the number of cycles shown is "nominal" machine cycles. A nominal machine cycle is defined as 4 $\phi$ clock periods, thus requiring 2 $\mu$ s for a 2 MHz $\phi$ clock frequency (4 MHz external time base frequency). Also, the summary uses the following nomenclature for register names: #### F8 F38E70 $PC_0 = P0$ Program Counter $PC_1 = P$ Stack Register $DC_0 = DC$ Data Counter DC1 = DC1 Auxiliary Data Counter This nomenclature is used in order to be consistent with the assembly language mnemonics. For the F38E70, execution of an INS or OUTS instruction requires two machine cycles for ports 0 and 1, while ports 4 and 5 require four machine cycles. When an external reset of the F38E70 occurs, P0 is pushed into P and the old contents of P are lost. It must be noted that an external reset is recognized at the start of the machine cycle and not necessarily at the end of an instruction. Thus, if the F38E70 is executing a multicycle instruction, that instruction is not completed and the contents of P upon reset may not necessarily be the address of the instruction that would have been executed next. It may, for example, point to an immediate operand if the reset occurred during the second cycle of an LI or CI instruction. Additionally, several instructions (JMP, PI, PK, LR, P0, Q) as well as the interrupt acknowledge sequence modify P0 in parts. That is, they alter P0 by loading first one part, then the other, and the entire operation takes more than one cycle. Should reset occur during this modification process, the value pushed into P is part of the old P0 (the as-yet unmodified part) and part of the new P0 (the already modified part). Thus, care should be taken (perhaps by external gating) to ensure that reset does not occur at an undesirable time if any significance is to be given to the contents of P after a reset occurs. #### **Absolute Maximum Ratings** The absolute maximum ratings of the F38E70 are as follows: | Temperature (Ambient Under Bias) | о°С, | + 70°C | |--------------------------------------------------|----------|---------| | Storage Temperature | 55°C, - | + 150°C | | Voltage on any Pin with Respect to | | | | Ground (Except Test Pin) | ~ 1.0 V, | + 7 V | | Test Pin Voltage with Respect to V <sub>SS</sub> | – 1.0 V, | + 27 V | #### CAUTION Applying $V_{pp}$ to the TEST $1/V_{pp}$ pin without the presence of $V_{CC}$ will damage the device. #### Power Dissipation 1.0 W These are stress ratings only, and functional operation at these ratings, or under any conditions above those indicated in this data sheet, is not implied. Exposure to the absolute maximum rating conditions for extended periods of time may affect device reliability, and exposure to stresses greater than those listed may cause permanent damage to the device. Timing Characteristics $V_{CC} = +5 V \pm 10\%$ , $T_A = 0$ °C to +70°C | Signal | Symbol | Characteristic | Min | Max | Unit | Comments (Note 3) | |------------------|----------------------|----------------------------------|--------------------|-------------------------|------|--------------------------------| | XTL <sub>1</sub> | t <sub>0</sub> (XTL) | Time Base Period, Crystal Mode | 250 | 5000 | ns | 4 MHz-2 MHz | | XTL <sub>2</sub> | t <sub>0</sub> (LC) | Time Base Period, LC Mode | 250 | 5000 | ns | 4 MHz-2 MHz | | | t <sub>0</sub> (RC) | Time Base Period, RC Mode | 250 | 5000 | ns | 4 MHz-2 MHz | | | t <sub>0</sub> (EX) | Time Base Period, External Mode | 250 | 5000 | ns | 4 MHz-2 MHz | | | t <sub>EX</sub> (H) | External Clock Pulse Width, High | 90 | t <sub>0</sub> (EX)-100 | ns | | | | t <sub>EX</sub> (L) | External Clock Pulse Width, Low | 90 | t <sub>o</sub> (EX)-100 | ns | | | φ | tφ | Internal φ Clock Period | 2t <sub>0</sub> ty | p. | ns | 0.5 μs at 4 MHz ext. time base | | STROBE | t <sub>I/O-S</sub> | Port Output to STROBE Delay | | 1000 min<br>250 max | ns | Note 1 | | | t <sub>SL</sub> | STROBE Pulse Width, Low | | 250 min<br>250 max | ns | | | RESET | t <sub>RH</sub> | RESET Hold Time, Low | 6tø+ | 750 min | ns | | | EXT INT | t <sub>EH</sub> | EXT INT Hold Time, Active State | 6tø+ | 750 min | ns | Note 2 | #### Notes - 1. Load is 50 pF plus 1 standard TTL input. - Specification is applicable when the timer is in the interval timer mode. See "Timer Characteristics" for EXT INT requirements when in the pulse width measurement mode or the event counter mode. - 3. The timing diagrams are given in Figure 8. Fig. 8 Timing Diagrams Note All measurements are referenced to V<sub>IL</sub> max., V<sub>IH</sub> min., V<sub>OL</sub> max., or V<sub>OH</sub> min. **Program/Verify Timing** | Symbol | Parameter | Min | Max | Unit | |---------------------|---------------------------------|-----|-----|------| | t <sub>SET-UP</sub> | 23 V Applied to PROG | . 5 | | μS | | t <sub>AS</sub> | Address Set-up Time | 1 | | μS | | t <sub>AH</sub> | Address Hold Time | 1 | | μS | | t <sub>DS</sub> | Data Set-up Time | 1 | | μS | | t <sub>DH</sub> | Data Hold Time | 1 | | μS | | t <sub>AV</sub> | Address to Data Out in Verify | | 5 | μS | | tpv | PROG to Data Out in Verify | | 2 | μS | | t <sub>PD</sub> | PROG to Data Out in Programming | | 5 | μS | | tpROG | Programming Time | 50 | 60 | ms | Note Timing diagrams are given in Figure 9. Fig. 9 Program/Verify Timing Diagrams ## DC Characteristics $V_{CC} = 5 \text{ V} \pm 10\%$ , $T_A = 0$ °C to + 70°C | Symbol | Characteristic | Min | Тур | Max | Unit | Test Conditions | |-------------------|-------------------------------------------------------------------|-------|------|-------|------|-----------------------------------------------------| | Icc | Power Supply Current | | 70 | 100 | mA | Outputs Open | | P <sub>D</sub> | Power Dissipation | | 375 | 550 | mW | Outputs Open | | VIHEX | External Clock Input High Voltage | 2.4 | | 5.8 | V | | | VILHEX | External Clock Input Low Voltage | - 0.3 | | 0.6 | ٧ | | | I <sub>HEX</sub> | External Clock Input High Current | | | 100 | μΑ | V <sub>IHEX</sub> = 2.4 V | | I <sub>ILEX</sub> | External Clock Input Low Current | | | - 100 | μА | V <sub>ILEX</sub> = 0.6 V | | V <sub>IH</sub> | Input High Voltage | 2.0 | | 5.8 | V | | | V <sub>IL</sub> | Input Low Voltage | - 0.3 | | 8.0 | V | | | I <sub>IH</sub> | Input High Current (Except Open-Drain and Direct-Drive I/O Ports) | | | 100 | μА | V <sub>IH</sub> = 2.4 V, Internal Pull-Up | | I <sub>IL</sub> | Input Low Current (Except Open-Drain and Direct-Drive Ports) | | | - 1.6 | mA | V <sub>1L</sub> = 0.4 V | | I <sub>LOD</sub> | Leakage Current (Open-Drain Ports) | | | 10 | μА | Pull-Down, Device Off | | Іон | Output High Current<br>(Except Open-Drain and Direct-Drive Ports) | - 100 | | | μА | V <sub>OH</sub> = 2.4 V | | IOHDD | Output Drive Current (Direct-Drive Ports) | 1.5 | | -8 | mA | V <sub>OH</sub> = 0.7 V to 1.5 V | | loL | Output Low Current | 1.8 | | | mA | V <sub>OL</sub> = 0.4 V | | lohs | Output High Current (STROBE Output) | - 300 | | | μА | V <sub>OH</sub> = 2.4 V | | I <sub>OLS</sub> | Output Low Current (STROBE Output) | 5.0 | | | mA | V <sub>OL</sub> = 0.4 V | | V <sub>TEST</sub> | Test Pin Voltage for Program/Verify Mode | 23 | 23.5 | 24 | V | | | I <sub>TEST</sub> | Test Pin Current for Program/Verify Mode | | 20 | 30 | mA | V <sub>PROG</sub> = 0.4 V, V <sub>TEST</sub> = 24 V | ### Capacitance $T_A = 25 \,^{\circ}C$ , $f = 2 \,^{\circ}MHz$ | Symbol | Characteristic | Min | Max | Unit | Test Condition | |------------------|--------------------------------------------------------|-----|-----|------|---------------------------------| | C <sub>IN</sub> | Input Capacitance: I/O Ports, RESET, EXT INT | | 7 | рF | Unmeasured pins returned to GND | | C <sub>XTL</sub> | Input Capacitance: XTL <sub>1</sub> , XTL <sub>2</sub> | 18 | 23 | pf | | #### **Typical Thermal Resistance Values** | Plastic | | |-----------------------------------------|--------------------| | $\theta_{\rm JA}$ (Junction to ambient) | 60°C/W (still air) | | | • • • | | $\theta_{JA}$ (Junction to case) | 42°C/W | | Ceramic | | | $\theta_{JA}$ (Junction to ambient) | 48°C/W (still air) | | θ <sub>JA</sub> (Junction to case) | 33°C/W | #### Ordering Information | Part Number | Package | Temperature Range* | | | |-------------|---------|--------------------|--|--| | F38E70DC | Ceramic | С | | | | F38E70DL | Ceramic | L | | | | F38E70DM | Ceramic | М | | | | F38E70PC | Plastic | С | | | | F38E70PL | Plastic | L | | | | F38E70PM | Plastic | М | | | <sup>\*</sup>C = Commercial Temperature Range 0 °C to + 70 °C L = Limited Temperature Range - 40 °C to + 85 °C M = Military Temperature Range - 55 °C to + 125 °C