### **GENERAL DESCRIPTION** EM19110 is a 10-bit, 5 MHZ CMOS A/D converter for high speed and high resolution use. The 2-step parallel structures accompanying with an average technique that external generated reference voltage, the users can tune transfer curve to meet their application. ### **FEATURES** - 5 MSPS maximum conversion speed - High resolution up to 10 bit - · Built-in sampling and hold circuit - Internal self-bias reference voltage - 115 mW low power dissipation at 5MSPS - +5V single power supply - Available in 24 pin SOP - Series EM19110M for 300 mil SOP ### APPLICATION Precision scanner, digital cellular phone and a wide range of fields where high speed and high resolution A/D conversion is required in the digital communication. ### PIN ASSIGNMENT ### FUNCTIONAL BLOCK DIAGRAM ## PIN DESCRIPTIONS | Symbol | Function | | | | | |--------|-----------------------------------|--|--|--|--| | ŌĒ | Output enable | | | | | | D0 | Data output bit 0 (LSB) | | | | | | D1 | Data output bit 1 | | | | | | D2 | Data output bit 2 | | | | | | D3 | Data output bit 3 | | | | | | D4 | Data output bit 4 | | | | | | D5 | Data output bit 5 | | | | | | D6 | Data output bit 6 | | | | | | D7 | Data output bit 7 | | | | | | D8 | Data output bit 8 | | | | | | D9 | Data output bit 9 (MSB) | | | | | | CLK | Clock input | | | | | | DVDD | Digital power supply | | | | | | VRTS | Top internal reference voltage | | | | | | VRT | Top reference voltaget | | | | | | VR3 | Tap-3 reference voltage | | | | | | VR2 | Tap-2 reference voltage | | | | | | AVDD | Analog power supply | | | | | | VIN | Analog input voltage | | | | | | AVSS | Analog ground | | | | | | VR-1 | Tap-1 reference voltage | | | | | | VRBS | Bottom internal reference voltage | | | | | | VRB | Bottom reference voltage | | | | | | DVSS | Digital ground | | | | | <sup>\*</sup> This specification are subject to be changed without notice. # $\textbf{ABSOLUTE MAXIMUM RATINGS} \; (T_{A}\!\!=\!\!25^{\circ}\text{C})$ | Items | Sym. | Rating | Unit | | | |-------------------------|---------------------|----------------------|------|--|--| | Supply voltage | V <sub>DD</sub> | 7 | V | | | | Analog input voltage | V <sub>IN</sub> | $V_{SS}$ to $V_{DD}$ | V | | | | Reference input voltage | $V_{RT}$ , $V_{RB}$ | $V_{SS}$ to $V_{DD}$ | V | | | | Operating temperature | $T_{OPR}$ | -20 to 65 | °C | | | $$(F_{_{\rm C}}\!\!=\!\!5{\rm MPS,}AV_{_{\rm DD}}\!\!=\!\!DV_{_{\rm DD}}\!\!=\!\!5V,\!V_{_{RB}}\!\!=\!\!1.0V,\!V_{_{RT}}\!\!=\!\!4.0V,\!Ta\!\!=\!\!25^{\circ}C)$$ | Parameter | Sym. | Conditions | | | Typ. | Max. | Unit | |---------------------------------|-------------------|-----------------------------------------------------------|-------------------------------------------|------|------|------|-----------------| | Maximum Conversion Speed | F <sub>C</sub> | | | | 5 | 8 | MSPS | | Supply current | I <sub>DD</sub> | F <sub>c</sub> =5MSPS | | | 23 | 28 | mA | | Reference pin current | I <sub>REF</sub> | | | 7.5 | 8.5 | 9.4 | mA | | Analog input bandwidth | BW | | | | 1 | | MHz | | Analog input capacitance | C <sub>IN</sub> | | | | 5 | | pF | | Reference resistance | $R_{per}$ | | | 320 | 355 | 400 | Ω | | Differential reference voltage | V DT - V DD | External bias $AV_{SS} \le V_{RB} \le V_{RT} \le AV_{DD}$ | | 1.0 | | | V <sub>DD</sub> | | Internal bias reference voltage | V <sub>RB</sub> | Internal dias short $V_{pp}$ and $V_{ppg}$ | | 0.95 | 1.0 | 1.05 | V | | | $V_{RT} - V_{RB}$ | Internal bias sh | nort V <sub>RT</sub> and V <sub>RTS</sub> | 2.9 | 3.0 | 3.1 | | | Digital input voltage | V <sub>IH</sub> | | | 4.0 | | | V | | | V <sub>IL</sub> | | | | | 1.0 | | | Digital input current | $I_{_{ m IH}}$ | $V_{DD} = max.$ | $V_{IH} = V_{DD}$ | | | 5 | μΑ | | | $I_{_{\rm IL}}$ | | $V_{\text{IL}}=0V$ | | | 5 | | | Digital output current | $I_{OH}$ | ŌE=V <sub>SS</sub> , | $V_{OH} = V_{DD} - 0.5V$ | -1.1 | | | V | | | I <sub>OL</sub> | V <sub>DD</sub> =min. | $V_{OL}=0.4V$ | 3.7 | | | V | | Digital output current | $I_{OZH}$ | $\overline{OE} = V_{DD}$ | $V_{OH} = V_{DD}$ | | | 16 | V | | | | | V <sub>OL</sub> =0V | | | 16 | V | | Output data delay | TDL | | | | 20 | 30 | ns | | Integral nonlinearity | EL | | | | | ±2.0 | LSB | | Differential nonlinearity | ED | | | | | ±1.0 | LSB | | Aperture jitter | t <sub>aj</sub> | | | · | 50 | | ps | | Sampling delay | t <sub>ds</sub> | | | | 4 | | ns | ### TIMING DIAGRAM ### **Application Note** ### 1. AVDD ,DVDD ,VSS To reduce noise effects, separate the analog and digital systems close to the device. For both the digital and analog VDD pins, use a ceramic capacitor of about 0.1uF set as close as possible to the pin to bypass to the respective GND's. ### 2. Signal input Vi Compared with the flash type A/D converter, the input capacitance of the analog input is rather small. However it is necessary to conduct the drive with an amplifier featuring sufficient band and drive capability. When driving with an amplifier of low output impedance, parasite oscillation may occur. That may be prevented by inserting a resistance of about 100( in series between the amplifier output and A/D input. ### 3. Clock input The clock line wiring should be as short as possible also, to avoid any interference with other signals, separate it from other circuits. ### 4. Reference voltage Voltage between VRT to VRB is compatible with the dynamic range of the analog input. Bypassing VRT and VRB pins to GND, by means of a capacitor about 0.1uF, stable characteristics are obtained. By shorting VRT and VRTS, VRB and VRBS, the self bias function that generates VRT=4.0V and VRB=1.0V, is activated. Also, the users can setup external reference voltage by just connecting VRT and VRB to desired DC voltage under spec. ### 5. Clock timing Analog input is sampled with the falling edge of CLK and output as digital data with a delay of 2.5 clocks and with the following rising edge. The delay from the clock rising edge to the data output is the output data delay about 20ns. ### 6. /OE By connecting /OE to GND output mode is obtained. By connecting to VDD high impedance is obtained. ### 7. About latch up It is necessary that AVDD and DVDD pins be the common source of power supply. This is to avoid latch up due to the voltage difference between AVDD and DVDD pins when power is ON. ## 8. Tap reference voltage Tap reference voltage VR1 thru VR3 connect to eighth point along the reference ladder; VR1 is 1/4th up from VRB, VR2 is 2/4th up from VRB, VR3 is 3/4th up from VRB. These pins connecting 0.1uF capacitor to VSS can stabilize the transfer characteristic. By connecting these pins to voltage sources, the piece wise linear transfer curve can be attained. # APPLICATION CIRCUIT