# **inter<sub>sil</sub>**

# **12MHz Rail-to-Rail Input-Output Operational Amplifier**

## EL5120T

The EL5120T is a high voltage rail-to-rail input-output amplifier with low power consumption. The EL5120T is a single amplifier that exhibits beyond the rail input capability, rail-to-rail output capability, and is unity gain stable.

The operating voltage range is from 4.5V to 19V. It can be configured for single or dual supply operation, and typically consumes only 750 $\mu$ A. The EL5120T has an output short circuit capability of ±200mA and a continuous output current capability of ±70mA.

The EL5120T features a slew rate of 12V/µs. Also, the device provides common mode input capability beyond the supply rails, rail-to-rail output capability, and a bandwidth of 12MHz (-3dB). This enables the amplifier to offer maximum dynamic range at any supply voltage. These features make the EL5120T an ideal amplifier solution for use in TFT-LCD panels as a V<sub>COM</sub> or static gamma buffer, and in high speed filtering and signal conditioning applications. Other applications include battery power and portable devices, especially where low power consumption is important.

The EL5120T is available in small 5 Ld TSOT package. It features a standard operational amplifier pinout. The device operates over an ambient temperature range of -40  $^{\circ}$ C to +125  $^{\circ}$ C.

## **Features**

- 750µA supply current
- 12MHz (-3dB) bandwidth
- 4.5V to 19V maximum supply voltage range
- $12V/\mu s$  slew rate
- ±70mA continuous output current
- ±200mA output short circuit current
- Unity-gain stable
- · Beyond the rails input capability
- · Rail-to-rail output swing
- · Built-in thermal protection
- -40°C to +125°C ambient temperature range
- Pb-free (RoHS compliant)

## **Applications**

- TFT-LCD panel tablet, monitor, notebook
  - V<sub>COM</sub> amplifier, static gamma buffer, panel repair
- · Electronic notebooks, games
- · Touch-screen displays
- Personal communication devices, digital assistants (PDA)
- · Portable instrumentation
- Sampling ADC amplifiers
- Wireless LANs
- Office automation
- Active filters
- ADC/DAC buffer



FIGURE 1. TYPICAL TFT-LCD V<sub>COM</sub> APPLICATION



FIGURE 2. FREQUENCY RESPONSE FOR VARIOUS RL

## **Pin Configuration**



# **Pin Descriptions**

| PIN NUMBER | PIN<br>NAME | FUNCTION                      | EQUIVALENT<br>CIRCUIT   |
|------------|-------------|-------------------------------|-------------------------|
| 1          | VOUT        | Amplifier output              | (Reference "CIRCUIT 1") |
| 2          | VS-         | Negative power supply         |                         |
| 3          | VIN+        | Amplifier non-inverting input | (Reference "CIRCUIT 2") |
| 4          | VIN-        | Amplifier inverting input     | (Reference "CIRCUIT 2") |
| 5          | VS+         | Positive power supply         |                         |



# **Ordering Information**

| PART NUMBER             | PART    | PACKAGE   | PKG.    |
|-------------------------|---------|-----------|---------|
| (Notes 2, 3)            | MARKING | (Pb-Free) | DWG. #  |
| EL5120TIWTZ-T7 (Note 1) | BESA    | 5 Ld TSOT | MDP0049 |

NOTES:

1. Please refer to  $\underline{\mathsf{TB347}}$  for details on reel specifications.

2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

3. For Moisture Sensitivity Level (MSL), please see device information page for EL5120T. For more information on MSL please see techbrief TB363.

#### Absolute Maximum Ratings (T<sub>A</sub> = +25°C)

| $\label{eq:supply Voltage between V_S+ and V_{S^-}$   |
|-------------------------------------------------------|
|                                                       |
| Maximum Continuous Output Current                     |
| ESD Rating                                            |
| Human Body Model (Tested per JESD22-A114)             |
| Machine Model (Tested per JESD22-A115)                |
| Charged Device Model (Tested per JESD22-C101)         |
| Latch Up (Tested per JESD78; Class II, Level A) 100mA |
|                                                       |

## **Thermal Information**

| Thermal Resistance (Typical)  | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|-------------------------------|------------------------|------------------------|
| 5 Ld TSOT (Notes 4, 5)        | 215                    | 290                    |
| Storage Temperature           | 65                     | 5°C to +150°C          |
| Ambient Operating Temperature |                        | )°C to +125°C          |
| Maximum Junction Temperature  |                        | +150°C                 |
| Power Dissipation             | See Figu               | ures 30 and 31         |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4.  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 5. For  $\theta_{\mbox{\rm JC}}$  , the "case temp" location is taken at the package top center.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

## **Electrical Specifications** $V_{S}$ + = +5V, $V_{S}$ - = -5V, $R_{L}$ = 10k $\Omega$ to 0V, $T_{A}$ = +25 °C, unless otherwise specified.

| PARAMETER             | DESCRIPTION                           | CONDITIONS                                                                                                               | MIN<br>(Note 9) | түр   | MAX<br>(Note 9) | UNIT  |
|-----------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-----------------|-------|
| INPUT CHARACT         | TERISTICS                             |                                                                                                                          |                 |       | 1               |       |
| V <sub>OS</sub>       | Input Offset Voltage                  | V <sub>CM</sub> = OV                                                                                                     |                 | 5     | 18              | mV    |
| TCV <sub>OS</sub>     | Average Offset Voltage Drift (Note 6) |                                                                                                                          |                 | 5     |                 | µV∕°C |
| I <sub>B</sub>        | Input Bias Current                    | V <sub>CM</sub> = OV                                                                                                     |                 | 2     | 50              | nA    |
| R <sub>IN</sub>       | Input Impedance                       |                                                                                                                          |                 | 1     |                 | GΩ    |
| C <sub>IN</sub>       | Input Capacitance                     |                                                                                                                          |                 | 2     |                 | pF    |
| CMIR                  | Common-Mode Input Range               |                                                                                                                          | -5.5            |       | +5.5            | v     |
| CMRR                  | Common-Mode Rejection Ratio           | For V <sub>IN</sub> from -5.5V to +5.5V                                                                                  | 50              | 75    |                 | dB    |
| A <sub>VOL</sub>      | Open Loop Gain                        | $\textbf{-4.5V} \leq \textbf{V}_{OUT} \leq \textbf{+4.5V}$                                                               | 75              | 105   |                 | dB    |
| OUTPUT CHARA          | CTERISTICS                            |                                                                                                                          | I               |       |                 |       |
| V <sub>OL</sub>       | Output Swing Low                      | I <sub>L</sub> = -5mA                                                                                                    |                 | -4.94 | -4.85           | v     |
| V <sub>OH</sub>       | Output Swing High                     | I <sub>L</sub> = +5mA                                                                                                    | 4.85            | 4.94  |                 | v     |
| I <sub>SC</sub>       | Short Circuit Current                 | $V_{CM}$ = 0V, Source: $V_{OUT}$ short to $V_{S}$ -,<br>Sink: $V_{OUT}$ short to $V_{S}$ +                               |                 | ±200  |                 | mA    |
| IOUT                  | Output Current                        |                                                                                                                          |                 | ±70   |                 | mA    |
| POWER SUPPLY          | PERFORMANCE                           |                                                                                                                          |                 |       |                 |       |
| $(V_{S}+) - (V_{S}-)$ | Supply Voltage Range                  |                                                                                                                          | 4.5             |       | 19              | v     |
| ۱ <sub>S</sub>        | Supply Current                        | V <sub>CM</sub> = 0V, No load                                                                                            |                 | 750   | 950             | μA    |
| PSRR                  | Power Supply Rejection Ratio          | Supply is moved from ±2.25V to ±9.5V                                                                                     | 60              | 75    |                 | dB    |
| DYNAMIC PERF          | ORMANCE                               |                                                                                                                          |                 |       |                 |       |
| SR                    | Slew Rate (Note 7)                    | -4.0V $\leq$ V_OUT $\leq$ +4.0V, 20% to 80%                                                                              |                 | 12    |                 | V/µs  |
| t <sub>S</sub>        | Settling to +0.1% (Note 8)            | $\begin{aligned} A_V &= \pm 1, V_{OUT} = 2V \text{ step}, \\ R_L &= 10 \text{k}\Omega,  C_L = 8 \text{pF} \end{aligned}$ |                 | 500   |                 | ns    |
| BW                    | -3dB Bandwidth                        | $R_L = 10k\Omega, C_L = 8pF$                                                                                             |                 | 12    |                 | MHz   |

## **Electrical Specifications** $V_{S^+} = +5V$ , $V_{S^-} = -5V$ , $R_L = 10k\Omega$ to 0V, $T_A = +25$ °C, unless otherwise specified. (Continued)

| PARAMETER | DESCRIPTION            | CONDITIONS | MIN<br>(Note 9) | TYP | MAX<br>(Note 9) | UNIT |
|-----------|------------------------|------------|-----------------|-----|-----------------|------|
| GBWP      | Gain-Bandwidth Product |            |                 | 8   |                 | MHz  |
| РМ        | Phase Margin           |            |                 | 50  |                 | o    |

## **Electrical Specifications** $V_{S}$ + = +5V, $V_{S}$ = 0V, $R_{L}$ = 10k $\Omega$ to 2.5V, $T_{A}$ = +25°C, unless otherwise specified.

| PARAMETER                               | DESCRIPTION                                                                                                       | CONDITIONS                                                                | MIN<br>(Note 9) | ТҮР  | MAX<br>(Note 9) | UNIT  |
|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------|------|-----------------|-------|
| INPUT CHARAC                            | TERISTICS                                                                                                         |                                                                           |                 |      |                 |       |
| V <sub>OS</sub>                         | Input Offset Voltage                                                                                              | V <sub>CM</sub> = 2.5V                                                    |                 | 5    | 18              | mV    |
| TCV <sub>OS</sub>                       | Average Offset Voltage Drift (Note 6)                                                                             |                                                                           |                 | 5    |                 | µV∕°C |
| Ι <sub>Β</sub>                          | Input Bias Current                                                                                                | V <sub>CM</sub> = 2.5V                                                    |                 | 2    | 50              | nA    |
| R <sub>IN</sub>                         | Input Impedance                                                                                                   |                                                                           |                 | 1    |                 | GΩ    |
| CIN                                     | Input Capacitance                                                                                                 |                                                                           |                 | 2    |                 | pF    |
| CMIR                                    | Common-Mode Input Range                                                                                           |                                                                           | -0.5            |      | +5.5            | v     |
| CMRR                                    | Common-Mode Rejection Ratio                                                                                       | For V <sub>IN</sub> from -0.5V to +5.5V                                   | 45              | 70   |                 | dB    |
| A <sub>VOL</sub>                        | Open Loop Gain                                                                                                    | $0.5V \le V_{OUx} \le + 4.5V$                                             | 75              | 105  |                 | dB    |
| OUTPUT CHARA                            | CTERISTICS                                                                                                        |                                                                           |                 |      |                 | 1     |
| V <sub>OL</sub>                         | Output Swing Low                                                                                                  | IL = -2.5mA                                                               |                 | 30   | 150             | mV    |
| v <sub>oH</sub>                         | Output Swing High                                                                                                 | I <sub>L</sub> = +2.5mA                                                   | 4.85            | 4.97 |                 | v     |
| I <sub>SC</sub>                         | Short Circuit Current $V_{CM}$ = 2.5V, Source: $V_{OUT}$ short to $V_{S^-}$ ,<br>Sink: $V_{OUT}$ short to $V_S^+$ |                                                                           | ±125            |      | mA              |       |
| IOUT                                    | Output Current                                                                                                    |                                                                           |                 | ±70  |                 | mA    |
| POWER SUPPLY                            | PERFORMANCE                                                                                                       |                                                                           | I               |      |                 |       |
| (V <sub>S</sub> +) - (V <sub>S</sub> -) | Supply Voltage Range                                                                                              |                                                                           | 4.5             |      | 19              | v     |
| ۱ <sub>S</sub>                          | Supply Current                                                                                                    | V <sub>CM</sub> = 2.5V, No load                                           |                 | 750  | 950             | μA    |
| PSRR                                    | Power Supply Rejection Ratio                                                                                      | Supply is moved from 4.5V to 19V                                          | 60              | 75   |                 | dB    |
| DYNAMIC PERF                            | ORMANCE                                                                                                           |                                                                           |                 |      |                 | 1     |
| SR                                      | Slew Rate (Note 7)                                                                                                | $1V \leq V_{OUT} \leq 4V,20\%$ to $80\%$                                  |                 | 12   |                 | V/µs  |
| ts                                      | Settling to +0.1% (Note 8)<br>$A_V = +1, V_{OUT} = 2V$ step,<br>$R_L = 10k\Omega, C_L = 8pF$                      |                                                                           |                 | 500  |                 | ns    |
| BW                                      | -3dB Bandwidth                                                                                                    | $R_L = 10k\Omega, C_L = 8pF$                                              |                 | 12   |                 | MHz   |
| GBWP                                    | Gain-Bandwidth Product $A_V = -50$ , $R_F = 5k\Omega$ , $R_G = 100\Omega$ $R_L = 10k\Omega$ , $C_L = 8pF$         |                                                                           | 8               |      | MHz             |       |
| PM                                      | Phase Margin                                                                                                      | $A_V = -50, R_F = 5k\Omega, R_G = 100\Omega$ $R_L = 10k\Omega, C_L = 8pF$ |                 | 50   |                 | 0     |

## EL5120T

#### **Electrical Specifications** $V_{S^+} = +18V$ , $V_{S^-} = 0V$ , $R_L = 10k\Omega$ to 9V, $T_A = +25^{\circ}C$ , unless otherwise specified.

| PARAMETER                   | DESCRIPTION                           | CONDITIONS                                                                                                                               | MIN<br>(Note 9) | ТҮР   | MAX<br>(Note 9) | UNIT  |
|-----------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-----------------|-------|
| INPUT CHARAC                | TERISTICS                             |                                                                                                                                          |                 | 1     | 1               | 1     |
| V <sub>OS</sub>             | Input Offset Voltage                  | V <sub>CM</sub> = 9V                                                                                                                     |                 | 6     | 18              | mV    |
| TCV <sub>OS</sub>           | Average Offset Voltage Drift (Note 6) |                                                                                                                                          |                 | 6     |                 | µV∕°C |
| Ι <sub>Β</sub>              | Input Bias Current                    | V <sub>CM</sub> = 9V                                                                                                                     |                 | 2     | 50              | nA    |
| R <sub>IN</sub>             | Input Impedance                       |                                                                                                                                          |                 | 1     |                 | GΩ    |
| CIN                         | Input Capacitance                     |                                                                                                                                          |                 | 2     |                 | pF    |
| CMIR                        | Common-Mode Input Range               |                                                                                                                                          | -0.5            |       | +18.5           | v     |
| CMRR                        | Common-Mode Rejection Ratio           | For V <sub>IN</sub> from -0.5V to +18.5V                                                                                                 | 53              | 78    |                 | dB    |
| A <sub>VOL</sub>            | Open Loop Gain                        | $0.5V \le V_{OUT} \le 17.5V$                                                                                                             | 75              | 90    |                 | dB    |
| OUTPUT CHARA                | CTERISTICS                            |                                                                                                                                          |                 | 1     | I               | 1     |
| V <sub>OL</sub>             | Output Swing Low                      | I <sub>L</sub> = -9mA                                                                                                                    |                 | 120   | 150             | mV    |
| V <sub>OH</sub>             | Output Swing High                     | I <sub>L</sub> = +9mA                                                                                                                    | 17.85           | 17.88 |                 | v     |
| I <sub>SC</sub>             | Short Circuit Current                 | $V_{CM}$ = 9V, Source: $V_{OUT}$ short to $V_{S}$ -,<br>Sink: $V_{OUT}$ short to $V_{S}$ +                                               |                 | ±200  |                 | mA    |
| IOUT                        | Output Current                        |                                                                                                                                          |                 | ±70   |                 | mA    |
| POWER SUPPLY                | PERFORMANCE                           |                                                                                                                                          | I               |       | I               |       |
| $(V_{S}^{+}) - (V_{S}^{-})$ | Supply Voltage Range                  |                                                                                                                                          | 4.5             |       | 19              | v     |
| ۱ <sub>S</sub>              | Supply Current                        | V <sub>CM</sub> = 9V, No load                                                                                                            |                 | 900   | 1100            | μA    |
| PSRR                        | Power Supply Rejection Ratio          | Supply is moved from 4.5V to 19V                                                                                                         | 60              | 75    |                 | dB    |
| DYNAMIC PERF                | ORMANCE                               |                                                                                                                                          |                 | 1     | 1               | 1     |
| SR                          | Slew Rate (Note 7)                    | $1V \leq V_{OUT} \leq 17V,20\%$ to $80\%$                                                                                                |                 | 12    |                 | V/µs  |
| t <sub>S</sub>              | Settling to +0.1% (Note 8)            | $\label{eq:AV} \begin{aligned} A_V &= +1,  V_{OUT} = 2V  \text{step}, \\ R_L &= 10 \text{k}\Omega,  C_L = 8 \text{pF} \end{aligned}$     |                 | 500   |                 | ns    |
| BW                          | -3dB Bandwidth                        | $R_L = 10k\Omega, C_L = 8pF$                                                                                                             |                 | 12    |                 | MHz   |
| GBWP                        | Gain-Bandwidth Product                | $\label{eq:rescaled} \begin{aligned} A_V &= -50,  R_F = 5 k \Omega,  R_G = 100 \Omega \\ R_L &= 10 k \Omega,  C_L = 8 p F \end{aligned}$ |                 | 8     |                 | MHz   |
| PM                          | Phase Margin                          |                                                                                                                                          |                 | 50    |                 | ٥     |

NOTES:

6. Measured over -40°C to +85°C ambient operating temperature range. See the typical TCV<sub>OS</sub> production distribution shown in the "Typical Performance Curves" on page 6.

7. Typical slew rate is an average of the slew rates measured on the rising (20% to 80%) and the falling (80% to 20%) edges of the output signal.

8. Settling time measured as the time from when the output level crosses the final value on rising/falling edge to when the output level settles within a ±0.1% error band. The range of the error band is determined by: Final Value(V)±[Full Scale(V)\*0.1%]

9. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design.



# **Typical Performance Curves**





FIGURE 4. INPUT OFFSET VOLTAGE DRIFT (TSOT)















FIGURE 8. OUTPUT LOW VOLTAGE vs TEMPERATURE

# Typical Performance Curves (Continued)



FIGURE 9. OPEN-LOOP GAIN vs TEMPERATURE







FIGURE 11. SUPPLY CURRENT vs TEMPERATURE

16

14

12

10

8

4

6

8

10

SLEW RATE (V/µs)

T<sub>A</sub> = +25°C

 $R_L = 10k\Omega$ 

C<sub>L</sub> = 8pF

A<sub>V</sub> = 1









12

14

16

18

20

FIGURE 14. OPEN LOOP GAIN AND PHASE vs FREQUENCY

## **Typical Performance Curves** (Continued)



FIGURE 15. FREQUENCY RESPONSE FOR VARIOUS RL



FIGURE 16. FREQUENCY RESPONSE FOR VARIOUS CL



FIGURE 17. CLOSED LOOP OUTPUT IMPEDANCE vs FREQUENCY

0

-10

-20

-30

-40

-50 -60

-70

-80 10

CMRR (dB)

V<sub>S</sub> = ±5V

Тμ

= +25°C

V<sub>IN</sub> = -10dBm

1k



FIGURE 18. MAXIMUM OUTPUT SWING vs FREQUENCY



FIGURE 20. PSRR vs FREQUENCY

FREQUENCY (Hz)

FIGURE 19. CMRR vs FREOUENCY

100k

intersil

100M

## Typical Performance Curves (Continued)



FIGURE 21. INPUT VOLTAGE NOISE SPECTRAL DENSITY vs FREQUENCY



FIGURE 22. TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



FIGURE 23. SMALL SIGNAL OVERSHOOT vs LOAD CAPACITANCE



FIGURE 25. LARGE SIGNAL TRANSIENT RESPONSE







FIGURE 26. SMALL SIGNAL TRANSIENT RESPONSE



FIGURE 27. BASIC TEST CIRCUIT

# **Applications Information**

## **Product Description**

The EL5120T is a high voltage rail-to-rail input-output amplifier with low power consumption. The EL5120T is a single amplifier which exhibits beyond the rail input capability, rail-to-rail output capability, and is unity gain stable.

The EL5120T features a slew rate of  $12V/\mu$ s. Also, the device provides common mode input capability beyond the supply rails, rail-to-rail output capability, and a bandwidth of 12MHz (-3dB). This enables the amplifier to offer maximum dynamic range at any supply voltage.

## Operating Voltage, Input and Output Capability

The EL5120T can operate on a single supply or dual supply configuration. The EL5120T operating voltage ranges from a minimum of 4.5V to a maximum of 19V. This range allows for a standard 5V (or  $\pm 2.5V$ ) supply voltage to dip to -10%, or a standard 18V (or  $\pm 9V$ ) to rise by +5.5% without affecting performance or reliability.

The input common-mode voltage range of the EL5120T extends 500mV beyond the supply rails. Also, the EL5120T is immune to phase reversal. However, if the common mode input voltage exceeds the supply voltage by more than 0.5V, electrostatic protection diodes in the input stage of the device begin to conduct. Even though phase reversal will not occur, to maintain optimal reliability it is suggested to avoid input overvoltage conditions. Figure 28 shows the input voltage driven 500mV beyond the supply rails and the device output swinging between the supply rails.

The EL5120T output typically swings to within 50mV of positive and negative supply rails with load currents of ±5mA. Decreasing load currents will extend the output voltage range even closer to the supply rails. Figure 29 shows the input and output waveforms for the device in a unity-gain configuration. Operation is from ±5V supply with a 10k $\Omega$  load connected to GND. The input is a 10V<sub>P-P</sub> sinusoid and the output voltage is approximately 9.9V<sub>P-P</sub>.

Refer to the "Electrical Specifications" table beginning on page 3 for specific device parameters. Parameter variations with operating voltage, loading and/or temperature are shown in the "Typical Performance Curves" beginning on page 6.



FIGURE 28. OPERATION WITH BEYOND-THE-RAILS INPUT



FIGURE 29. OPERATION WITH RAIL-TO-RAIL INPUT AND OUTPUT

## **Output Current**

The EL5120T is capable of output short circuit currents of 200mA (source and sink), and the device has built-in protection circuitry, which limits the output current to  $\pm$ 200mA (typical).

To maintain maximum reliability, the continuous output current should never exceed  $\pm$ 70mA. This  $\pm$ 70mA limit is determined by the characteristics of the internal metal interconnects. Also, see "Power Dissipation" on page 12 for detailed information on ensuring proper device operation and reliability for temperature and load conditions.

## **Thermal Shutdown**

The EL5120T has a built-in thermal protection, which ensures safe operation and prevents internal damage to the device due to overheating. When the die temperature reaches +165 °C (typical), the device automatically shuts OFF the outputs by putting them in a high impedance state. When the die cools by +15 °C (typical), the device automatically turns ON the outputs by putting them in a low impedance (normal) operating state.

## **Driving Capacitive Loads**

Purely capacitive loads on the EL5120T should not exceed 1nF without appropriate output load isolation or amplifier compensation techniques.

As load capacitance increases, the -3dB bandwidth will decrease and peaking can occur. Depending on the application, it may be necessary to reduce peaking and to improve device stability. To improve device stability, a snubber circuit (compensation) or a series resistor (isolation) may be added to the output of the EL5120T.

A snubber is a shunt load consisting of a resistor in series with a capacitor. An optimized snubber can improve the phase margin and the stability of the EL5120T. The advantage of a snubber circuit is that it does not draw any DC load current or reduce the gain.

Another method to reduce peaking is to add a series output resistor (typically between  $\mathbf{1}\Omega$  to  $\mathbf{1}0\Omega$ ). Depending on the capacitive loading, a small value resistor may be the most appropriate choice to minimize any reduction in gain.

#### **Power Dissipation**

With the high-output drive capability of the EL5120T amplifier, it is possible to exceed the +150 °C absolute maximum junction temperature under certain load current conditions. It is important to calculate the maximum power dissipation of the EL5120T in the application. Proper load conditions will ensure that the EL5120T junction temperature stays within a safe operating region.

The maximum power dissipation allowed in a package is determined according to Equation 1:

$$P_{DMAX} = \frac{T_{JMAX} - T_{AMAX}}{\theta_{JA}}$$
(EQ. 1)

where:

- T<sub>JMAX</sub> = Maximum junction temperature
- T<sub>AMAX</sub> = Maximum ambient temperature
- $\Theta_{JA}$  = Thermal resistance of the package
- P<sub>DMAX</sub> = Maximum power dissipation allowed

The total power dissipation produced by an IC is the total quiescent supply current times the total power supply voltage, plus the power dissipation in the IC due to the load, or:

$$P_{DMAX} = V_{S} \times I_{SMAX} + (V_{S} + -V_{OUT}) \times I_{LOAD}$$
(EQ. 2)

when sourcing, and:

$$\mathsf{P}_{\mathsf{DMAX}} = \mathsf{V}_{\mathsf{S}} \times \mathsf{I}_{\mathsf{SMAX}} + (\mathsf{V}_{\mathsf{OUT}} - \mathsf{V}_{\mathsf{S}}^{-}) \times \mathsf{I}_{\mathsf{LOAD}}$$
(EQ. 3)

when sinking,

where:

- V<sub>S</sub> = Total supply voltage (V<sub>S</sub>+ V<sub>S</sub>-)
- V<sub>S</sub>+ = Positive supply voltage
- V<sub>S</sub>- = Negative supply voltage
- I<sub>SMAX</sub> = Maximum supply current (I<sub>SMAX</sub> = EL5120T quiescent current)

- V<sub>OUT</sub> = Output voltage
- I<sub>LOAD</sub> = Load current

Device overheating can be avoided by calculating the minimum resistive load condition, R<sub>LOAD</sub>, resulting in the highest power dissipation. To find R<sub>LOAD</sub> set the two P<sub>DMAX</sub> equations equal to each other and solve for V<sub>OUT</sub>/I<sub>LOAD</sub>. Reference the package power dissipation curves, Figures 30 and 31, for further information.











#### Power Supply Bypassing and Printed Circuit Board Layout

The EL5120T can provide gain at high frequency, so good printed circuit board layout is necessary for optimum performance. Ground plane construction is highly recommended, trace lengths should be as short as possible and the power supply pins must be well bypassed to reduce any risk of oscillation. For normal single supply operation (the V<sub>S</sub>- pin is connected to ground) a 4.7µF capacitor should be placed from V<sub>S</sub>+ to ground, then a parallel 0.1µF capacitor should be connected as close to the amplifier as possible. One 4.7µF capacitor may be used for multiple devices. For dual supply operation the same capacitor combination should be placed at each supply pin to ground.

# **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE               | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| September 26, 2013 | FN6895.1 | Features on page 1: Updated operation temperature range from "-40°C to +85°C" to "-40°C to +125°C".<br>Thermal Information table on page 3 under Ambient operation temperature changed the temperature range<br>from "-40°C to +85°C" to "-40°C to +125°C".<br>Updated Figure 30, "PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE," on page 12 and Figure 31,<br>"PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE," on page 12. |
| September 27, 2012 | FN6895.0 | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                   |

## **About Intersil**

Intersil Corporation is a leader in the design and manufacture of high-performance analog, mixed-signal and power management semiconductors. The company's products address some of the largest markets within the industrial and infrastructure, personal computing and high-end consumer markets. For more information about Intersil, visit our website at <u>www.intersil.com</u>.

For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at <u>www.intersil.com</u>. You may report errors or suggestions for improving this datasheet by visiting <u>www.intersil.com/en/support/ask-an-expert.html</u>. Reliability reports are also available from our website at <u>http://www.intersil.com/en/support/qualandreliability.html#reliability</u>

For additional products, see <u>www.intersil.com/product\_tree</u>

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

## TSOT Package Family







#### MDP0049

TSOT PACKAGE FAMILY

|             | MILLIMETERS |       |       |              |  |  |
|-------------|-------------|-------|-------|--------------|--|--|
| SYMBOL      | TSOT5       | TSOT6 | TSOT8 | TOLERANCE    |  |  |
| A           | 1.00        | 1.00  | 1.00  | Max          |  |  |
| A1          | 0.05        | 0.05  | 0.05  | ±0.05        |  |  |
| A2          | 0.87        | 0.87  | 0.87  | ±0.03        |  |  |
| b           | 0.38        | 0.38  | 0.29  | ±0.07        |  |  |
| С           | 0.127       | 0.127 | 0.127 | +0.07/-0.007 |  |  |
| D           | 2.90        | 2.90  | 2.90  | Basic        |  |  |
| E           | 2.80        | 2.80  | 2.80  | Basic        |  |  |
| E1          | 1.60        | 1.60  | 1.60  | Basic        |  |  |
| е           | 0.95        | 0.95  | 0.65  | Basic        |  |  |
| e1          | 1.90        | 1.90  | 1.95  | Basic        |  |  |
| L           | 0.40        | 0.40  | 0.40  | ±0.10        |  |  |
| L1          | 0.60        | 0.60  | 0.60  | Reference    |  |  |
| ddd         | 0.20        | 0.20  | 0.13  | -            |  |  |
| N           | 5           | 6     | 8     | Reference    |  |  |
| Rev. B 2/07 |             |       |       |              |  |  |

#### NOTES:

- 1. Plastic or metal protrusions of 0.15mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.15mm maximum per side are not included.
- 3. This dimension is measured at Datum Plane "H".
- 4. Dimensioning and tolerancing per ASME Y14.5M-1994.
- 5. Index area Pin #1 I.D. will be located within the indicated zone (TSOT6 AND TSOT8 only).
- 6. TSOT5 version has no center lead (shown as a dashed line).