| National National | Semiconductor |
|-------------------|---------------|
|-------------------|---------------|

# DP83950B RIC<sup>™</sup> **Repeater Interface Controller**

# **General Description**

The DP83950B Repeater Interface Controller "RIC" may be used to implement an IEEE 802.3 multiport repeater unit. It fully satisfies the IEEE 802.3 repeater specification including the functions defined by the repeater, segment partition and jabber lockup protection state machines.

The RIC has an on-chip phase-locked-loop (PLL) for Manchester data decoding, a Manchester encoder and an Elasticity Buffer for preamble regeneration.

Each RIC can connect to 13 cable segments via its network interface ports. One port is fully AUI compatible and is able to connect to an external MAU using the maximum length of AUI cable. The other 12 ports have integrated 10BASE-T transceivers. These transceiver functions may be bypassed so that the RIC may be used with external transceivers, for example DP8392 coaxial transceivers. In addition, large repeater units, containing several hundred ports may be constructed by cascading RICs together over an Inter-RIC bus.

The RIC is configurable for specific applications. It provides port status information for LED array displays and a simple interface for system processors. The RIC posseses multifunction counter and status flag arrays to facilitate network statistics gathering. A serial interface, known as the Management Interface is available for the collection of data in Managed Hub applications.

# Features

- Compliant with the IEEE 802.3 Repeater Specification
- 13 network connections (ports) per chip
- Selectable on-chip twisted-pair transceivers
- Cascadable for large hub applications
- coder



### Provides port status information for LED displays including: receive, collision, partition and link status

- Power-up configuration options: Repeater and Partition Specifications, Transceiver Interface, Status Display, Processor Operations
- Simple processor interface for repeater management and port disable
- On-chip Event Counters and Event Flag Arrays
- Serial Management Interface to combine packet and repeater status information together
- CMOS process for low power dissipation
- Single 5V supply

# Table of Contents

- **1.0 SYSTEM DIAGRAM**
- 2.0 CONNECTION DIAGRAM
- 3.0 PIN DESCRIPTIONS
- 4.0 BLOCK DIAGRAM
- **5.0 FUNCTIONAL DESCRIPTION**
- 6.0 HUB MANAGEMENT SUPPORT





DP83950B RIC Repeater Interface Controller

October 1995

DataShe



| Pin Name        | Pin No. | Pin Name        | Pin No. | Pin Name        | Pin No.           | Pin Name        | Pin No. |
|-----------------|---------|-----------------|---------|-----------------|-------------------|-----------------|---------|
| TXO12P-         | 40      | NC              | 160     | V <sub>CC</sub> | 120               | V <sub>CC</sub> | 80      |
| TXO12+          | 39      | RXI7-           | 159     | GND             | 119               | GND             | 79      |
| TXO12-          | 38      | RXI7+           | 158     | TXO2P-          | 118               | IRC             | 78      |
| TXO12P+         | 37      | TXO7P+          | 157     | TXO2+           | 117               | IRE             | 77      |
| RXI12-          | 36      | TXO7-           | 156     | TXO2-           | 116               | IRD             | 76      |
| RXI12+          | 35      | TXO7+           | 155     | TXO2P+          | 115               | COLN            | 75      |
| V <sub>CC</sub> | 34      | TXO7P-          | 154     | RXI2-           | 114               | V <sub>CC</sub> | 74      |
| GND             | 33      | V <sub>CC</sub> | 153     | RXI2+           | 113               | GND             | 73      |
| RXI11-          | 32      | GND             | 152     | V <sub>CC</sub> | 112               | PKEN            | 72      |
| RXI11+          | 31      | TXO6P-          | 151     | GND             | 111               | RXMPLL          | 71      |
| TXO11P+         | 30      | TXO6+           | 150     | RX1-            | 110               | BUFEN           | 70      |
| TXO11-          | 29      | TXO6-           | 149     | RX1+            | 109               | RDY             | 69      |
| TXO11+          | 28      | TXO6P+          | 148     | CD1-            | 108               | ELI             | 68      |
| TXO11P-         | 27      | RXI6-           | 147     | CD1+            | 107               | RTI             | 67      |
| V <sub>CC</sub> | 26      | RXI6+           | 146     | TX1-            | 106               | STR1            | 66      |
| GND             | 25      | V <sub>CC</sub> | 145     | TX1+            | 105               | V <sub>CC</sub> | 65      |
| TXO10P-         | 24      | GND             | 144     | V <sub>CC</sub> | 104               | GND             | 64      |
| TXO10+          | 23      | RXI5-           | 143     | GND             | 103               | STR0            | 63      |
| TXO10-          | 22      | RXI5+           | 142     | V <sub>CC</sub> | 102               | ACTND           | 62      |
| TXO10P+         | 21      | TXO5P+          | 141     | GND             | 101               | ANYXND          | 61      |
| RXI10-          | 20      | TXO5-           | 140     | CLKIN           | 100               | ACKO            | 60      |
| RXI10+          | 19      | TXO5+           | 139     | RA4             | 99                | MRXC            | 59      |
| V <sub>CC</sub> | 18      | TXO5P-          | 138     | RA3             | 98                | MEN             | 58      |
| GND             | 17      | V <sub>CC</sub> | 137     | DataSheet4      | U.co <del>p</del> | MRXD            | 57      |
| RXI9-           | 16      | GND             | 136     | RA1             | 96                | MCRS            | 56      |
| RXI9+           | 15      | TXO4P-          | 135     | RA0             | 95                | V <sub>CC</sub> | 55      |
| TXO9P+          | 14      | TXO4+           | 134     | V <sub>CC</sub> | 94                | GND             | 54      |
| TXO9-           | 13      | TXO4-           | 133     | GND             | 93                | ACKI            | 53      |
| TXO9+           | 12      | TXO4P+          | 132     | MLOAD           | 92                | ACTNS           | 52      |
| TXO9P-          | 11      | RXI4-           | 131     | CDEC            | 91                | ANYXNS          | 51      |
| V <sub>CC</sub> | 10      | RXI4+           | 130     | WR              | 90                | PCOMP           | 50      |
| GND             | 9       | V <sub>CC</sub> | 129     | RD              | 89                | NC              | 49      |
| TXO8P-          | 8       | GND             | 128     | D7              | 88                | RXI13-          | 48      |
| TXO8+           | 7       | RXI3-           | 127     | D6              | 87                | RXI13+          | 47      |
| TXO8-           | 6       | RXI3+           | 126     | D5              | 86                | TXO13P+         | 46      |
| TXO8P+          | 5       | TXO3P+          | 125     | D4              | 85                | TXO13-          | 45      |
| RXI8-           | 4       | TXO3-           | 124     | D3              | 84                | TXO13+          | 44      |
| RXI8+           | 3       | TXO3+           | 123     | D2              | 83                | TXO13P-         | 43      |
| V <sub>CC</sub> | 2       | TXO3P-          | 122     | D1              | 82                | V <sub>CC</sub> | 42      |
| GND             | 1       | NC              | 121     | D0              | 81                | GND             | 41      |

2

DataSheet4U.com



| Pin Name        | Pin No. | Pin Name        | Pin No. | P       | in Name | Pin No.           | Pin Name        | Pin No |
|-----------------|---------|-----------------|---------|---------|---------|-------------------|-----------------|--------|
| TXO12P-         | 40      | NC              | 160     |         | CC      | 120               | V <sub>CC</sub> | 80     |
| TXO12+          | 39      | RXI7-           | 159     | G       | ND      | 119               | GND             | 79     |
| TXO12-          | 38      | RXI7+           | 158     | Т       | X2-     | 118               | IRC             | 78     |
| TXO12P+         | 37      | TXO7P+          | 157     | Т       | X2+     | 117               | IRE             | 77     |
| RXI12-          | 36      | TXO7-           | 156     | С       | D2-     | 116               | IRD             | 76     |
| RXI12+          | 35      | TXO7+           | 155     | c       | D2+     | 115               | COLN            | 75     |
| V <sub>CC</sub> | 34      | TXO7P-          | 154     | R       | X2+     | 114               | V <sub>CC</sub> | 74     |
| GND             | 33      | V <sub>CC</sub> | 153     | R       | X2-     | 113               | GND             | 73     |
| RXI11-          | 32      | GND             | 152     |         | CC      | 112               | PKEN            | 72     |
| RXI11+          | 31      | TXO6P-          | 151     | G       | ND      | 111               | RXMPLL          | 71     |
| TXO11P+         | 30      | TXO6+           | 150     | R       | X1-     | 110               | BUFEN           | 70     |
| TXO11-          | 29      | TXO6-           | 149     | R       | X1+     | 109               | RDY             | 69     |
| TXO11+          | 28      | TXO6P+          | 148     | С       | D1 –    | 108               | ELI             | 68     |
| TXO11P-         | 27      | RXI6-           | 147     | С       | D1+     | 107               | RTI             | 67     |
| V <sub>CC</sub> | 26      | RXI6+           | 146     | Т       | X1 —    | 106               | STR1            | 66     |
| GND             | 25      | V <sub>CC</sub> | 145     | Т       | X1+     | 105               | V <sub>CC</sub> | 65     |
| TXO10P-         | 24      | GND             | 144     |         | CC      | 104               | GND             | 64     |
| TXO10+          | 23      | RX5+            | 143     | G       | ND      | 103               | STR0            | 63     |
| TXO10-          | 22      | RX5-            | 142     |         | CC      | 102               | ACTND           | 62     |
| TXO10P+         | 21      | CD5+            | 141     | G       | ND      | 101               | ANYXND          | 61     |
| RXI10-          | 20      | CD5-            | 140     | C       | LKIN    | 100               | ACKO            | 60     |
| RXI10+          | 19      | TX5+            | 139     | R       | A4      | 99                | MRXC            | 59     |
| V <sub>CC</sub> | 18      | TX5-            | 138     |         | A3      | 98                | MEN             | 58     |
| GND             | 17      | V <sub>CC</sub> | 137     | Data    | Sheet41 | J.co <del>g</del> | MRXD            | 57     |
| RXI9-           | 16      | GND             | 136     | R       | A1      | 96                | MCRS            | 56     |
| RXI9+           | 15      | TX4-            | 135     | R       | A0      | 95                | V <sub>CC</sub> | 55     |
| TXO9P+          | 14      | TX4+            | 134     | V       | CC      | 94                | GND             | 54     |
| TXO9-           | 13      | CD4-            | 133     | G       | ND      | 93                | ACKI            | 53     |
| TXO9+           | 12      | CD4+            | 132     |         | LOAD    | 92                | ACTNS           | 52     |
| TXO9P-          | 11      | RX4+            | 131     | Ē       | DEC     | 91                | ANYXNS          | 51     |
| V <sub>CC</sub> | 10      | RX4-            | 130     | <u></u> | /R      | 90                | PCOMP           | 50     |
| GND             | 9       | V <sub>CC</sub> | 129     | R       | D       | 89                | NC              | 49     |
| TXO8P-          | 8       | GND             | 128     | D       | 7       | 88                | RXI13-          | 48     |
| TXO8+           | 7       | RX3+            | 127     | D       | 6       | 87                | RXI13+          | 47     |
| TXO8-           | 6       | RX3-            | 126     | D       | 5       | 86                | TXO13P+         | 46     |
| TXO8P+          | 5       | CD3+            | 125     | D       | 4       | 85                | TXO13-          | 45     |
| RXI8-           | 4       | CD3-            | 124     | D       | 3       | 84                | TXO13+          | 44     |
| RXI8+           | 3       | TX3+            | 123     | D       | 2       | 83                | TXO13P-         | 43     |
| V <sub>CC</sub> | 2       | TX3-            | 122     | D       | 1       | 82                | V <sub>CC</sub> | 42     |
| GND             | 1       | NC              | 121     |         | 0       | 81                | GND             | 41     |

4

DataShe

DataSheet4U.com



| Pin Name        | Pin No. | Pin Name        | Pin No. | Pin Name        | Pin No.            | Pin Name        | Pin No |
|-----------------|---------|-----------------|---------|-----------------|--------------------|-----------------|--------|
| TXO12P-         | 40      | NC              | 160     | V <sub>CC</sub> | 120                | V <sub>CC</sub> | 80     |
| TXO12+          | 39      | RX7+            | 159     | GND             | 119                | GND             | 79     |
| TXO12-          | 38      | RX7-            | 158     | TX2-            | 118                | IRC             | 78     |
| TXO12P+         | 37      | CD7+            | 157     | TX2+            | 117                | IRE             | 77     |
| RXI12-          | 36      | CD7-            | 156     | CD2-            | 116                | IRD             | 76     |
| RXI12+          | 35      | TX7+            | 155     | CD2+            | 115                | COLN            | 75     |
| V <sub>CC</sub> | 34      | TX7-            | 154     | RX2+            | 114                | V <sub>CC</sub> | 74     |
| GND             | 33      | V <sub>CC</sub> | 153     | RX2-            | 113                | GND             | 73     |
| RXI11-          | 32      | GND             | 152     | V <sub>CC</sub> | 112                | PKEN            | 72     |
| RXI11+          | 31      | TX6-            | 151     | GND             | 111                | RXMPLL          | 71     |
| TXO11P+         | 30      | TX6+            | 150     | RX1-            | 110                | BUFEN           | 70     |
| TXO11-          | 29      | CD6-            | 149     | RX1+            | 109                | RDY             | 69     |
| TXO11+          | 28      | CD6+            | 148     | CD1-            | 108                | ELI             | 68     |
| TXO11P-         | 27      | RX6+            | 147     | CD1+            | 107                | RTI             | 67     |
| V <sub>CC</sub> | 26      | RX6-            | 146     | TX1-            | 106                | STR1            | 66     |
| GND             | 25      | V <sub>CC</sub> | 145     | TX1+            | 105                | V <sub>CC</sub> | 65     |
| TXO10P-         | 24      | GND             | 144     | V <sub>CC</sub> | 104                | GND             | 64     |
| TXO10+          | 23      | RX5+            | 143     | GND             | 103                | STR0            | 63     |
| TXO10-          | 22      | RX5-            | 142     | V <sub>CC</sub> | 102                | ACTND           | 62     |
| TXO10P+         | 21      | CD5+            | 141     | GND             | 101                | ANYXND          | 61     |
| RXI10-          | 20      | CD5-            | 140     | CLKIN           | 100                | ACKO            | 60     |
| RXI10+          | 19      | TX5+            | 139     | RA4             | 99                 | MRXC            | 59     |
| V <sub>CC</sub> | 18      | TX5-            | 138     | RA3             | 98                 | MEN             | 58     |
| GND             | 17      | V <sub>CC</sub> | 137     | DataSheet4      | U.co <sub>97</sub> | MRXD            | 57     |
| RXI9-           | 16      | GND             | 136     | RA1             | 96                 | MCRS            | 56     |
| RXI9+           | 15      | TX4-            | 135     | RA0             | 95                 | V <sub>CC</sub> | 55     |
| TXO9P+          | 14      | TX4+            | 134     | V <sub>CC</sub> | 94                 | GND             | 54     |
| TXO9-           | 13      | CD4-            | 133     | GND             | 93                 | ACKI            | 53     |
| TXO9+           | 12      | CD4+            | 132     | MLOAD           | 92                 | ACTNS           | 52     |
| TXO9P-          | 11      | RX4+            | 131     | CDEC            | 91                 | ANYXNS          | 51     |
| V <sub>CC</sub> | 10      | RX4-            | 130     | WR              | 90                 | PCOMP           | 50     |
| GND             | 9       | V <sub>CC</sub> | 129     | RD              | 89                 | NC              | 49     |
| TXO8P-          | 8       | GND             | 128     | D7              | 88                 | RXI13-          | 48     |
| TXO8+           | 7       | RX3+            | 127     | D6              | 87                 | RXI13+          | 47     |
| TXO8-           | 6       | RX3-            | 126     | D5              | 86                 | TXO13P+         | 46     |
| TXO8P+          | 5       | CD3+            | 125     | D4              | 85                 | TXO13-          | 45     |
| RXI8-           | 4       | CD3-            | 124     | D3              | 84                 | TXO13+          | 44     |
| RXI8+           | 3       | TX3+            | 123     | D2              | 83                 | TXO13P-         | 43     |
| V <sub>CC</sub> | 2       | TX3-            | 122     | D1              | 82                 | V <sub>CC</sub> | 42     |
| GND             | 1       | NC              | 121     | D0              | 81                 | GND             | 41     |

6



| Pin Name        | Pin No. | Pin Name        | Pin No. | Pin Name        | Pin No.           | Pin Name        | Pin N |
|-----------------|---------|-----------------|---------|-----------------|-------------------|-----------------|-------|
| TX12-           | 40      | NC              | 160     | V <sub>CC</sub> | 120               | V <sub>CC</sub> | 80    |
| TX12+           | 39      | RX7+            | 159     | GND             | 119               | GND             | 79    |
| CD12-           | 38      | RX7-            | 158     | TX2-            | 118               | IRC             | 78    |
| CD12+           | 37      | CD7+            | 157     | TX2+            | 117               | IRE             | 77    |
| RX12+           | 36      | CD7-            | 156     | CD2-            | 116               | IRD             | 76    |
| RX12-           | 35      | TX7+            | 155     | CD2+            | 115               | COLN            | 75    |
| V <sub>CC</sub> | 34      | TX7-            | 154     | RX2+            | 114               | V <sub>CC</sub> | 74    |
| GND             | 33      | V <sub>CC</sub> | 153     | RX2-            | 113               | GND             | 73    |
| RX11+           | 32      | GND             | 152     | V <sub>CC</sub> | 112               | PKEN            | 72    |
| RX11-           | 31      | TX6-            | 151     | GND             | 111               | RXMPLL          | 71    |
| CD11+           | 30      | TX6+            | 150     | RX1-            | 110               | BUFEN           | 70    |
| CD11-           | 29      | CD6-            | 149     | RX1+            | 109               | RDY             | 69    |
| TX11+           | 28      | CD6+            | 148     | CD1-            | 108               | ELI             | 68    |
| TX11-           | 27      | RX6+            | 147     | CD1+            | 107               | RTI             | 67    |
| Vcc             | 26      | RX6-            | 146     | TX1-            | 106               | STR1            | 66    |
| GND             | 25      | V <sub>CC</sub> | 145     | TX1+            | 105               | V <sub>CC</sub> | 65    |
| TX10-           | 24      | GND             | 144     | V <sub>CC</sub> | 104               | GND             | 64    |
| TX10+           | 23      | RX5+            | 143     | GND             | 103               | STR0            | 63    |
| CD10-           | 22      | RX5-            | 142     | V <sub>CC</sub> | 102               | ACTND           | 62    |
| CD10+           | 21      | CD5+            | 141     | GND             | 101               | ANYXND          | 61    |
| RX10+           | 20      | CD5-            | 140     | CLKIN           | 100               | ACKO            | 60    |
| RX10-           | 19      | TX5+            | 139     | RA4             | 99                | MRXC            | 59    |
| Vcc             | 18      | TX5-            | 138     | RA3             | 98                | MEN             | 58    |
| GND             | 17      | V <sub>CC</sub> | 137     | DataSheet4      | J.co <del>p</del> | MRXD            | 57    |
| RX9+            | 16      | GND             | 136     | RA1             | 96                | MCRS            | 56    |
| RX9-            | 15      | TX4-            | 135     | RA0             | 95                | V <sub>CC</sub> | 55    |
| CD9+            | 14      | TX4+            | 134     | V <sub>CC</sub> | 94                | GND             | 54    |
| CD9-            | 13      | CD4-            | 133     | GND             | 93                | ACKI            | 53    |
| TX9+            | 12      | CD4+            | 132     | MLOAD           | 92                | ACTNS           | 52    |
| TX9-            | 11      | RX4+            | 131     | CDEC            | 91                | ANYXNS          | 51    |
| Vcc             | 10      | RX4-            | 130     | WR              | 90                | PCOMP           | 50    |
| GND             | 9       | V <sub>CC</sub> | 129     | RD              | 89                | NC              | 49    |
| TX8-            | 8       | GND             | 128     | D7              | 88                | RX13+           | 48    |
| TX8+            | 7       | RX3+            | 127     | D6              | 87                | RX13-           | 47    |
| CD8-            | 6       | RX3-            | 126     | D5              | 86                | CD13+           | 46    |
| CD8+            | 5       | CD3+            | 125     | D4              | 85                | CD13-           | 45    |
| RX8+            | 4       | CD3-            | 124     | D3              | 84                | TX13+           | 44    |
| RX8-            | 3       | TX3+            | 123     | D2              | 83                | TX13-           | 43    |
| V <sub>CC</sub> | 2       | TX3-            | 122     | D1              | 82                | V <sub>CC</sub> | 42    |
| GND             | 1       | NC              | 121     | D0              | 81                | GND             | 41    |

8

et4U.com

DataShe

DataSheet4U.com



9

DataSheet4U.com

| Pin Name        | Pin No. | Pin Name        | Pin No. | Pin Name        | Pin No. | Pin Name        | Pin No |
|-----------------|---------|-----------------|---------|-----------------|---------|-----------------|--------|
| TXO12P-         | A15     | RXI7-           | C2      | V <sub>CC</sub> | S1      | V <sub>CC</sub> | N13    |
| TXO12+          | A14     | RXI7+           | A1      | GND             | P4      | GND             | P15    |
| TXO12-          | B14     | TXO7P+          | B1      | TXO2P-          | S2      | IRC             | N14    |
| TXO12P+         | C13     | TXO7-           | D2      | TXO2+           | S3      | IRE             | P16    |
| RXI12-          | B13     | TXO7+           | E3      | TXO2-           | R4      | IRD             | N15    |
| RXI12+          | A13     | TXO7P-          | F3      | TXO2P+          | P5      | COLN            | N16    |
| V <sub>CC</sub> | C12     | V <sub>CC</sub> | C1      | RXI2-           | R5      | V <sub>CC</sub> | M15    |
| GND             | C11     | GND             | D1      | RXI2+           | S4      | GND             | M14    |
| RXI11-          | B12     | TXO6P-          | E2      | V <sub>CC</sub> | S5      | PKEN            | L14    |
| RXI11+          | B11     | TXO6+           | G3      | GND             | S6      | RXM             | L14    |
| TXO11P+         | A12     | TXO6-           | F2      | RX1-            | P6      | BUFEN           | M16    |
| TXO11-          | A11     | TXO6P+          | E1      | RX1+            | R6      |                 |        |
| TXO11+          | C10     | RXI6-           | G2      | CD1-            | S7      |                 | L16    |
| TXO11P-         | A10     | RXI6+           | НЗ      | CD1+            | R7      | ELI             | K16    |
| V <sub>CC</sub> | B10     | NC              | F1      | TX1-            | P7      | RTI             | K14    |
| GND             | B9      | NC              | G1      | TX1+            | P8      | STR1            | K15    |
| TXO10P-         | C9      | V <sub>CC</sub> | H2      | V <sub>CC</sub> | R8      | V <sub>CC</sub> | J16    |
| TXO10+          | C8      | GND             | J3      | GND             | S8      | GND             | J15    |
| TXO10-          | A9      | RXI5-           | J2      | V <sub>CC</sub> | S9      | STR0            | J14    |
| TXO10P+         | A8      | RXI5+           | H1      | GND             | R9      | ACTND           | H16    |
| RXI10-          | B8      | TXO5P+          | J1      | CLKIN           | P9      | ANYXND          | H15    |
| RXI10+          | B7      | TXO5-           | K1      | RA4             | S10     | ACKO            | H14    |
| V <sub>CC</sub> | C7      | TXO5+           | КЗ      | RA3             | R10     | MRXC            | G14    |
| GND             | A7      | TXO5P-          | К2      | DataSheet4      | U.com   | MEN             | G15    |
| RXI9-           | A6      | V <sub>CC</sub> | L1      | RA1             | P10     | MRXD            | G16    |
| RXI9+           | B6      | GND             | L2      | RA0             | R11     | MCRS            | F16    |
| TXO9P+          | C6      | TXO4P-          | M1      | V <sub>CC</sub> | S12     | V <sub>CC</sub> | F14    |
| TXO9-           | C5      | TXO4+           | L3      | GND             | R12     | GND             | F15    |
| TXO9+           | B5      | TXO4-           | M2      | MLOAD           | P11     | ACKI            | E15    |
| TXO9P-          | A5      | TXO4P+          | N1      | CDEC            | S13     | ACTNS           | E14    |
| V <sub>CC</sub> | A4      | RXI4-           | N2      | WR              | R13     | ANYXNS          | E16    |
| GND             | B4      | RXI4+           | M3      | RD              | S14     | PCOMP           | D16    |
| TXO8P-          | C4      | V <sub>CC</sub> | P1      | D7              | P12     | RXI13-          | D15    |
| TXO8+           | A3      | GND             | R1      | D6              | R14     | RXI13+          | D14    |
| TXO8-           | C3      | RXI3-           | P2      | D5              | S15     | TXO13P+         | C16    |
| TXO8P+          | D4      | RXI3+           | N3      | D4              | P13     | TXO13-          | C15    |
| RXI8-           | B3      | TXO3P+          | P3      | D3              | P14     | TXO13+          | B16    |
| RXI8+           | B2      | TXO3-           | R2      | D2              | R15     | TXO13P-         | B15    |
| V <sub>CC</sub> | A2      | TXO3+           | N4      | D1              | S16     | V <sub>CC</sub> | D13    |
| GND             | D3      | TXO3P-          | R3      | D0              | R16     | GND             | C14    |

DataSheet4U.com

et4U.com

www.DataSheet4U.com

|   | v <sub>cc</sub><br>o   | TX02P-<br><b>O</b>     | TX02+<br><b>O</b>  | RXI2+<br>O         | v <sub>cc</sub>  | GND<br>O        | CD1-<br>0       | GND<br>O         | v <sub>cc</sub> | RA4<br>0             | RA2<br>0       | v <sub>cc</sub><br>o |                 | RD<br>O              | D5<br>O              | D1<br>O              |
|---|------------------------|------------------------|--------------------|--------------------|------------------|-----------------|-----------------|------------------|-----------------|----------------------|----------------|----------------------|-----------------|----------------------|----------------------|----------------------|
|   | 98                     | 96                     | 95                 | 91                 | 90               | 89              | 86              | 81               | 80              | 77                   | 75             | 72                   | 69              | 67                   | 64                   | 60                   |
|   | GND<br>0               | TX03-                  | TX03P-<br>0<br>99  | TX02-              | RXI2-<br>0<br>92 | RX 1+           | CD1+<br>0       | •<br>•           | GND<br>O        | RA 3<br>0            | RA0<br>0       | GND<br>O             | WR<br>O         | D6<br>O              | D2<br>O<br>6 1       | D0<br>0<br>59        |
| I | 105<br>V <sub>CC</sub> | 101<br>RXI3-           | 99<br>TX03P+       | 94<br>GND          | 92<br>TX02P+     | 87<br>RX 1 -    | 85<br>TX 1 -    | 82<br>TX1+       | 79<br>Clkin     | 76<br>RA 1           | 73<br>MLOAD    | 71<br>D7             | 68<br>D4        | 65<br>D3             | GND                  | IRE                  |
| I | <b>O</b><br>106        | <b>O</b><br>104        | <b>0</b><br>102    | 0<br>97            | 0<br>93          | 0<br>88         | 0<br>84         | 0<br>83          | <b>0</b><br>78  | 0<br>74              | <b>0</b><br>70 | 0<br>66              | 0<br>63         | 0<br>62              | <b>0</b><br>57       | <b>0</b><br>55       |
| I | TX04P+<br>O            | RXI4-<br>O             | RXI3+<br>0         | TX03+<br>O         |                  |                 |                 |                  |                 |                      |                |                      | v <sub>cc</sub> | IRC<br>O             |                      |                      |
| I | 109                    | 108                    | 103                | 100                |                  |                 |                 |                  |                 |                      |                |                      | 58              | 56                   | 54                   | 53                   |
| I | TX04P-<br>O            | TX04-<br>O             | RXI4+<br>O         |                    |                  |                 |                 |                  |                 |                      |                |                      |                 | GND<br>O             | v <sub>cc</sub><br>o | BUFEN<br>O           |
| I | 112<br>V <sub>CC</sub> | 110<br>GND             | 107<br>TX04+       |                    |                  |                 |                 |                  |                 |                      |                |                      |                 | 51<br>PKEN           | 52<br>RXM            | 48<br>RDY            |
| I | 0<br>114               | <b>O</b><br>113        | 0<br>111           |                    |                  |                 |                 |                  |                 |                      |                |                      |                 | <b>0</b><br>50       | 0<br>49              | 0<br>47              |
|   | TX05-                  | TX05P-                 | TX05+              |                    |                  |                 |                 |                  |                 |                      |                |                      |                 | RTI                  | STR1                 | ELI                  |
| I | <b>0</b><br>117        | <b>0</b><br>115        | <b>O</b><br>116    |                    |                  |                 |                 |                  |                 |                      |                |                      |                 | <b>0</b><br>45       | 0<br>44              | <b>O</b><br>46       |
|   | TX05P+<br>O            | RXI5-<br>O             | GND<br>O           |                    |                  |                 |                 | _                |                 |                      |                |                      |                 | STRO<br>O            | GND<br>O             | v <sub>cc</sub><br>o |
| I | 118<br>RXI5+           | 120<br>V <sub>CC</sub> | 121<br>RXI6+       |                    |                  |                 |                 |                  |                 |                      |                |                      |                 | 41<br>ACKO           | 42<br>ANYXND         | 43<br>Actne          |
|   | 0<br>119               | 0<br>122               | 0<br>125           |                    |                  |                 |                 | DP8              | 395(            | )                    |                |                      |                 | 0<br>38              | 0<br>39              | 0<br>40              |
| I | NC<br>O                | RX16-                  | TX06+<br>O         |                    |                  |                 |                 |                  |                 |                      |                |                      |                 |                      | MEN                  | MRXD<br>O            |
|   | 123                    | 126                    | 129                |                    |                  |                 |                 |                  |                 |                      |                |                      |                 | 37                   | 36                   | 35                   |
|   | NC<br>O                | TX06-<br>O             | TX07P-<br><b>O</b> |                    |                  |                 |                 |                  |                 |                      |                |                      |                 | v <sub>cc</sub><br>o | GND<br>O             | MCRS<br>O            |
|   | 124<br>TX06P+          | 128<br>TX06P-          | 133<br>TX07+       |                    |                  |                 |                 |                  |                 |                      |                |                      |                 | 33<br>ACTNS          | 32<br>ACKI           | 34<br>ANYXN          |
|   | 0<br>127               | 0<br>130               | 0<br>134           |                    |                  |                 |                 |                  |                 |                      |                |                      |                 | 0<br>30              | <b>O</b><br>31       | 0<br>29              |
|   | GND                    | TX07-                  | GND                | TX08P+             |                  |                 |                 |                  |                 |                      |                |                      | v <sub>cc</sub> | RXI13+               | RXI13-               | PCOMP                |
|   | <b>0</b><br>131        | <b>0</b><br>135        | <b>O</b><br>139    | 0<br>143           |                  |                 |                 | ataSh            | eet4            | U.con                | n              |                      | <b>0</b><br>21  | <b>0</b><br>26       | <b>0</b><br>27       | <b>0</b><br>28       |
| I | v <sub>cc</sub><br>o   | RX17-<br>O             | TX08-<br><b>O</b>  | TX08P-<br><b>O</b> | TX09-<br>O       | TX09P+<br>O     | õ               | 0                | 0               | • TX011+<br>O        | GND<br>O       | v <sub>cc</sub><br>o | TX012P+<br>O    | 0                    | 0                    | TX013F<br>O          |
| I | 132<br>TX07P+          | 138<br>RXI8+           | 144<br>RXI8-       | 146<br>GND         | 151<br>TX09+     | 152<br>RXI9+    | 156<br>RXI10+   | 2<br>RXI10-      | 3<br>GND        | 7<br>V <sub>CC</sub> | 12<br>RXI11+   | 13<br>RXI11-         | 16<br>RXI12-    | 20<br>TX012-         | 24<br>TX013P-        | 25<br>• TX013•       |
| I | <b>O</b><br>136        | 0<br>141               | 0<br>142           | 0<br>147           | <b>0</b><br>150  | <b>O</b><br>153 | <b>O</b><br>157 | <b>O</b><br>158  | 0<br>4          | 0<br>5               | <b>O</b><br>10 | <b>O</b><br>11       | <b>0</b><br>15  | 0<br>17              | 0<br>22              | 0<br>23              |
|   | RXI7+                  | V <sub>CC</sub>        | TX08+              | V <sub>CC</sub>    | TX09P-           | RXI9-           | GND             | TX010P+          | TX010-          | TX011P-              | TX011-         | TX011P+              | RXI12+          | TX012+               | TX012P-              |                      |
|   | <b>0</b><br>137        | <b>0</b><br>140        | 0<br>145           | 0<br>148           | 0<br>149         | <b>O</b><br>154 | <b>0</b><br>155 | <b>O</b><br>159  | <b>0</b><br>1   | 0<br>6               | 0<br>8         | <b>0</b><br>9        | 0<br>14         | <b>O</b><br>18       | <b>O</b><br>19       |                      |
|   | 1                      | 2                      | 3                  | 4                  | 5                | 6               | 7               | 8                | 9               | 0                    | 1              | 2                    | 3               | 4                    | 5                    | 6<br>TL/F/11         |
|   |                        |                        |                    |                    |                  |                 |                 | Bottom           |                 |                      |                |                      |                 |                      |                      |                      |
|   |                        |                        |                    |                    |                  |                 |                 | │+ 2-1<br>       |                 |                      |                |                      |                 |                      |                      |                      |
|   |                        |                        |                    |                    |                  |                 |                 | lumber<br>Ickage |                 |                      | 9A             |                      |                 |                      |                      |                      |
|   |                        |                        |                    |                    |                  |                 |                 |                  |                 |                      |                |                      |                 |                      |                      |                      |
|   |                        |                        |                    |                    |                  |                 |                 |                  |                 |                      |                |                      |                 |                      |                      |                      |
|   |                        |                        |                    |                    |                  |                 |                 |                  |                 |                      |                |                      |                 |                      |                      |                      |
|   |                        |                        |                    |                    |                  |                 |                 |                  |                 |                      |                |                      |                 |                      |                      |                      |
|   |                        |                        |                    |                    |                  |                 |                 |                  |                 |                      |                |                      |                 |                      |                      |                      |
|   |                        |                        |                    |                    |                  |                 |                 |                  |                 |                      |                |                      |                 |                      |                      |                      |

| Pin Name        | Pin No. | Pin Name        | Pin No. |                   | Pin Name        | Pin No. | Pin Name        | Pin No     |
|-----------------|---------|-----------------|---------|-------------------|-----------------|---------|-----------------|------------|
| TXO12P-         | A15     | RXI7-           | C2      | $\dashv$ $\vdash$ | V <sub>CC</sub> | S1      | V <sub>CC</sub> | N13        |
| TXO12+          | A14     | RXI7+           | A1      |                   | GND             | P4      | GND             | P15        |
| TXO12-          | B14     | TXO7P+          | B1      | 1  -              | TX2-            | S2      | IRC             | N14        |
| TXO12P+         | C13     | TXO7-           | D2      | 1  -              | TX2+            | S3      | IRE             | P16        |
| RXI12-          | B13     | TXO7+           | E3      | 1  -              | CD2-            | R4      | IRD             | N15        |
| RXI12+          | A13     | TXO7P-          | F3      | 1                 | CD2+            | P5      | COLN            | N16        |
| V <sub>CC</sub> | C12     | V <sub>CC</sub> | C1      | 1                 | RX2+            | R5      | V <sub>CC</sub> | M15        |
| GND             | C11     | GND             | D1      | 1                 | RX2-            | S4      | GND             | M14        |
| RXI11-          | B12     | TXO6P-          | E2      | 1                 | V <sub>CC</sub> | S5      | PKEN            | L14        |
| RXI11+          | B11     | TXO6+           | G3      | 1                 | GND             | S6      | RXM             | L15        |
| TXO11P+         | A12     | TXO6-           | F2      | 1                 | RX1-            | P6      | BUFEN           | M16        |
| TXO11-          | A11     | TXO6P+          | E1      | 1                 | RX1+            | R6      | RDY             | L16        |
| TXO11+          | C10     | RXI6-           | G2      | 1                 | CD1-            | S7      |                 | K16        |
| TXO11P-         | A10     | RXI6+           | НЗ      | 1                 | CD1+            | R7      | RTI             | K10        |
| V <sub>CC</sub> | B10     | NC              | F1      | 1                 | TX1-            | P7      | STR1            | K14<br>K15 |
| GND             | B9      | NC              | G1      | 1                 | TX1+            | P8      |                 | J16        |
| TXO10P-         | C9      | V <sub>CC</sub> | H2      | 1                 | V <sub>CC</sub> | R8      | V <sub>CC</sub> |            |
| TXO10+          | C8      | GND             | J3      | 1 [               | GND             | S8      | GND             | J15        |
| TXO10-          | A9      | RX5+            | J2      | 1 [               | V <sub>CC</sub> | S9      | STR0            | J14        |
| TXO10P+         | A8      | RX5-            | H1      | 1 [               | GND             | R9      | ACTND           | H16        |
| RXI10-          | B8      | CD5+            | J1      | 1 [               | CLKIN           | P9      | ANYXND          | H15        |
| RXI10+          | B7      | CD5-            | K1      | 1 [               | RA4             | S10     | ACKO            | H14        |
| V <sub>CC</sub> | C7      | TX5+            | К3      |                   | RA3             | R10     | MRXC            | G14        |
| GND             | A7      | TX5-            | K2      | Dat               | RA2 RA2         |         | MEN             | G15        |
| RXI9-           | A6      | V <sub>CC</sub> | L1      | 1 [               | RA1             | P10     | MRXD            | G16        |
| RXI9+           | B6      | GND             | L2      | 1 [               | RA0             | R11     | MCRS            | F16        |
| TXO9P+          | C6      | TX4-            | M1      | 1 [               | V <sub>CC</sub> | S12     | V <sub>CC</sub> | F14        |
| TXO9-           | C5      | TX4+            | L3      | 7 [               | GND             | R12     | GND             | F15        |
| TXO9+           | B5      | CD4-            | M2      |                   | MLOAD           | P11     | ACKI            | E15        |
| TXO9P-          | A5      | CD4+            | N1      |                   | CDEC            | S13     | ACTNS           | E14        |
| V <sub>CC</sub> | A4      | RX4+            | N2      |                   | WR              | R13     | ANYXNS          | E16        |
| GND             | B4      | RX4-            | M3      |                   | RD              | S14     | PCOMP           | D16        |
| TXO8P-          | C4      | V <sub>CC</sub> | P1      |                   | D7              | P12     | RXI13-          | D15        |
| TXO8+           | A3      | GND             | R1      |                   | D6              | R14     | RXI13+          | D14        |
| TXO8-           | C3      | RX3+            | P2      |                   | D5              | S15     | TXO13P+         | C16        |
| TXO8P+          | D4      | RX3-            | N3      |                   | D4              | P13     | TXO13-          | C15        |
| RXI8-           | B3      | CD3+            | P3      |                   | D3              | P14     | TXO13+          | B16        |
| RXI8+           | B2      | CD3-            | R2      |                   | D2              | R15     | TXO13P-         | B15        |
| V <sub>CC</sub> | A2      | TX3+            | N4      |                   | D1              | R16     | V <sub>CC</sub> | D13        |
| GND             | D3      | TX3-            | R3      |                   | D0              | R16     | GND             | C14        |

DataSheet4U.com

et4U.com

www.DataSheet4U.com

| s | v <sub>cc</sub><br>o        | TX2-<br>0                   | TX2+<br><b>O</b>   | RX2-<br>O                   | v <sub>cc</sub>    | GND<br>O           | CD1-<br>0                   | GND<br>O                   | v <sub>cc</sub>  | RA4<br>O           | RA2<br>O           | v <sub>cc</sub><br>o       |                            | RD                | D5<br>O            | D1<br>O            |
|---|-----------------------------|-----------------------------|--------------------|-----------------------------|--------------------|--------------------|-----------------------------|----------------------------|------------------|--------------------|--------------------|----------------------------|----------------------------|-------------------|--------------------|--------------------|
| , | 98                          | 96                          | 95                 | 91                          | 90                 | 89                 | 86                          | 81                         | 80               | 77                 | 75                 | 72                         | 69<br>WR                   | 67                | 64                 | 60                 |
| 2 | GND<br>0<br>105             | CD3-<br>O<br>101            | TX3-<br>O<br>99    | CD2-<br>O<br>94             | RX2+<br>O<br>92    | RX 1+<br>O<br>87   | CD1+<br>O<br>85             | V <sub>CC</sub><br>0<br>82 | GND<br>0<br>79   | RA3<br>0<br>76     | RA0<br>0<br>73     | GND<br>0<br>71             | WR<br>0<br>68              | D6<br>O<br>65     | D2<br>O<br>6 1     | D0<br>O<br>59      |
| , | v <sub>cc</sub>             | RX3+                        | CD3+<br>0          | GND<br>O                    | CD2+               | RX 1-<br>O         | TX1-<br>0                   | TX 1+<br>O                 |                  | RA 1<br>O          | MLOAD              | D7<br>O                    | D4<br>O                    | D3<br>O           | GND<br>O           | IRE<br>O           |
|   | 106                         | 104                         | 102                | 97                          | 93                 | 88                 | 84                          | 83                         | 78               | 74                 | 70                 | 66                         | 63                         | 62                | 57                 | 55                 |
| ı | CD4+<br>O<br>109            | RX4+<br>O<br>108            | RX3-<br>O<br>103   | TX3+<br>O<br>100            |                    |                    |                             |                            |                  |                    |                    |                            | V <sub>CC</sub><br>0<br>58 | IRC<br>0<br>56    | IRD<br>0<br>54     | COLN<br>O<br>53    |
|   | TX4-                        | CD4-                        | RX4-               | 100                         |                    |                    |                             |                            |                  |                    |                    |                            | 50                         | GND               | v <sub>cc</sub>    | BUFEN              |
| 1 | <b>0</b><br>112             | <b>0</b><br>110             | <b>O</b><br>107    |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            | <b>0</b><br>51    | <b>0</b><br>52     | 0<br>48            |
|   | v <sub>cc</sub><br>o        | GND<br>O                    | TX4+<br>O          |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            | PKEN<br>O         | RXM<br>O           | RDY<br>O           |
|   | 114<br>CD5-                 | 113<br>TX5-                 | 111<br>TX5+        |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            | 50<br>RTI         | 49<br>STR1         | 47<br>ELI          |
| ( | <b>0</b><br>117             | <b>0</b><br>115             | O<br>116           |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            | <b>0</b><br>45    | 0<br>44            | 0<br>46            |
| ı | CD5+                        | RX5+                        | GND<br>O           |                             |                    |                    |                             | _                          |                  |                    |                    |                            |                            | STRO<br>O         | GND<br>O           | v <sub>cc</sub>    |
|   | 118<br>RX5-                 | 120<br>V <sub>CC</sub>      | 121<br>RXI6+       |                             |                    |                    |                             | R<br>DP8                   | 1C<br>2050       | <b>`</b>           |                    |                            |                            | 41<br>ACKO        | 42<br>ANYXND       | 43<br>ACTND        |
|   | <b>O</b><br>119             | <b>0</b><br>122             | <b>0</b><br>125    |                             |                    |                    |                             | DFO                        | 3950             | ,                  |                    |                            |                            | <b>0</b><br>38    | 0<br>39            | <b>0</b><br>40     |
| ; | NC<br>0<br>123              | RXI6-<br>O<br>126           | TX06+<br>O<br>129  |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            | MRXC<br>0<br>37   | MEN<br>0<br>36     | MRXD<br>0<br>35    |
|   | NC<br>O                     | TX06-<br>O                  | TX07P-<br><b>O</b> |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            | v <sub>cc</sub>   | GND<br>O           | MCRS<br>O          |
|   | 124<br>TX06P+               | 128<br>TX06P-               | 133<br>TX07+       |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            | 33<br>ACTNS       | 32<br>ACKI         | 34<br>ANYXNS       |
| : | 127                         | 0<br>130                    | 0<br>134           |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            | ACTNS<br>0<br>30  | ACKI<br>0<br>31    | ANTXNS<br>0<br>29  |
|   | GND<br>O                    | TX07-                       | GND<br>O           | TX08P+<br><b>O</b>          |                    |                    |                             |                            |                  |                    |                    |                            | v <sub>cc</sub>            | RXI13+            | RXI13-<br>O        | PCOMP<br>O         |
| Ί | 131                         | 135                         | 139                | 143                         |                    |                    |                             | ataSh                      |                  |                    |                    | V                          | 21                         | 26                | 27                 | 28                 |
| ; | V <sub>CC</sub><br>0<br>132 | RXI7-<br>O<br>138           | TX08-<br>O<br>144  | TX08P-<br>O<br>146          | TX09-<br>O<br>151  | TX09P+<br>O<br>152 | V <sub>CC</sub><br>O<br>156 | 1x010+<br>0<br>2           | 0<br>3           | • TX011+<br>O<br>7 | GND<br>0<br>12     | V <sub>CC</sub><br>0<br>13 | TX012P+<br>O<br>16         | GND<br>0<br>20    | 1x013-<br>O<br>24  | TX013P+<br>O<br>25 |
| 3 | TX07P+                      | RXI8+                       | RXI8-<br>0         | GND<br>O                    | TX09+              | RXI9+              | RXI10+                      |                            | GND<br>O         | v <sub>cc</sub>    | RXI11+             | RXI11-                     | RXI12-                     |                   | TX013P-            |                    |
| Ì | 136                         | 141                         | 142                | 147                         | 150                | 153                | 157                         | 158                        | 4                | 5                  | 10                 | 11                         | 15                         | 17                | 22                 | 23                 |
| , | RXI7+<br>O<br>137           | V <sub>CC</sub><br>O<br>140 | TX08+<br>O<br>145  | V <sub>CC</sub><br>O<br>148 | TX09P-<br>O<br>149 | RXI9-<br>O<br>154  | GND<br>0<br>155             | 1X010P+<br>O<br>159        | TX010-<br>0<br>1 | 0<br>6             | - TX011-<br>0<br>8 | 0<br>9                     | • RXI12+<br>O<br>14        | 1X012+<br>O<br>18 | TX012P-<br>O<br>19 | •                  |
| l | 1                           | 2                           | 3                  | 4                           | 5                  | 6                  | 7                           | 8                          | 9                | 0                  | 1                  | 2                          | 3                          | 4                 | 5                  | 6                  |
|   |                             |                             |                    |                             |                    |                    |                             | Botton                     | n View           |                    |                    |                            |                            |                   |                    | TL/F/110           |
|   |                             |                             |                    |                             |                    |                    |                             | JI + 6-                    |                  | Ports              |                    |                            |                            |                   |                    |                    |
|   |                             |                             |                    |                             |                    |                    |                             | lumber<br>Ickage           |                  |                    |                    |                            |                            |                   |                    |                    |
|   |                             |                             |                    |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            |                   |                    |                    |
|   |                             |                             |                    |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            |                   |                    |                    |
|   |                             |                             |                    |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            |                   |                    |                    |
|   |                             |                             |                    |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            |                   |                    |                    |
|   |                             |                             |                    |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            |                   |                    |                    |
|   |                             |                             |                    |                             |                    |                    |                             |                            |                  |                    |                    |                            |                            |                   |                    |                    |

| Pin Name        | Pin No. | Pin Name        | Pin No. | ר ר | Pin Name        | Pin No. | Pin Name        | Pin No |
|-----------------|---------|-----------------|---------|-----|-----------------|---------|-----------------|--------|
| TXO12P-         | A15     | RX7+            | C2      | 1   | V <sub>CC</sub> | S1      | V <sub>CC</sub> | N13    |
| TXO12+          | A14     | RX7-            | A1      | 1   | GND             | P4      | GND             | P15    |
| TXO12-          | B14     | CD7+            | B1      | 1   | TX2-            | S2      | IRC             | N14    |
| TXO12P+         | C13     | CD7-            | D2      | 1   | TX2+            | S3      | IRE             | P16    |
| RXI12-          | B13     | TX7+            | E3      | 1   | CD2-            | R4      | IRD             | N15    |
| RXI12+          | A13     | TX7-            | F3      | 1   | CD2+            | P5      | COLN            | N16    |
| V <sub>CC</sub> | C12     | V <sub>CC</sub> | C1      | 1   | RX2+            | R5      | V <sub>CC</sub> | M15    |
| GND             | C11     | GND             | D1      | 1   | RX2-            | S4      | GND             | M14    |
| RXI11-          | B12     | TX6-            | E2      | 1   | V <sub>CC</sub> | S5      | PKEN            | L14    |
| RXI11+          | B11     | TX6+            | G3      | 1   | GND             | S6      | RXM             | L14    |
| TXO11P+         | A12     | CD6-            | F2      | 1   | RX1-            | P6      | BUFEN           | M16    |
| TXO11-          | A11     | CD6+            | E1      | 1   | RX1+            | R6      | RDY             | L16    |
| TXO11+          | C10     | RX6+            | G2      | 1   | CD1-            | S7      |                 | K16    |
| TXO11P-         | A10     | RX6-            | H3      | 1   | CD1+            | R7      |                 |        |
| V <sub>CC</sub> | B10     | NC              | F1      | 1   | TX1-            | P7      | RTI<br>STR1     | K14    |
| GND             | B9      | NC              | G1      | 1   | TX1+            | P8      |                 | K15    |
| TXO10P-         | C9      | V <sub>CC</sub> | H2      | 1   | V <sub>CC</sub> | R8      | V <sub>CC</sub> | J16    |
| TXO10+          | C8      | GND             | J3      | 1   | GND             | S8      | GND             | J15    |
| TXO10-          | A9      | RX5+            | J2      | 1   | V <sub>CC</sub> | S9      | STR0            | J14    |
| TXO10P+         | A8      | RX5-            | H1      | 1   | GND             | R9      | ACTND           | H16    |
| RXI10-          | B8      | CD5+            | J1      |     | CLKIN           | P9      | ANYXND          | H15    |
| RXI10+          | B7      | CD5-            | K1      | 1   | RA4             | S10     | ACKO            | H14    |
| V <sub>CC</sub> | C7      | TX5+            | K3      | 1   | RA3             | R10     | MRXC            | G14    |
| GND             | A7      | TX5-            | K2      | Da  | ataSheet4l      | J.com   | MEN             | G15    |
| RXI9-           | A6      | V <sub>CC</sub> | L1      | 1   | RA1             | P10     | MRXD            | G16    |
| RXI9+           | B6      | GND             | L2      | 1   | RA0             | R11     | MCRS            | F16    |
| TXO9P+          | C6      | TX4-            | M1      | 1   | V <sub>CC</sub> | S12     | V <sub>CC</sub> | F14    |
| TXO9-           | C5      | TX4+            | L3      | 1   | GND             | R12     | GND             | F15    |
| TXO9+           | B5      | CD4-            | M2      | 1   | MLOAD           | P11     | ACKI            | E15    |
| TXO9P-          | A5      | CD4+            | N1      | 1   | CDEC            | S13     | ACTNS           | E14    |
| V <sub>CC</sub> | A4      | RX4+            | N2      | 1   | WR              | R13     | ANYXNS          | E16    |
| GND             | B4      | RX4-            | M3      | 1   | RD              | S14     | PCOMP           | D16    |
| TXO8P-          | C4      | V <sub>CC</sub> | P1      | 1   | D7              | P12     | RXI13-          | D15    |
| TXO8+           | A3      | GND             | R1      | 1   | D6              | R14     | RXI13+          | D14    |
| TXO8-           | C3      | RX3+            | P2      | 1   | D5              | S15     | TXO13P+         | C16    |
| TXO8P+          | D4      | RX3-            | N3      | 1   | D4              | P13     | TXO13-          | C15    |
| RXI8-           | B3      | CD3+            | P3      | 1   | D3              | P14     | TXO13+          | B16    |
| RXI8+           | B2      | CD3-            | R2      | 1   | D2              | R15     | TXO13P-         | B15    |
| V <sub>CC</sub> | A2      | TX3+            | N4      | 1   | D1              | S16     | V <sub>CC</sub> | D13    |
| GND             | D3      | ТХ3-            | R3      | 1   | D0              | R16     | GND             | C14    |

DataSheet4U.com

et4U.com

www.DataSheet4U.com

| 5 | v <sub>cc</sub><br>o   | TX2-<br>0                   | TX2+<br>O         | RX2-<br>O                   | v <sub>cc</sub>    | GND<br>O          | CD 1-<br>0      | GND<br>O                   | v <sub>cc</sub>    | RA4<br>O             | RA 2<br>0          | v <sub>cc</sub><br>o |                      | RD<br>O           | D5<br>O               | D1<br>O          |
|---|------------------------|-----------------------------|-------------------|-----------------------------|--------------------|-------------------|-----------------|----------------------------|--------------------|----------------------|--------------------|----------------------|----------------------|-------------------|-----------------------|------------------|
| ĺ | 98<br>GND              | 96<br>CD3-                  | 95<br>TX3-        | 91<br>CD2-                  | 90<br>RX2+         | 89<br>RX1+        | 86<br>CD1+      | 81                         | 80<br>GND          | 77<br>RA3            | 75<br>RA0          | 72<br>GND            | 69<br>WR             | 67<br>D6          | 64<br>D2              | 60<br>D0         |
| 2 | 0<br>105               | 0<br>101                    | 0<br>99           | 0<br>94                     | 6<br>92            | 0<br>87           | 0<br>85         | V <sub>CC</sub><br>0<br>82 | 0<br>79            | каз<br>О<br>76       | 0<br>73            | 0<br>71              | 0<br>68              | 0<br>65           | 02<br>61              | 0<br>59          |
|   | V <sub>CC</sub>        | RX3+                        | CD3+<br>0         | GND                         | CD2+               | RX 1 –            | TX 1 –          | TX 1+                      | CLKIN              | RA 1                 | MLOAD              | D7                   | D4<br>O              | D3<br>O           | GND                   | IRE<br>O         |
| l | 106                    | 104                         | 102               | 0<br>97                     | 0<br>93            | 0<br>88           | 0<br>84         | <b>0</b><br>83             | <b>0</b><br>78     | 0<br>74              | <b>0</b><br>70     | 0<br>66              | 63                   | 62                | <b>0</b><br>57        | 55               |
| ı | CD4+                   | RX4+                        | RX3-              | TX3+<br>O                   |                    |                   |                 |                            |                    |                      |                    |                      | v <sub>cc</sub>      |                   | IRD<br>O              |                  |
| l | 109<br>TX4-            | 108<br>CD <b>4-</b>         | 103<br>RX4-       | 100                         |                    |                   |                 |                            |                    |                      |                    |                      | 58                   | 56<br>GND         | 54<br>V <sub>CC</sub> | 53<br>BUFEN      |
| l | <b>0</b><br>112        | <b>0</b><br>110             | <b>O</b><br>107   |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      | <b>0</b><br>51    | <b>0</b><br>52        | 0<br>48          |
|   | v <sub>cc</sub>        | GND<br>O                    | TX4+<br>O         |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      | PKEN<br>O         | RXM<br>O              | RDY<br>O         |
|   | 114<br>CD5-            | 113<br>TX5-                 | 111<br>TX5+       |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      | 50<br>RTI         | 49<br>STR1            | 47<br>ELI        |
| : | 0<br>117               | <b>0</b><br>115             | 0<br>116          |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      | 0<br>45           | 0<br>44               | 0<br>46          |
| l | CD5+                   | RX5+                        | GND               |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      | STRO              | GND<br>O              | v <sub>cc</sub>  |
|   | <b>O</b><br>118        | <b>0</b><br>120             | <b>0</b><br>121   |                             |                    |                   |                 | R                          | IC                 |                      |                    |                      |                      | 0<br>41           | 42                    | <b>0</b><br>43   |
|   | RX5-<br>O<br>119       | V <sub>CC</sub><br>0<br>122 | RX6-<br>0<br>125  |                             |                    |                   |                 | DP8                        | 395(               | )                    |                    |                      |                      | ACKO<br>0<br>38   | ANYXND<br>O<br>39     | ACTND<br>0<br>40 |
|   | NC<br>O                | RX6+                        | TX6+              |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      | MRXC<br>O         | MEN                   | MRXD<br>O        |
| l | 123                    | 126                         | 129               |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      | 37                | 36                    | 35               |
|   | NC<br>O                | CD6-                        | TX7-<br>O         |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      | v <sub>cc</sub>   | GND<br>O              | MCRS<br>O        |
| l | 124<br>CD6+            | 128<br>TX6-                 | 133<br>TX7+       |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      | 33<br>ACTNS       | 32<br>ACKI            | 34<br>ANYXNS     |
|   | <b>0</b><br>127        | <b>0</b><br>130             | 0<br>134          |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      | <b>0</b><br>30    | <b>0</b><br>31        | 0<br>29          |
|   | GND<br>O               | CD7-<br>0                   | GND<br>O          | TX08P+<br><b>O</b>          |                    |                   | D               | ataSh                      | eet4               | J con                | n                  |                      | v <sub>cc</sub><br>o | RXI13+<br>O       | RXI13-<br>O           | 0                |
| l | 131<br>V <sub>CC</sub> | 135<br>RX7+                 | 139<br>TX08-      | 143<br>TX08P-               | TX09-              | TX09P+            | v <sub>cc</sub> |                            | TX010P-            |                      | GND                | v <sub>cc</sub>      | 21<br>TX012P+        | 26<br>GND         | 27<br>TX013-          | 28<br>TX013P     |
| : | 0<br>132               | <b>O</b><br>138             | O<br>144          | O<br>146                    | <b>O</b><br>151    | <b>O</b><br>152   | 0<br>156        | 0<br>2                     | 0<br>3             | 0<br>7               | <b>O</b><br>12     | 0<br>13              | <b>O</b><br>16       | <b>0</b><br>20    | 0<br>24               | <b>O</b><br>25   |
|   | CD7+<br>0              | RXI8+<br>O                  | RXI8-<br>0        | GND<br>O                    | TX09+<br>O         | RXI9+             | RXI10+<br>O     | RXI10-<br><b>O</b>         | GND<br>O           | v <sub>cc</sub><br>o | RXI11+<br>O        | RXI 1 1 -<br>O       | RXI12-<br><b>O</b>   | TX012-<br>O       | TX013P-<br><b>O</b>   | TX013+           |
|   | 136                    | 141                         | 142               | 147                         | 150                | 153               | 157             | 158                        | 4                  | 5                    | 10                 | 11                   | 15                   | 17                | 22                    | 23               |
|   | RX7-<br>O<br>137       | V <sub>CC</sub><br>O<br>140 | TX08+<br>O<br>145 | V <sub>CC</sub><br>O<br>148 | TX09P-<br>O<br>149 | RXI9-<br>O<br>154 | GND<br>0<br>155 | 1X010P+<br>O<br>159        | • 1x010-<br>O<br>1 | 1X011P-<br>0<br>6    | • TX011-<br>0<br>8 | 1X011P+<br>O<br>9    | • RXI12+<br>O<br>14  | 1X012+<br>O<br>18 | TX012P-<br>O<br>19    | •                |
| L | 1                      | 2                           | 3                 | 4                           | 5                  | 6                 | 7               | 8                          | 9                  | 0                    | 1                  | 2                    | 3                    | 4                 | 5                     | 6                |
|   |                        |                             |                   |                             |                    |                   |                 | Botton                     | 1 View             |                      |                    |                      |                      |                   |                       | TL/F/11          |
|   |                        |                             |                   |                             |                    |                   | 1-7 Al          | JI + 8–                    | 13 T.P.            | Ports                |                    |                      |                      |                   |                       |                  |
|   |                        |                             |                   |                             |                    |                   |                 | lumber<br>Ickage           |                    |                      | 9A                 |                      |                      |                   |                       |                  |
|   |                        |                             |                   |                             |                    |                   |                 | -                          |                    |                      |                    |                      |                      |                   |                       |                  |
|   |                        |                             |                   |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      |                   |                       |                  |
|   |                        |                             |                   |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      |                   |                       |                  |
|   |                        |                             |                   |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      |                   |                       |                  |
|   |                        |                             |                   |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      |                   |                       |                  |
|   |                        |                             |                   |                             |                    |                   |                 |                            |                    |                      |                    |                      |                      |                   |                       |                  |

| Pin Name        | Pin No. | Pin Name        | Pin No. | Pin Name        | Pin No. | Pin Name        | Pin No |
|-----------------|---------|-----------------|---------|-----------------|---------|-----------------|--------|
| TX12-           | A15     | RX7+            | C2      | V <sub>CC</sub> | S1      | V <sub>CC</sub> | N13    |
| TX12+           | A14     | RX7-            | A1      | GND             | P4      | GND             | P15    |
| CD12-           | B14     | CD7+            | B1      | TX2-            | S2      | IRC             | N14    |
| CD12+           | C13     | CD7-            | D2      | TX2+            | S3      | IRE             | P16    |
| RX12+           | B13     | TX7+            | E3      | CD2-            | R4      | IRD             | N15    |
| RX12-           | A13     | TX7-            | F3      | CD2+            | P5      | COLN            | N16    |
| V <sub>CC</sub> | C12     | V <sub>CC</sub> | C1      | RX2+            | R5      | V <sub>CC</sub> | M15    |
| GND             | C11     | GND             | D1      | RX2-            | S4      | GND             | M14    |
| RX11+           | B12     | TX6-            | E2      | V <sub>CC</sub> | S5      | PKEN            | L14    |
| RX11-           | B11     | TX6+            | G3      | GND             | S6      | RXM             | L15    |
| CD11+           | A12     | CD6-            | F2      | RX1-            | P6      | BUFEN           | M16    |
| CD11-           | A11     | CD6+            | E1      | RX1+            | R6      | RDY             | L16    |
| TX11+           | C10     | RX6+            | G2      | CD1-            | S7      | ELI             | K16    |
| TX11-           | A10     | RX6-            | H3      | CD1+            | R7      | RTI             | K10    |
| V <sub>CC</sub> | B10     | NC              | F1      | TX1-            | P7      | STR1            |        |
| GND             | B9      | NC              | G1      | TX1+            | P8      |                 | K15    |
| FX10-           | C9      | V <sub>CC</sub> | H2      | V <sub>CC</sub> | R8      | V <sub>CC</sub> | J16    |
| TX10+           | C8      | GND             | J3      | GND             | S8      | GND             | J15    |
| CD10-           | A9      | RX5+            | J2      | V <sub>CC</sub> | S9      | STR0            | J14    |
| CD10+           | A8      | RX5-            | H1      | GND             | R9      | ACTND           | H16    |
| RX10+           | B8      | CD5+            | J1      | CLKIN           | P9      | ANYXND          | H15    |
| RX10-           | B7      | CD5-            | K1      | RA4             | S10     | ACKO            | H14    |
| / <sub>cc</sub> | C7      | TX5+            | К3      | RA3             | R10     | MRXC            | G14    |
| GND             | A7      | TX5-            | K2      | DataSheet4      |         | MEN             | G15    |
| 7X9+            | A6      | V <sub>CC</sub> | L1      | RA1             | P10     | MRXD            | G16    |
| RX9-            | B6      | GND             | L2      | RA0             | R11     | MCRS            | F16    |
| CD9+            | C6      | TX4-            | M1      | V <sub>CC</sub> | S12     | V <sub>CC</sub> | F14    |
| CD9-            | C5      | TX4+            | L3      | GND             | R12     | GND             | F15    |
| TX9+            | B5      | CD4-            | M2      | MLOAD           | P11     | ACKI            | E15    |
| TX9-            | A5      | CD4+            | N1      | CDEC            | S13     | ACTNS           | E14    |
| Vcc             | A4      | RX4+            | N2      | WR              | R13     | ANYXNS          | E16    |
| GND             | B4      | RX4-            | М3      | RD              | S14     | PCOMP           | D16    |
| ГХ8—            | C4      | V <sub>CC</sub> | P1      | D7              | P12     | RX13+           | D15    |
| TX8+            | A3      | GND             | R1      | D6              | R14     | RX13-           | D14    |
| CD8-            | C3      | RX3+            | P2      | D5              | S15     | CD13+           | C16    |
| CD8+            | D4      | RX3-            | N3      | D4              | P13     | CD13-           | C15    |
| RX8+            | B3      | CD3+            | P3      | D3              | P14     | TX13+           | B16    |
| RX8-            | B2      | CD3-            | R2      | D2              | R15     | TX13-           | B15    |
| V <sub>CC</sub> | A2      | TX3+            | N4      | D1              | S16     | V <sub>CC</sub> | D13    |
| GND             | D3      | TX3-            | R3      | D0              | R16     | GND             | C14    |

DataSheet4U.com

et4U.com

www.DataSheet4U.com

| ; | v <sub>cc</sub><br>o   | TX2-<br>0              | TX2+<br>O        | RX2-<br>O              | v <sub>cc</sub><br>o | GND<br>O         | CD1-<br>0          | GND<br>O              | v <sub>cc</sub> | RA4<br>0                  | RA2<br>0       | v <sub>cc</sub><br>o |                       | RD               | D5<br>O                    | D1<br>O              |
|---|------------------------|------------------------|------------------|------------------------|----------------------|------------------|--------------------|-----------------------|-----------------|---------------------------|----------------|----------------------|-----------------------|------------------|----------------------------|----------------------|
|   | 98<br>GND              | 96<br>CD3-             | 95<br>TX3-       | 91<br>CD2-             | 90<br>RX2+           | 89<br>RX1+       | 86<br>CD1+         | 81<br>V <sub>CC</sub> | 80<br>GND       | 77<br>RA3                 | 75<br>RA0      | 72<br>GND            | 69<br>WR              | 67<br>D6         | 64<br>D2                   | 60<br>D0             |
|   | <b>0</b><br>105        | <b>0</b><br>101        | <b>O</b><br>99   | <b>0</b><br>94         | <b>0</b><br>92       | <b>0</b><br>87   | <b>0</b><br>85     | 0<br>82               | <b>0</b><br>79  | <b>0</b><br>76            | <b>0</b><br>73 | <b>0</b><br>71       | <b>0</b><br>68        | <b>0</b><br>65   | <b>O</b><br>61             | <b>0</b><br>59       |
|   | V <sub>CC</sub><br>0   | RX3+                   | CD3+             | GND<br>O               | CD2+                 | RX 1-            | TX 1-<br>O         | TX1+<br>O             |                 | RA 1<br>0                 | MLOAD<br>O     | D7<br>0              | D4<br>0               | D3<br>0          | GND<br>O                   | IRE<br>O             |
|   | 106<br>CD4+            | 104<br>RX4+            | 102<br>RX3-      | 97<br>TX3+             | 93                   | 88               | 84                 | 83                    | 78              | 74                        | 70             | 66                   | 63<br>V <sub>CC</sub> | 62<br>IRC        | 57<br>IRD                  | 55<br>COLN           |
|   | <b>O</b><br>109        | <b>O</b><br>108        | <b>O</b><br>103  | <b>0</b><br>100        |                      |                  |                    |                       |                 |                           |                |                      | <b>0</b><br>58        | <b>0</b><br>56   | 0<br>54                    | 0<br>53              |
|   | TX4-<br>O<br>112       | CD4-<br>O<br>110       | RX4-<br>O<br>107 |                        |                      |                  |                    |                       |                 |                           |                |                      |                       | GND<br>0<br>51   | V <sub>CC</sub><br>0<br>52 | BUFEN<br>O<br>48     |
|   | v <sub>cc</sub>        | GND<br>O               | TX4+<br>O        |                        |                      |                  |                    |                       |                 |                           |                |                      |                       | PKEN<br>O        | RXM<br>O                   | RDY<br>O             |
|   | 114<br>CD5-            | 113<br>TX5-            | 111<br>TX5+      |                        |                      |                  |                    |                       |                 |                           |                |                      |                       | 50<br>RTI        | 49<br>STR1                 | 47<br>ELI            |
|   | 0<br>117               | 0<br>115               | 0<br>116         |                        |                      |                  |                    |                       |                 |                           |                |                      |                       | <b>O</b><br>45   | 0<br>44                    | 0<br>46              |
|   | CD5+<br>0              | RX5+<br>0              | GND<br>O         |                        |                      |                  |                    | _                     |                 |                           |                |                      |                       | STR0<br>O        | GND<br>O                   | v <sub>cc</sub><br>o |
|   | 118<br>RX5-            | 120<br>V <sub>CC</sub> | 121<br>RX6-      |                        |                      |                  |                    |                       | IC<br>3950      |                           |                |                      |                       | 41<br>ACKO       | 42<br>ANYXND               | 43<br>ACTND          |
|   | <b>O</b><br>119        | <b>0</b><br>122        | <b>0</b><br>125  |                        |                      |                  |                    | DFO                   | 3930            |                           |                |                      |                       | <b>0</b><br>38   | <b>0</b><br>39             | <b>0</b><br>40       |
|   | NC<br>0<br>123         | RX6+<br>O<br>126       | TX6+<br>O<br>129 |                        |                      |                  |                    |                       |                 |                           |                |                      |                       | MRXC<br>0<br>37  | MEN<br>0<br>36             | MRXD<br>0<br>35      |
|   | NC<br>O                | CD6-                   | TX7-<br>0        |                        |                      |                  |                    |                       |                 |                           |                |                      |                       | v <sub>cc</sub>  | GND<br>O                   | MCRS<br>O            |
|   | 124<br>CD6+            | 128<br>TX6-            | 133<br>TX7+      |                        |                      |                  |                    |                       |                 |                           |                |                      |                       | 33<br>ACTNS      | 32<br>ACKI                 | 34<br>ANYXNS         |
|   | <b>0</b><br>127        | <b>0</b><br>130        | <b>O</b><br>134  |                        |                      |                  |                    |                       |                 |                           |                |                      |                       | <b>0</b><br>30   | <b>O</b><br>3 1            | <b>0</b><br>29       |
|   | GND<br>O               | CD7-<br>0              | GND<br>O         | CD8+                   |                      |                  | Da                 | ataSh                 | neet4l          | J.cor                     | n              |                      | v <sub>cc</sub><br>o  | RX 13-           | RX13+                      | PCOMP                |
|   | 131<br>V <sub>CC</sub> | 135<br>RX7+            | 139<br>CD8-      | 143<br>TX8-            | CD9-                 | CD9+             | v <sub>cc</sub>    | TX10+                 | TX10-           | TX11+                     | GND<br>O       | v <sub>cc</sub>      | 21<br>CD12+           | 26<br>GND        | 27<br>CD13-                | 28<br>CD13+          |
|   | 0<br>132<br>CD7+       | O<br>138<br>RX8-       | O<br>144<br>RX8+ | <b>O</b><br>146<br>GND | 0<br>151<br>TX9+     | 0<br>152<br>RX9- | 156<br>RX10-       | 0<br>2<br>RX10+       | O<br>3<br>GND   | 0<br>7<br>V               | 12<br>RX11-    | 13<br>RX11+          | 0<br>16<br>RX12+      | 0<br>20<br>CD12- | 0<br>24<br>TX13-           | 0<br>25<br>TX 13+    |
|   | 0<br>136               | 0<br>141               | 0<br>142         | 0<br>147               | 0<br>150             | 0<br>153         | 0<br>157           | 0<br>158              | 0<br>4          | v <sub>cc</sub><br>0<br>5 | 0<br>10        | 0<br>11              | 0<br>15               | 0<br>17          | 0<br>22                    | 0<br>23              |
|   | RX7-<br>O              | v <sub>cc</sub><br>o   | TX8+<br>O        | v <sub>cc</sub><br>o   | тхэ-<br>О            | RX9+<br>O        | GND<br>O           | CD10+<br>O            | CD10-<br>O      | TX11-<br>O                | CD11-<br>0     | CD11+<br>O           | RX12-<br>O            | TX12+<br>O       | TX12-<br>O                 |                      |
| L | 137                    | 140                    | 145<br>3         | 148                    | 1 <b>4</b> 9<br>5    | 154<br>6         | 155<br>7           | 159                   | 1               | 6                         | 8              | 9                    | 14                    | 18               | 19<br>5                    | 6                    |
|   |                        | 2                      | 5                | •                      | 5                    | Ū                |                    | Botton                |                 | Ū                         | '              | 2                    | 5                     | •                |                            | TL/F/11              |
|   |                        |                        |                  |                        |                      |                  |                    | All AUI               |                 |                           |                |                      |                       |                  |                            |                      |
|   |                        |                        |                  |                        |                      |                  | Order N<br>e NS Pa |                       |                 |                           |                |                      |                       |                  |                            |                      |
|   |                        |                        |                  |                        |                      |                  |                    |                       |                 |                           |                |                      |                       |                  |                            |                      |
|   |                        |                        |                  |                        |                      |                  |                    |                       |                 |                           |                |                      |                       |                  |                            |                      |
|   |                        |                        |                  |                        |                      |                  |                    |                       |                 |                           |                |                      |                       |                  |                            |                      |
|   |                        |                        |                  |                        |                      |                  |                    |                       |                 |                           |                |                      |                       |                  |                            |                      |
|   |                        |                        |                  |                        |                      |                  |                    |                       |                 |                           |                |                      |                       |                  |                            |                      |

17

| Pin<br>No. | Pin<br>Name                | Driver<br>Type         | 1/0           | Description                                        |
|------------|----------------------------|------------------------|---------------|----------------------------------------------------|
| NETWO      | ORK INTERFACE PINS (On-Chi | <b>p</b> Transceiver M | lode)         |                                                    |
|            | RXI2- to RXI13-            | TP                     | I             | Twisted Pair Receive Input Negative                |
|            | RXI2+ to RXI13+            | TP                     | I             | Twisted Pair <b>R</b> eceive Input Positive        |
|            | TXOP2- to TXOP13-          | TT                     | 0             | Twisted Pair Pre-emphasis Transmit Output Negative |
|            | TXO2- to TXO13-            | TT                     | 0             | Twisted Pair Transmit Output Negative              |
|            | TXO2+ to TXO13+            | TT                     | 0             | Twisted Pair Transmit Output Positive              |
|            | TXOP2+ to TXOP13+          | TT                     | 0             | Twisted Pair Pre-emphasis Transmit Output Positive |
|            | CD1 +                      | AL                     | I             | AUI Collision Detect Input Positive                |
|            | CD1-                       | AL                     | I             | AUI Collision Detect Input Negative                |
|            | RX1+                       | AL                     | I             | AUI Receive Input Positive                         |
|            | RX1-                       | AL                     | I             | AUI Receive Input Negative                         |
|            | TX1 +                      | AD                     | 0             | AUI <b>T</b> ransmit Output Positive               |
|            | TX1-                       | AD                     | 0             | AUI Transmit Output Negative                       |
| NETWO      | ORK INTERFACE PINS (Extern | al Transceiver N       | /lode AUI Sig | gnal Level Compatibility Selected)                 |
|            | TX2+ to TX13+              | AL                     | 0             | Transmit Output Positive                           |
|            | TX2- to TX13-              | AL                     | 0             | Transmit Output Negative                           |
|            | CD2+ to CD13+              | AL                     | I             | Collision Input Positive                           |
|            | CD2- to CD13-              | AL                     | I             | Collision Input Negative                           |
|            | RX2+ to RX13+              | AL                     | I             | Receive Input Positive                             |
|            | RX2- to RX13-              | AL                     | I             | Receive Input Negative                             |
|            | CD1 +                      | AL                     | I             | AUI Collision Detect Input Positive                |
|            | CD1-                       | AL                     | Data          | Shaul Collision Detect Input Negative              |
|            | RX1+                       | AL                     | I             | AUI Receive Input Positive                         |
|            | RX1-                       | AL                     | I             | AUI Receive Input Negative                         |
|            | TX1 +                      | AD                     | 0             | AUI <b>T</b> ransmit Output Positive               |
|            | TX1-                       | AD                     | 0             | AUI Transmit Output Negative                       |
|            |                            |                        |               |                                                    |

18

| Pin<br>No. | Pin<br>Name | Driver<br>Type | I/O  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|-------------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RO         | CESSOR BU   | S PINS         |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|            | RA0-RA4     | TT             | I    | <b>R</b> EGISTER <b>A</b> DDRESS INPUTS: These five pins are used to select a register to be read or written. The state of these inputs are ignored when the read, write and mode load input strobe are high. (Even under these conditions these inputs must not be allowed to float at an undefined logic state).                                                                                                                                                                            |
|            | STR0        | С              | 0    | DISPLAY UPDATE <b>STR</b> OBE 0<br><b>Maximum Display Mode:</b> This signal controls the latching of display data for network ports 1<br>to 7 into the off chip display latches.<br><b>Minimum Display Mode:</b> This signal controls the latching of display data for the RIC into the<br>off chip display latch.<br>During processor access cycles (read or write is asserted) this signal is inactive (high).                                                                              |
|            | STR1        | С              | 0    | DISPLAY UPDATE <b>STR</b> OBE 1<br><b>Maximum Display Mode:</b> This signal controls the latching of display data for network ports 8<br>to 13 into the off chip display latches.<br><b>Minimum Display Mode:</b> No operation<br>During processor access cycles (read or write is asserted) this signal is inactive (high).                                                                                                                                                                  |
|            | D0-D7       | TT             | B, Z | DATA BUS<br>Display Update Cycles: These pins become outputs providing display data and port address<br>information. Address information only available in Maximum Display mode.<br>Processor Access Cycles: Data input or output is performed via these pins. The read, write<br>and mode load inputs control the direction of the signals.<br>Note: The data pins remain in their display update function, i.e., asserted as outputs unless either the read or<br>write strobe is asserted. |
|            | BUFEN       | С              | 0    | <b>BUF</b> FER <b>EN</b> ABLE: This output controls the TRI-STATE® operation of the bus transceiver which provides the interface between the RIC's data pins and the processor's data bus. <b>Note:</b> The buffer enable output indicates the function of the data pins. When it is high they are performing display update cycles, when it is low a processor access or mode load cycle is occurring.                                                                                       |
|            | RDY         | С              | 0    | DATA <b>READY</b> STROBE: The falling edge of this signal during a read cycle indicates that data is stable and valid for sampling. In write cycles the falling edge of <b>RDY</b> denotes that the write data has been latched by the RIC. Therefore data must have been available and stable for this operation to be successful.                                                                                                                                                           |
|            | ELI         | С              | 0    | EVENT LOGGING INTERRUPT: A low level on the ELI output indicates the RIC's hub management logic requires CPU attention. The interrupt is cleared by accessing the Port Even Recording register or Event Counter that produced it. All interrupt sources may be masked.                                                                                                                                                                                                                        |
|            | RTI         | С              | 0    | <b>R</b> EAL <b>TIME INTERRUPT</b> : A low level on the $\overline{\text{RTI}}$ output indicates the RIC's real time (packet specific) interrupt logic requires CPU attention. The interrupt is cleared by reading the Real Time Interrupt Status register. All interrupt sources may be masked.                                                                                                                                                                                              |
|            | CDEC        | TT             | Ι    | <b>C</b> OUNTER <b>DEC</b> REMENT: A low level on the <u>CDEC</u> input strobe decrements all of the RIC's<br>Port Event Counters by one. This input is internally synchronized and if necessary the<br>operation of the signal is delayed if there is a simultaneous internally generated counting<br>operation.                                                                                                                                                                             |
|            | WR          | TT             | Ι    | <b>WR</b> ITE STROBE: Strobe from the CPU used to write an internal register defined by the RA0–RA4 inputs.                                                                                                                                                                                                                                                                                                                                                                                   |
|            | RD          | TT             | Ι    | <b>R</b> EA <b>D</b> STROBE: Strobe from the CPU used to read an internal register defined by the RA0–RA4 inputs.                                                                                                                                                                                                                                                                                                                                                                             |
|            | MLOAD       | тт             | I    | DEVICE RESET AND MODE LOAD: When this input is low all of the RIC's state machines, counters and network ports are reset and held inactive. On the rising edge of MLOAD the logic levels present on the D0–7 pins and RA0–RA4 inputs are latched into the RIC's configuration registers. The rising edge of MLOAD also signals the beginning of the display test operation.                                                                                                                   |

| 7  | ACKI  |    | 1    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----|-------|----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | ACKI  | тт |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Ā  |       | TT | I    | ACKNOWLEDGE INPUT: Input to the network ports' arbitration chain.                                                                                                                                                                                                                                                                                                                                                                                                            |
|    | ACKO  | TT | 0    | ACKNOWLEDGE OUTPUT: Output from the network ports' arbitration chain.                                                                                                                                                                                                                                                                                                                                                                                                        |
|    | IRD   | TT | B, Z | INTER- <b>R</b> IC <b>D</b> ATA: When asserted as an output this signal provides a serial data stream in NRZ format. The signal is asserted by a RIC when it is receiving data from one of its network segments. The default condition of this signal is to be an input. In this state it may be driven by other devices on the Inter-RIC bus.                                                                                                                               |
|    | IRE   | TT | B, Z | INTER-RIC ENABLE: When asserted as an output this signal provides an activity framing enable<br>for the serial data stream. The signal is asserted by a RIC when it is receiving data from one of<br>its network segments. The default condition of this signal is to be an input. In this state it may be<br>driven by other devices on the Inter-RIC bus.                                                                                                                  |
|    | IRC   | TT | B, Z | INTER- <b>R</b> IC <b>C</b> LOCK: When asserted as an output this signal provides a clock signal for the serial data stream. Data (IRD) is changed on the falling edge of the clock. The signal is asserted by a RIC when it is receiving data from one of its network segments. The default condition of this signal is to be an input. When an input IRD is sampled on the rising edge of the clock. In this state it may be driven by other devices on the Inter-RIC bus. |
| С  | COLN  | TT | B, Z | <b>COL</b> LISION ON PORT <b>N</b> : This denotes that a collision is occurring on the port receiving the data packet. The default condition of this signal is to be an input. In this state it may be driven by other devices on the Inter-RIC bus.                                                                                                                                                                                                                         |
| Ρ  | PKEN  | С  | 0    | PACKET ENABLE: This output acts as an active high enable for an external bus transceiver (if required) for the IRE, IRC IRD and COLN signals. When high the bus transceiver should be transmitting on to the bus, i.e., this RIC is driving the IRD, IRE, IRC and COLN bus lines. When low the bus transceiver should receive from the bus.                                                                                                                                  |
| С  | CLKIN | TT | I    | 40 MHz CLOCK INPUT: This input is used to generate the RIC's timing reference for the state machines, and phase lock loop decoder.                                                                                                                                                                                                                                                                                                                                           |
| A  | CTND  | OD | 0    | ACTIVITY ON PORT N DRIVE: This output is active when the RIC is receiving data or collision information from one of its network segments.                                                                                                                                                                                                                                                                                                                                    |
| A  | CTNS  | TT | I    | <b>ACT</b> IVITY ON PORT <b>N SENSE:</b> This input senses when this or another RIC in a multi-RIC system is receiving data or collision information.                                                                                                                                                                                                                                                                                                                        |
| AN | NYXND | OD | 0    | ACTIVITY ON ANY PORT EXCLUDING PORT N DRIVE: This output is active when a RIC is<br>experiencing a transmit collision or multiple ports have active collisions on their network<br>segments.                                                                                                                                                                                                                                                                                 |
| AN | NYXNS | ΤT | I    | ACTIVITY ON ANY PORT EXCLUDING PORT N SENSE: This input senses when this RIC or other RICs in a multi-RIC system are experiencing transmit collisions or multiple ports have active collisions on their network segments.                                                                                                                                                                                                                                                    |

|       | Pin<br>Iame     | Driver<br>Type | 1/0  | Description                                                                                                                                                                                                                                                                                                         |
|-------|-----------------|----------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ANAG  | EMENT           | BUS PIN        | IS   |                                                                                                                                                                                                                                                                                                                     |
| N     | IRXC            | TT             | 0, Z | MANAGEMENT <b>R</b> ECEIVE <b>C</b> LOCK: When asserted this signal provides a clock signal for the MRXD serial data stream. The MRXD signal is changed on the falling edge of this clock. The signal is asserted when a RIC is receiving data from one of its network segements. Otherwise the signal is inactive. |
| N     | ICRS            | TT             | B, Z | MANAGEMENT CARRIER SENSE: When asserted this signal provides an activity framing enable for the serial output data stream (MRXD). The signal is asserted when a RIC is receiving data from one of its network segments. Otherwise the signal is an input.                                                           |
| N     | IRXD            | TT             | 0, Z | MANAGEMENT RECEIVE DATA: When asserted this signal provides a serial data stream in NRZ format. The data stream is made up of the data packet and RIC status information. The signal is asserted when a RIC is receiving data from one of its network segments. Otherwise the signal is inactive.                   |
| Ν     | MEN             | С              | 0    | MANAGEMENT BUS OUTPUT <b>EN</b> ABLE: This output acts as an active high enable for an external bus transceiver (if required) for the MRXC, MCRS and MRXD signals. When high the bus transceiver should be transmitting on to the bus.                                                                              |
| PC    | COMP            | ΤT             | I    | PACKET <b>COMP</b> RESS: This input is used to activate the RIC's packet compress logic. A low level on this signal when MCRS is active will cause that packet to be compressed. If PCOMP is tied low all packets are compressed, if PCOMP is tied high packet compression is inhibited.                            |
| OWER  | AND G           | ROUND          | PINS |                                                                                                                                                                                                                                                                                                                     |
| ,     | V <sub>CC</sub> |                |      | Positive Supply                                                                                                                                                                                                                                                                                                     |
| (     | GND             |                |      | Negative Supply                                                                                                                                                                                                                                                                                                     |
| XTERN | IAL DE          | CODER F        | PINS |                                                                                                                                                                                                                                                                                                                     |
| F     | RXM             | TT             | 0    | RECEIVE DATA MANCHESTER FORMAT: This output makes the data, in Manchester format, received by port N available for test purposes. If not used for testing this pin should be left open.                                                                                                                             |
|       |                 |                |      | DataSheet4U.com                                                                                                                                                                                                                                                                                                     |



DataSheet4U.com

www.DataSheet4U.com

# 5.0 Functional Description

The I.E.E.E. repeater specification details a number of functions a repeater system must perform. These requirements allied with a need for the implementation to be multiport strongly favors the choice of a modular design style. In such a design, functionality is split between those tasks common to all data channels and those exclusive to each individual channel. The RIC follows this approach, certain functional blocks are replicated for each network attachment. (also known as a repeater port), and others are shared. The following section briefly describes the functional blocks in the RIC.

#### **5.1 OVERVIEW OF RIC FUNCTIONS**

#### Segment Specific Block: Network Port

As shown in the Block Diagram, the segment specific blocks consist of:

- 1. One or more physical layer interfaces.
- 2. A logic block required for performing repeater operations upon that particular segment. This is known as the "port" logic since it is the access "port" the segment has to the rest of the network

This function is repeated 13 times in the RIC (one for each port) and is shown on the right side of the Block Diagram, Figure 5.1.

The physical layer interfaces provided depends upon the port under examination. Port 1 has an AUI compliant interface for use with AUI compatible transceiver boxes and cable. Ports 2 to 13 may be configured for use with one of two interfaces: twisted pair or an external transceiver. The former utilizes the RIC's on-chip 10BASE-T transceivers, the latter allows connection to external transceivers. When using the external transceiver mode the interface is AUI compatible. Although AUI compatible transceivers are supported the interface is not designed for use with an interface cable, thus the transceivers are necessarily internal to the She When the start of frame delimiter "SFD" is detected the repeater equipment.

Inside the port logic there are 3 distinct functions:

- 1. The port state machine "PSM" is required to perform data and collision repetition as described by the repeater specification, for example, it determines whether this port should be receiving from or transmitting to its network segment.
- 2. The port partition logic implements the segment partitioning algorithm. This algorithm is defined by the IEEE specification and is used to protect the network from malfunctioning segements.
- 3. The port status register reflects the current status of the port. It may be accessed by a system processor to obtain this status or to perform certain port configuration operations, such as port disable.

#### **Shared Functional Blocks: Repeater Core Logic**

The shared functional blocks consist of the Repeater Main State Machine (MSM) and Timers, a 32 bit Elasticity Buffer, PLL Decoder, and Receive and Transmit Multiplexors. These blocks perform the majority of the operations needed to fulfill the requirements of the IEEE repeater specification. When a packet is received by a port it is sent via the Receive Multiplexor to the PLL Decoder. Notification of the

data and collision status is sent to the main state machine via the receive multiplexor and collision activity status signals. This enables the main state machine to determine the source of the data to be repeated and the type of data to be transmitted. The transmit data may be either the received packet's data field or a preamble/jam pattern consisting of a 1010 . . . bit pattern.

Associated with the main state machine are a series of timers. These ensure various IEEE specification times (referred to as the TW1 to TW6 times) are fulfilled.

A repeater unit is required to meet the same signal jitter performance as any receiving node attached to a network segment. Consequently, a phase locked loop Manchester decoder is required so that the packet may be decoded, and the jitter accumulated over the receiving segment recovered. The decode logic outputs data in NRZ format with an associated clock and enable. In this form the packet is in a convenient format for transfer to other devices, such as network controllers and other RICs, via the Inter-RIC bus (described later). The data may then be re-encoded into Manchester data and transmitted.

Reception and transmission via physical layer transceiver units causes a loss of bits in the preamble field of a data packet. The repeater specification requires this loss to be compensated for. To accomplish this an elasticity buffer is employed to temporarily store bits in the data field of the packet.

The sequence of operation is as follows:

Soon after the network segment receiving the data packet has been identified, the RIC begins to transmit the packet preamble pattern (1010 ... ) onto the other network segments. While the preamble is being transmitted the Elasticity Buffer monitors the decoded received clock and data signals (this is done via the Inter-RIC bus as described later). received data stream is written into the elasticity buffer. Removal of data from the buffer for retransmission is not allowed until a valid length preamble pattern has been transmitted.

#### Inter-RIC Bus Interface

23

Using the RIC in a repeater system allows the design to be constructed with many more network attachments than can be supported by a single chip. The split of functions already described allows data packets and collision status to be transferred between multiple RICs, and at the same time the multiple RICs still behave as a single logical repeater. Since all RICs in a repeater system are identical and capable of performing any of the repetition operations, the failure of one RIC will not cause the failure of the entire system. This is an important issue in large multiport repeaters.

RICs communicate via a specialized interface known as the Inter-RIC bus. This allows the data packet to be transferred from the receiving RIC to the other RICs in the system. These RICs then transmit the data stream to their segments. Just as important as data transfer is the notification of collisions occurring across the network. The Inter-RIC bus has a set of status lines capable of conveying collision information between RICs to ensure their main state machines operate in the appropriate manner.

DataShe

# 5.0 Functional Description (Continued) LED Interface and Hub Management Function

Repeater systems usually possess optical displays indicating network activity and the status of specific repeater operations. The RIC's display update block provides the system designer with a wide variety of indicators. The display updates are completely autonomous and merely require SSI logic devices to drive the display devices, usually made up of light emitting diodes, LEDs. The status display is very flexible allowing the user to choose those indicators appropriate for the specification of the equipment.

The RIC has been designed with special awareness for system designers implementing large repeaters possessing hub management capabilities. Hub management uses the unique position of repeaters in a network to gather statistics about the network segments they are attached to. The RIC provides hub management statistical data in 3 steps. Important events are gathered by the management block from logic blocks throughout the chip. These events may then be stored in on-chip latches or counted in on-chip counters according to user supplied latching and counting masks.

The fundamental task of a hub management system implementation is to associate the current packet and any management status information with the network segment, i.e., repeater port where the packet was received. The ideal system would place this combined data packet and status field in system memory for examination by hub management software. The ultimate function of the RIC's hub management support logic is to provide this function.

To accomplish this the RIC utilizes a dedicated hub management interface. This is similar to the Inter-RIC bus since it allows the data packet to be recovered from the receiving RIC. Unlike the Inter-RIC bus the intended recipient is not another RIC but National Semiconductor's DP83932 "SONICTM" Network controller. The use of a dedicated bus allows a management status field to be appended at the end of the data packet. This can be done without affecting the operation of the repeater system.

### **Processor Interface**

et4U.com

The RIC's processor interface allows connection to a system processor. Data transfer occurs via an octal bi-directional data bus. The RIC has a number of on-chip registers indicating the status of the hub management functions, chip configuration and port status. These may be accessed by providing the chosen address at the Register Address (RA4-RA0) input pins.

Display update cycles and processor accesses occur utilizing the same data bus. An on-chip arbiter in the processor/ display block schedules and controls the accesses and ensures the correct information is written into the display latches. During the display update cycles the RIC behaves as a master of its data bus. This is the default state of the data bus. Consequently, a TRI-STATE buffer must be placed between the RIC and the system processor's data bus. This ensures bus contention is avoided during simultaneous display update cycles and processor accesses of other devices on the system bus. When the processor accesses a RIC register, the RIC enables the data buffer and selects the operation, either input or output, of the data pins.

### **5.2 DESCRIPTION OF REPEATER OPERATIONS**

In order to implement a multi-chip repeater system which behaves as though it were a single logical repeater, special consideration must be paid to the data path used in packet repetition. For example, where in the path are specific operations such as Manchester decoding and elasticity buffering performed. Also the system's state machines which utilize available network activity signals, must be able to accommodate the various packet repetition and collision scenarios detailed in the repeater specification.

The RIC contains two types of inter-acting state machines. These are:

- 1. Port State Machines (PSMs). Every network attachment has its own PSM.
- 2. Main State Machine (MSM). This state machine controls the shared functional blocks as shown in the block diagram *Figure 5.1*.

# Repeater Port and Main State Machines

These two state machines are described in the following sections. Reference is made to expressions used in the IEEE Repeater specification. For the precise definition of these terms please refer to the specification. To avoid confusion with the RIC's implementation, where references are made to repeater states or terms as described in the IEEE specification, these items are written in *italics*. The IEEE state diagram is shown in *Figure 5-3*, the Inter-RIC bus state diagram is shown in *Figure 5-2*.



DataShe



# 5.0 Functional Description (Continued) Port State Machine (PSM)

There are two primary functions for the PSM as follows:

- 1. Control the transmission of repeated data and jam signals over the attached segment.
- 2. Decide whether a port will be the source of data or collision information which will be repeated over the network. This repeater port is known as PORT N. An arbitration process is required to enable the repeater to transition from the IDLE state to the SEND PREAMBLE PATTERN or RECEIVE COLLISION states, see Figure 5.3. This process is used to locate the port which will be PORT N for that particular packet. The data received from this port is directed to the PLL decoder and transmitted over the Inter-RIC bus. If the repeater enters the TRANSMIT COLLI-SION state a further arbitration operation is performed to determine which port is PORT M. PORT M is differentiated from the repeater's other ports if the repeater enters the ONE PORT LEFT state. In this state PORT  ${\it M}$  does not transmit to its segment; where as all other ports are still required to transmit to their segments.

# Main State Machine (MSM)

The MSM controls the operation of the shared functional blocks in each RIC as shown in the block diagram, *Figure 5.1*, and it performs the majority of the data and collision propagation operations as defined by the IEEE specification, these include:

| tion, these inclu                         | de:                                                                                                                                                                                      |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function                                  | Action                                                                                                                                                                                   |
| Preamble<br>Regeneration                  | Restore the length of the preamble pattern to the defined size.                                                                                                                          |
| Fragment<br>Extension                     | Extend received data or collision<br>fragments to meet the minimum<br>fragment length of 96 bits.                                                                                        |
| Elasticity<br>Buffer<br>Control           | A portion of the received packet may<br>require storage in an Elasticity Buffer to<br>accommodate preamble regeneration.                                                                 |
| Jam/<br>Preamble<br>Pattern<br>Generation | In cases of receive or transmit collisions<br>a RIC is required to transmit a jam<br>pattern (1010).<br><b>Note:</b> This pattern is the same as that used for<br>preamble regeneration. |
| Transmit<br>Collision<br>Enforcement      | Once the <i>TRANSMIT COLLISION</i> state<br>is entered a repeater is required to stay<br>in this state for at least 96 network bit<br>times.                                             |
| Data<br>Encoding<br>Control               | NRZ format data from the elasticity<br>buffer must be encoded into Manchester<br>format data prior to retransmission.                                                                    |
| <i>Tw1</i><br>Enforcement                 | Enforce the Transmit Recovery Time specification.                                                                                                                                        |
| <i>Tw2</i><br>Enforcement                 | Enforce Carrier Recovery Time<br>specification on all ports with active<br>collisions.                                                                                                   |

# Inter-RIC Bus Operation

#### Overview

The Inter-RIC Bus consists of eight signals. These signals implement a protocol which may be used to connect multiple RICs together. In this configuration, the logical function of a single repeater is maintained. The resulting multi-RIC system is compliant to the IEEE 802.3 repeater specification and may connect several hundred network segments. An example of a multi-RIC system is shown in *Figure 5.4*.

The Inter-RIC Bus connects multiple RICs to realize the following operations:

Port N Identification (which port the repeater receives data from)

*Port M* Identification (which port is the last one experiencing a collision)

Data Transfer

RECEIVE COLLISION identification

TRANSMIT COLLISION identification

DISABLE OUTPUT (jabber protection)

The following tables briefly describes the operation of each bus signal, the conditions required for a RIC to assert a signal and which RICs (in a multi-RIC system) would monitor a signal:

|                                                             | ACKI                                                                                                                                                                                                                                                                           |
|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function<br>aSheet4U.co                                     | Input signal to the PSM arbitration<br>chain. This chain is employed to<br>identify <i>PORT N</i> and <i>PORT M</i> .<br><b>Note:</b> A RIC which contains <i>PORT N</i> or<br><i>PORT M</i> may be identified by its ACKO<br>rignal being low when its ACKI input is<br>high. |
| Conditions<br>required for a<br>RIC to drive<br>this signal | Not applicable                                                                                                                                                                                                                                                                 |
| RIC Receiving<br>the signal                                 | This is dependent upon the method<br>used to cascade RICs, described in<br>a following section.                                                                                                                                                                                |
|                                                             | ACKO                                                                                                                                                                                                                                                                           |
| Function                                                    | Output signal from the PSM arbitration chain.                                                                                                                                                                                                                                  |
| Conditions<br>required for a<br>RIC to drive<br>this signal | This is dependent upon the method<br>used to cascade RICs, described in<br>a following section.                                                                                                                                                                                |
| RIC Receiving<br>the Signal                                 | Not applicable                                                                                                                                                                                                                                                                 |

DataShe

|                                                             | ACTN                                                                                                                                                                                               |
|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function                                                    | This signal denotes there is activity on <i>PORT N</i> or <i>PORT M</i> .                                                                                                                          |
| Conditions<br>required for a<br>RIC to drive<br>this signal | A RIC must contain <i>PORT N</i> or<br><i>PORT M</i> .<br><b>Note:</b> Although this signal normally has<br>only one source asserting the signal active<br>it is used in a wired-or configuration. |
| RIC Receiving the Signal                                    | The signal is monitored by all RICs in the repeater system.                                                                                                                                        |
|                                                             | ANYXN                                                                                                                                                                                              |
| Function                                                    | This signal denotes that a repeater port that is not <i>PORT N</i> or <i>PORT M</i> is experiencing a collision.                                                                                   |
| Conditions<br>required for a<br>RIC to drive<br>this signal | Any RIC which satisfies the above<br>condition.<br><b>Note:</b> This bus line is used in a wired-or<br>configuration.                                                                              |
| RIC Receiving the Signal                                    | The signal is monitored by all RICs in the repeater system.                                                                                                                                        |
|                                                             | COLN                                                                                                                                                                                               |
| Function                                                    | Denotes <i>PORT N</i> or <i>PORT M</i> is experiencing a collision.                                                                                                                                |
| Conditions<br>required for a<br>RIC to drive<br>this signal | A RIC must contain <i>PORT N</i> or <i>PORT M</i> . (Note 1)                                                                                                                                       |
| RIC Receiving<br>the Signal                                 | The Signal is monitored by all other RICs in the repeater system.                                                                                                                                  |

|                                                             | IRE                                                                               |
|-------------------------------------------------------------|-----------------------------------------------------------------------------------|
| Function                                                    | This signal acts as an activity<br>framing signal for the IRC and IRD<br>signals. |
| Conditions<br>required for a<br>RIC to drive<br>this signal | A RIC must contain <i>PORT N</i> .                                                |
| RIC Receiving<br>the Signal                                 | The Signal is monitored by all other RICs in the repeater system.                 |

Note 1: Refer to note on page 25 for the transmit collision case.

|                                                             | IRD                                                                                               |
|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| Function                                                    | Decoded serial data, in NRZ format, received from the network segment attached to <i>PORT N</i> . |
| Conditions<br>required for a<br>RIC to drive<br>this signal | A RIC must contain <i>PORT N</i> .                                                                |
| RIC Receiving<br>the Signal                                 | The signal is monitored by all other RICs in the repeater system.                                 |

|                                                             | IRC                                                               |
|-------------------------------------------------------------|-------------------------------------------------------------------|
| Function                                                    | Clock signal associated with IRD and IRE.                         |
| Conditions<br>required for a<br>RIC to drive<br>this signal | A RIC must contain <i>PORT N</i> .                                |
| RIC Receiving<br>the Signal                                 | The signal is monitored by all other RICs in the repeater system. |

## Methods of RIC Cascading

In order to build multi-RIC repeaters *PORT N* and *PORT M* identification must be performed across all the RICs in the system. Inside each RIC the PSMs are arranged in a logical arbitration chain where port 1 is the highest and port 13 the lowest. The top of the chain, the input to port 1 is accessible to the user via the RIC's  $\overline{ACKI}$  input pin. The output from the bottom of the chain becomes the  $\overline{ACKO}$  output pin. In a single RIC system *PORT N* is defined as the highest port in the arbitration chain with receive or collision activity. *Port N* identification is performed when the repeater is in the *IDLE* state. *PORT M* is defined as the highest port in the chain with a collision when the repeater leaves the  $\overline{TRANSMIT}$  *COLLISION* state. In order for the arbitration chain to function, all that needs to be done is to tie the  $\overline{ACKI}$  signal to a logic high state. In multi-RIC systems there are two methods to propagate the arbitration chain between RICs:

The first and most straight forward is to extend the arbitration chain by daisy chaining the  $\overline{ACKI}$   $\overline{ACKO}$  signals between RICs. In this approach one RIC is placed at the top of the chain (its  $\overline{ACKI}$  input is tied high), then the  $\overline{ACKO}$  signal from this RIC is sent to the  $\overline{ACKI}$  input of the next RIC and so on. This arrangement is simple to implement but it places some topological restrictions upon the repeater system. In particular, if the repeater is constructed using a backplane with removable printed circuit boards. (These boards contain the RICs and their associated components). If one of the boards is removed then the  $\overline{ACKI}$   $\overline{ACKO}$  chain will be broken and the repeater will not operate correctly.

DataShe

The second method of PORT N or M identification avoids this problem. This second technique relies on an external parallel arbiter which monitors all of the RIC's ACKO signals and responds to the RIC with the highest priority. In this scheme each RIC is assigned with a priority level. One method of doing this is to assign a priority number which reflects the position of a RIC board on the repeater backplane, i.e., its slot number. When a RIC experiences receive activity and the repeater system is in the IDLE state, the RIC board will assert ACKO. External arbitration logic drives the identification number onto an arbitration bus and the RIC containing PORT N will be identified. An identical procedure is used in the TRANSMIT COLLISION state to identify PORT M. This parallel means of arbitration is not subject to the problems caused by missing boards, i.e., empty slots in the backplane. The logic associated with asserting this arbitration vector in the various packet repetition scenarios could be implemented in programmable logic type devices. To perform PORT N or M arbitration both of the above methods employ the same signals:  $\overline{\text{ACKI}},\,\overline{\text{ACKO}}$  and ACTN. The Inter-RIC bus allows multi-RIC operations to be performed in exactly the same manner as if there is only a single RIC in the system. The simplest way to describe the operation of Inter-RIC bus is to see how it is used in a number of common packet repetition scenarios. Throughout this description the RICs are presumed to be operating in external transceiver mode. This is advantageous for the explanation since the receive, transmit and collision signals from each network segment are observable. In internal transceiver mode this is not the case, since the collision signal for the non-AUI ports is derived by the transceivers inside the RIC.

### **5.3 EXAMPLES OF PACKET REPETITION SCENARIOS**

### **Data Repetition**

et4U.com

The simplest packet operation performed over the Inter-RIC Bus is data repetition. In this operation a data packet is received at one port and transmitted to all other segments. The first task to be performed is *PORT N* identification. This is an arbitration process performed by the Port State Machines in the system. In situations where two or more ports simultaneously receive packets the Inter-RIC bus operates by choosing one of the active ports and forcing the others to transmit data. This is done to faithfully follow the IEEE specification's allowed exit paths from the *IDLE* state, i.e., to the *SEND PREAMBLE PATTERN* or *RECEIVE COLLISION* states.

The packet begins with a preamble pattern derived from the RIC's on chip jam/preamble generator. The data received at *PORT N* is directed through the receive multiplexor to the

PLL decoder. Once phase lock has been achieved, the decoded data, in NRZ format, with its associated clock and enable signals are asserted onto the IRD IRE and IRC Inter-RIC bus lines. This serial data stream is received from the bus by all RICs in the repeater and directed to their Elasticity Buffers. Logic circuits monitor the data stream and look for the Start of Frame Delimiter (SFD). When this has been detected data is loaded into the elasticity buffer for later transmission. This will occur when sufficient preamble has been transmitted and certain internal state machine operations have been fulfilled.

Figure 5.4 shows two RICs A and B, daisy chained together with RIC A positioned at the top of the chain. A packet is received at port B1 of RIC B and is then repeated by the other ports in the system. Figure 5.5 shows the functional timing diagram for this packet repetition represented by the signals shown in Figure 5.4. In this example only two ports in the system are shown, obviously the other ports also repeat the packet. It also indicates the operation of the RICs' state machines in so far as can be seen by observing the Inter-RIC bus. For reference, the repeater's state transitions are shown in terms of the states defined by the IEEE specification. The location, i.e., which port it is, of PORT N is also shown. The following section describes the repeater and Inter-RIC bus transitions shown in Figure 5.5.

The repeater is stimulated into activity by the data signal received by port B1. The RICs in the system are alerted to forthcoming repeater operation by the falling edges on the ACKI ACKO daisy chain and the ACTN bus signal. Following a defined start up delay the repeater moves to the *SEND PREAMBLE* state. The RIC system utilizes the start up delay to perform port arbitration. When packet transmission begins the RIC system enter the REPEAT state.

The expected, for normal packet repetition, sequence of repeater states, *SEND PREAMBLE*, *SEND SFD* and *SEND DATA* is followed but is not visible upon the Inter-RIC bus. They are merged together into a single REPEAT state. This is also true for the *WAIT* and *IDLE* states, they appear as a combined Inter-RIC bus IDLE state.

Once a repeat operation has begun, i.e., the repeater leaves the */DLE* state. It is required to transmit at least 96 bits of data or jam/preamble onto its network segments. If the duration of the received signal from *PORT N* is smaller than 96 bits, the repeater transitions to the *RECEIVE COLLISION* state (described later). This behavior is known as fragment extension.

After the packet data has been repeated, including the emptying of the RICs' elasticity buffers, the RIC performs the Tw1 transmit recovery operation. This is performed during the *WAIT* state shown in the repeater state diagram. DataShe





30



# 5.0 Functional Description (Continued) Receive Collisions

A receive collision is a collision which occurs on the network segment attached to *PORT N*, i.e., the collision is "received" in a similar manner as a data packet is received and then repeated to the other network segments. Not surprisingly receive collision propagation follows a similar sequence of operations as is found with data repetition:

An arbitration process is performed to find *PORT N* and a preamble/jam pattern is transmitted by the repeater's other ports. When *PORT N* detects a collision on its segment the COLN Inter-RIC bus signal is asserted. This forces all the RICs in the system to transmit a preamble/jam pattern to their segments. This is important since they may be already transmitting data from their elasticity buffers. The repeater moves to the *RECEIVE COLLISION* state when the RICs begin to transmit the jam pattern. The repeater remains in this state until both the following conditions have been fulfilled:

1. At least 96 bits have been transmitted onto the network, 2. The activity has ended.

Under close examination the repeater specification reveals that the actual end of activity has its own permutations of conditions:

- 1. Collision and receive data signals may end simultaneously,
- Receive data may appear to end before collision signals,
   Receive data may continue for some time after the end of the collision signal.

Network segments using coaxial media may experience spurious gaps in segment activity when the collision signal goes inactive. This arises from the inter-action between the receive and collision signal squelch circuits, implemented in coaxial transceivers, and the properties of the coaxial cable itself. The repeater specification avoids propagation of these activity gaps by extending collision activity by the *Tw2* wait time. Jam pattern transmission must be sustained throughout this period. After this, the repeater will move to the *WAIT* state unless there is a data signal being received by *PORT N*.

The functional timing diagram, *Figure 5.6*, shows the operation of a repeater system during a receive collision. The system configuration is the same as earlier described and is shown in *Figure 5.4*.

The RICs perform the same *PORT N* arbitration and data repetition operations as previously described. The system is notified of the receive collision on port B1 by the COLN bus signal going active. This is the signal which informs the main state machines to output the jam pattern rather than the data held in the elasticity <u>buffers</u>. Once a collision has occurred the IRC, IRD AND IRE bus signals may become undefined. When the collision has ended and the *Tw2* operation performed, the repeater moves to the *WAIT state*.

### Transmit Collisions

A transmit collision is a collision that is detected upon a segment to which the repeater system is transmitting. The port state machine monitoring the colliding segment asserts the ANYXN bus signal. The assertion of ANYXN causes *PORT M* arbitration to begin. The repeater moves to the

TRANSMIT COLLISION state when the port which has been PORT N starts to transmit a Manchester encoded 1 on to its network segment. Whilst in the TRANSMIT COLLI-SION state all ports of the repeater must transmit the 1010 ... jam pattern and PORT M arbitration is performed. Each RIC is obliged, by the IEEE specification, to ensure all of its ports transmit for at least 96 bits once the TRANSMIT COL-LISION state has been entered. This transmit activity is enforced by the ANYXN bus signal. Whilst ANYXN is active all RIC ports will transmit jam. To ensure this situation lasts for at least 96 bits, the MSMs inside the RICs assert the ANYXN signal throughout this period. After this period has elapsed, ANYXN will only be asserted if there are multiple ports with active collisions on their network segments.

There are two possible ways for a repeater to leave the TRANSMIT COLLISION state. The most straight forward is when network activity, i.e., collisions and their Tw2 extensions, end before the 96 bit enforced period expires. Under these conditions the repeater system may move directly to the WAIT state when 96 bits have been transmitted to all ports. If the MSM enforced period ends and there is still one port experiencing a collision the ONE PORT LEFT state is entered. This may be seen on the Inter-RIC bus when ANYXN is deasserted and PORT M stops transmitting to its network segment. In this circumstance the Inter-RIC bus transitions to the RECEIVE COLLISION state. The repeater will remain in this state whilst PORT M's collision, Tw2 collision extension and any receive signals are present. When these conditions are not true, packet repetition finishes and the repeater enters the WAIT state.

*Figure 5.7* shows a multi-RIC system operating under transmit collision conditions. There are many different scenarios which may occur during a transmit collision, this figure illustrates one of these. The diagram begins with packet reception by port A1. Port B1 experiences a collision, since it is

Date FORT N it asserts ANYXN. This alerts the main state machines in the system to switch from data to jam pattern transmission.

Port A1 is also monitoring the ANYXN bus line. Its assertion forces A1 to relinquish its *PORT N* status, start transmitting, stop asserting ACTN and release its hold on the PSM arbitration signals ( $\overline{ACKO}$  A and  $\overline{ACKI}$  B). The first bit it transmit will be a Manchester encoded "1" in the jam pattern. Since port B1 is the only port with a collision it attains *PORT M* status and stops asserting ANYXN. It does however assert ACTN, and exert its presence upon the PSM arbitration chain (forces $\overline{ACKO}$  B low). The MSMs ensure that ANYXN stays active and thus force all of the ports, including *PORT M*, to transmit to their segments.

After some time port A1 experiences a collision. This arises from the presence of the packet being received from port A1's segment and the jam signal the repeater is now transmitting onto this segment. Two packets on one segment results in a collision. *PORT M* now moves from B1 to A1. Port A1 fulfills the same criteria as B1, i.e., it has an active collision on its segment, but in addition it is higher in the arbitration chain. This priority yields no benefits for port A1 since the ANYXN signal is still active. There are now two sources driving ANYXN, the MSMs and the collision on port B1.

Eventually the collision on port B1 ends and the ANYXN extension by the MSMs expires. There is only one collision

DataShe





DataSheet4U.com



# 5.4 DESCRIPTION OF HARDWARE CONNECTION FOR INTER-RIC BUS

When considering the hardware interface the Inter-RIC bus

- may be viewed as consisting of three groups of signals:
- 1. Port Arbitration chain, namely: ACKI and ACKO.
- Simultaneous drive and sense signals, i.e., ACTN and ANYXN. (Potentially these signals may be driven by multiple devices).
- Drive or sense signals, i.e., IRE, IRD, IRC and COLN. (Only one device asserts these signals at any instance in time.)

The first set of signals are either used as point to point links or with external arbitration logic. In both cases the load on these signals will not be large so that the on-chip drivers are adequate. This may not be true for signal classes (2) and (3).

The Inter-RIC bus has been designed to connect RICs together directly or via external bus transceivers. The latter is advantageous in large repeaters. In the second application the backplane is often heavily loaded and is beyond the drive capability of the on-chip bus drivers. The need for simultaneous sense and drive capabilities on the ACTN and ANYXN signals and the desire to allow operation with external bus transceivers makes it necessary for these bus signals to each have a pair of pins on the RIC. One driving the bus the other sensing the bus signal. When external bus transceivers are used they must be open collector/open drain to allow wire-ORing of the signals. Additionally, the drive and sense enables of the bus transceiver should be tied in the active state.

When the RIC is used in a stand alone configuration, it is required to tie  $ACTN_D$  to  $ACTN_S$  and  $ANYXN_D$  to  $ANYXN_S$ . The uni-directional nature of information transfer on the IRE, IRD, IRC and COLN signals, means a RIC is either driving these signals or receiving them from the bus but not both at the same time. Thus a single bi-directional input/output pin is adequate for each of these signals. In an external bus transceiver is used with these signals the Packet Enable "PKEN" RIC output pin performs the function of a drive enable and sense disable.

*Figure 5.9* shows the RIC connected to the Inter-RIC bus via external bus transceivers, such as National's DS3893A bus transceivers.

Some bus transceivers are of the inverting type. To allow the Inter-RIC bus to utilize these transceivers the RIC may

be configured to invert the active states of the ACTN, ANYXN, COLN and IRE signals. Instead of being active low they are active high.

Thus they become active low once more when passed through an inverting bus driver. This is particularly important for the ACTN and ANYXN bus lines, since these signals must be used in a wired-or configuration. Incorrect signal polarity would make the bus unusable.

#### 5.5 PROCESSOR AND DISPLAY INTERFACE

The processor interface pins, which include the data bus, address bus and control signals, actually perform three operations which are multiplexed on these pins. These operations are:

- 1. The Mode Load Operation, which performs a power up initialization cycle upon the RIC.
- 2. Display Update Cycles, which are refresh operations for updating the display LEDs.
- 3. Processor Access Cycles, which allows  $\mu\text{P}\text{'s}$  to communicate with the RIC's registers.

These three operations are described below.

#### Mode Load Operation

The Mode Load Operation is a hardware initialization procedure performed at power on. It loads vital device configuration information into on-chip configuration registers. In addition to its configuration function the  $\overline{\text{MLOAD}}$  pin is the RIC's reset input. When  $\overline{\text{MLOAD}}$  is low all of the RIC's repeater timers, state machines, segment partition logic and hub management logic are reset.

The Mode Load Operation may be accomplished by attaching the appropriate set of pull up and pull down resistors to the data and register address pins to assert logic high or low signals onto these pins, and the providing a rising edge on Dathe MLOAD pin as is shown in *Figure 5.10*. The mapping of

chip functions to the configuration inputs is shown in Table 5.1. Such an arrangement may be performed using a simple resistor, capacitor, diode network. Performing the Mode Load Operation in this way enables the configuration of a RIC that is in a simple repeater system (one without a processor).

Alternatively in a complex repeater system, the Mode Load Operation may be performed using a processor write cycle. This would require the  $\overline{\text{MLOAD}}$  pin be connected to the CPU's write strobe via some decoding logic, and included in the processor's memory map.

DataShe

| Pin<br>Name | Programming<br>Function | Effect When<br>Bit is 0 | Effect When<br>Bit is 1 | Function                                                                                                                                                                                                                                                                                                                                                         |
|-------------|-------------------------|-------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0          | resv                    | Not Permitted           | Required                | To ensure correct device operation, this bit must be written with a logic one during the mode load operation.                                                                                                                                                                                                                                                    |
| D1          | tw2                     | 5 bits                  | 3 bits                  | This allows the user to select one of two values for the repeater specification tw2 time. The lower limit (3 bits) meets the IEEE specification. The upper limit (5 bits) is not specification compliant but may provide users with higher network throughput by avoiding spurious network activity gaps when using coaxial (10BASE2, 10BASE5) network segments. |
| D2          | CCLIM                   | 63                      | 31                      | The partition specification requires a port to be partitioned after a certain number of consecutive collisions. The RIC has two values available to allow users to customize the partitioning algorithm to their environment. Please refer to the Partition State Machine, in data sheet Section 7.3.                                                            |
| D3          | LPPART                  | Selected                | Not Selected            | The RIC may be configured to partition a port if the segment<br>transceiver does not loopback data to the port when the port is<br>transmitting to it, as described in the Partition State Machine.                                                                                                                                                              |
| D4          | OWCE                    | Selected                | Not Selected            | This configuration bit allows the on-chip partition algorithm to<br>include out of window collisions into the collisions it monitors, as<br>described in the Partition State Machine.                                                                                                                                                                            |
| D5          | TXONLY                  | Selected                | Not Selected            | This configuration bit allows the on-chip partition algorithm to<br>restrict segment reconnection, as described in the Partition State<br>Machine.                                                                                                                                                                                                               |
| D6          | DPART                   | Selected                | Not Selected            | The Partition state machines for all ports may be disabled by writing a logic zero to this bit during the mode load operation.                                                                                                                                                                                                                                   |
| D7          | MIN/MAX                 | Minimum<br>Mode         | Maximum<br>Mode ata     | The operation of the display update block is controlled by the<br>value of this configuration bit, as described in the Display Update<br>Cycles section.                                                                                                                                                                                                         |
|             |                         |                         |                         |                                                                                                                                                                                                                                                                                                                                                                  |

|        | Bit is 0               | Bit is 1                                          |                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                      | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|--------|------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| BYPAS1 |                        |                                                   | (numbers<br>10BASE-T<br>external tr                                                                      | 2 to 13) are<br>transceiver<br>ansceiver in                                                                                                                                                                                                                                                                                                                          | ts select which of the repeater ports<br>configured to use the on-chip internal<br>s or the external transceiver interface. The<br>terface operates using AUI compatible                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| BYPAS2 |                        |                                                   | BYPAS2                                                                                                   | BYPAS1                                                                                                                                                                                                                                                                                                                                                               | Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|        |                        |                                                   | 0                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                    | All ports (2 to 13) use the external<br>Transceiver Interface.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|        |                        |                                                   | 0                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                    | Ports 2 to 7 use the external<br>interface, 8 to 13 use the internal<br>10BASE-T transceivers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|        |                        |                                                   | 1                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                    | Ports 2 to 5 use the external<br>interface, 6 to 13 use the internal<br>10BASE-T transceivers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|        |                        |                                                   | 1                                                                                                        | 1                                                                                                                                                                                                                                                                                                                                                                    | All ports (2 to 13) use the internal 10BASE-T transceivers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| BINV   | Active High<br>Signals | Active Low<br>Signals                             | ACTN, AN                                                                                                 | IYXN, COLN                                                                                                                                                                                                                                                                                                                                                           | nes whether the Inter-RIC signals: IRE,<br>and Management bus signal MCRS are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| EXPLL  | External PLL           | Internal PLL                                      | If desired, the RIC may be used with an external decoder, this configuration bit performs the selection. |                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| resv   | Not Permitted          | Required                                          |                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                      | ice operation, this bit must be written with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|        |                        |                                                   |                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|        |                        |                                                   |                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
|        | BINV                   | BINV Active High<br>Signals<br>EXPLL External PLL | BINV       Active High         Signals       Active Low         EXPLL       External PLL                 | BYPAS2       BYPAS2       BYPAS2         0       0         1       0         BINV       Active High<br>Signals       Active Low<br>Signals       This select<br>ACTN, AN<br>active high<br>Signals         EXPLL       External PLL       Internal PLL       If desired,<br>configurat         resv       Not Permitted       Required       To ensure<br>a logic on | BYPAS2       BYPAS2       BYPAS2       BYPAS1         0       0       0         1       0       0         1       1       0         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       1       1         1       < |  |  |  |

38

## 5.6 DESCRIPTION OF HARDWARE CONNECTION FOR PROCESSOR AND DISPLAY INTERFACE

#### **Display Update Cycles**

The RIC possesses control logic and interface pins which may be used to provide status information concerning activity on the attached network segments and the current status of repeater functions. These status cycles are completely autonomous and require only simple support circuitry to produce the data in a form suitable for a light emitting diode "LED" display. The display may be used in one of two modes:

1. Minimum Mode: General Repeater Status LEDs

2. Maximum Mode: Individual Port Status LEDs

Minimum mode, intended for simple LED displays, makes available four status indicators. The first LED denotes whether the RIC has been forced to activate its jabber protect functions. The remaining 3 LEDs indicate if any of the RIC's network segments are: (1) experiencing a collision, (2) receiving data, (3) currently partitioned. When minimum display mode is selected the only external components required are a 74LS374 type latch, the LEDs and their current limiting resistors.

Maximum mode differs from minimum mode by providing display information specific to individual network segments. This information denotes the collision activity, packet reception and partition status of each segment. In the case of 10BASE-T segments the link integrity status and polarity of the received data are also made available. The wide variety of information available in maximum mode may be used in its entirety or in part. Thus allowing the system designer to choose the appropriate complexity of status display commensurate with the specification of the end equipment.

The signals provided and their timing relationships have been designed to interface directly with 74LS259 type addressable latches. The number of latches used being dependant upon the complexity of the display. Since the latches are octal, a pair of latches is needed to display each type of segment specific data (13 ports means 13 latch bits). The accompanying tables (5.1 and 5.2) show the function of the interface pins in minimum and maximum modes. *Figure 5.12* shows the location of each port's status information when maximum mode is selected. This may be compared with the connection diagram *Figure 5.11*.

Immediately following the Mode Load Operation (when the  $\overline{\text{MLOAD}}$  pin transitions to a high logic state), the display logic performs an LED test operation. This operation lasts one second and while it is in effect all of the utilized LEDs will blink on. Thus an installation engineer is able to test the operation of the display by forcing the RIC into a reset cycle (MLOAD forced low). The rising edge on the MLOAD pin starts the LED test cycle. During the LED test cycle the RIC does not perform packet repetition operations.

The status display possesses a capability to lengthen the time an LED is active. At the end of the repetition of a packet, the display is frozen showing the current activity. This freezing lasts for 30 milliseconds or until a subsequent packet is repeated. Thus at low levels of packet activity the display stretches activity information to make it discernable to the human eye. At high traffic rates the relative brightness of the LEDs indicates those segments with high or low activity.

It should be mentioned that when the Real Time Interrupt (RTI) occurs, the display update cycle will stop and after RTI is serviced, the display update cycle will resume activity.

DataShe

| Signal Pin Name | Function in MINIMUM MODE                                                                                                                       |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| D0              | No operation                                                                                                                                   |
| D1              | Provides status information indicating if there is a collision occurring on one of the segments attached to thi RIC.                           |
| D2              | Provides status information indicating if one of this RIC's ports is receiving a data or collision packet from a segment attached to this RIC. |
| D3              | Provides status information indicating that the RIC has experienced a jabber protect condition.                                                |
| D4              | Provides Status information indicating if one of the RIC's segments is partitioned.                                                            |
| D(7:5)          | No operation                                                                                                                                   |
| STR0            | This signal is the latch enable for the 374 type latch.                                                                                        |
| STR1            | This signal is held at a logic one.                                                                                                            |
|                 |                                                                                                                                                |

## TABLE 5.2. Status Display Pin Functions in Minimum Mode

39

| Table 5.3 Status Display Pin Functions in MAXIMUM MODE |                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Signal Pin<br>Name                                     | Function in Maximum Mode                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| D0                                                     | Provides status information concerning the Link Integrity status of 10BASE-T segments. This signal should be<br>connected to the data inputs of the chosen pair of 74LS259 latches.                                                                                                                    |  |  |  |  |  |
| D1                                                     | Provides status information indicating if there is a collision occurring on one of the segments attached to this RIC.<br>This signal should be connected to the data inputs of the chosen pair of 74LS259 latches.                                                                                     |  |  |  |  |  |
| D2                                                     | Provides status information indicating if one of this RIC's ports is receiving a data or a collision packet from its<br>segment. This signal should be connected to the data inputs of the chosen pair of 74LS259 latches.                                                                             |  |  |  |  |  |
| D3                                                     | Provides Status information indicating that the RIC has experienced a jabber protect condition. Additionally it denotes which of its ports are partitioned. This signal should be connected to the data inputs of the chosen pair of 74LS259 latches.                                                  |  |  |  |  |  |
| D4                                                     | Provides status information indicating if one of this RIC's ports is receiving data of inverse polarity. This status output is only valid if the port is configured to use its internal 10BASE-T transceiver. The signal should be connected to the data inputs of the chosen pair of 74LS259 latches. |  |  |  |  |  |
| D(7:5)                                                 | These signals provide the repeater port address corresponding to the data available on D(4:0).                                                                                                                                                                                                         |  |  |  |  |  |
| STR0                                                   | This signal is the latch enable for the lower byte latches, that is the 74LS259s which display information concerning ports 1 to 7.                                                                                                                                                                    |  |  |  |  |  |
| STR1                                                   | This signal is the latch enable for the upper byte latches, that is the 74LS259s which display information concerning ports 8 to 13.                                                                                                                                                                   |  |  |  |  |  |

#### 74LS259 Latch Inputs = $\overline{\text{STR0}}$

| 259 Output             | Q0   | Q1      | Q2    | Q3      | Q4                 | Q5    | Q6    | Q7    |
|------------------------|------|---------|-------|---------|--------------------|-------|-------|-------|
| 259 Addr S2-0          | 000  | 001     | 010   | 011     | 100                | 101   | 110   | 111   |
| <b>RIC Port Number</b> |      | 1 (AUI) | 2     | 3       | 4                  | 5     | 6     | 7     |
| RIC D0 259 # 1         |      |         | LINK  | Daiwshe | et4 <b>Link</b> om | LINK  | LINK  | LINK  |
| RIC D1 259 #2          | ACOL | COL     | COL   | COL     | COL                | COL   | COL   | COL   |
| RIC D2 259 #3          | AREC | REC     | REC   | REC     | REC                | REC   | REC   | REC   |
| RIC D3 259 #4          | JAB  | PART    | PART  | PART    | PART               | PART  | PART  | PART  |
| RIC D4 259 #5          |      |         | BDPOL | BDPOL   | BDPOL              | BDPOL | BDPOL | BDPOL |

|                        |       | 74LS259 | (or Equiv.) La | tch Inputs = | STR1  |       |     |     |
|------------------------|-------|---------|----------------|--------------|-------|-------|-----|-----|
| 259 Output             | Q0    | Q1      | Q2             | Q3           | Q4    | Q5    | Q6  | Q7  |
| 259 Addr S2-0          | 000   | 001     | 010            | 011          | 100   | 101   | 110 | 111 |
| <b>RIC Port Number</b> | 8     | 9       | 10             | 11           | 12    | 13    |     |     |
| RIC D0 259 #6          | LINK  | LINK    | LINK           | LINK         | LINK  | LINK  |     |     |
| RIC D1 259 #7          | COL   | COL     | COL            | COL          | COL   | COL   |     |     |
| RIC D2 259 #8          | REC   | REC     | REC            | REC          | REC   | REC   |     |     |
| RIC D3 259 #9          | PART  | PART    | PART           | PART         | PART  | PART  |     |     |
| RIC D4 259 # 10        | BDPOL | BDPOL   | BDPOL          | BDPOL        | BDPOL | BDPOL |     |     |

This shows the LED Output Functions for the LED Drivers when 74LS259s are used. The top table refers to the bank of 4 74LS259s latched with  $\overline{STR0}$ , and the lower table refers to the bank of 4 74LS259s latched with  $\overline{STR1}$ . For example the RIC's D0 data signal goes to 259 #1 and #5. These two 74LS259s then drive the LINK LEDs).

Note: ACOL = Any Port Collision, AREC = Any Port Reception, JAB = Any Port Jabbering, LINK = Port Link, COL = Port Collision, REC = Port Reception, PART = Port Partitioned, BDPOL = Bad (inverse) Polarity or received data.

FIGURE 5.12

et4U.com

DataShe





DataSheet4U.com



DataSheet4U.com

# 5.0 Functional Description (Continued)

## **Processor Access Cycles**

Access to the RIC's on-chip registers is made via its processor interface. This utilizes conventional non-multiplexed address (five bit) and data (eight bit) busses. The data bus is also used to provide data and address information to off chip display latches during display update cycles. While performing these cycles the RIC behaves as a master of its data bus. Consequently a TRI-STATE bi-directional bus transceiver, e.g., 74LS245 must be placed between the RIC and any processor bus.

The processor requests a register access by asserting the read "RD" or write "WR" input strobes. The RIC responds by finishing any current display update cycle and asserts the tri-state buffer enable signal "BUFFEN". If the processor cycle is a write cycle then the RIC's data buffers are disabled to prevent contention. In order to interface to the RIC in a processor controlled system it is likely a PAL device will be used to perform the following operations:

- 1. Locate the RIC in the processor's memory map (address decode),
- 2. Generate the RIC's read and write strobes,
- 3. Control the direction signal for the 74LS245.

An example of the processor and display interfaces is shown in Figure 5.13.

## 6.0 Hub Management Support

The RIC provides information regarding the status of its ports and the packets it is repeating. This data is available in three forms.

- 1. Counted Events-Network events accumulated into the RIC's 16-bit Event Counter Registers.
- 2. Recorded Events-Network events that set bits in the Event Record Registers.
- 3. Hub Management Status Packets—This is information sent over the Management Bus in a serial function to be decoded by an Ethernet Controller board.

The counted and recorded event information is available through the processor interface. This data is port specific and may be used to generate interrupts via the Event Logging Interrupt "ELI" pin. Since the information is specific to each port, each repeater port has its own event record register and event counter. The counters and event record registers have user definable masks which enable them to be configured to count and record a variety of events. The counters and record registers are designed to be used together so that detailed information, i.e., a count value can be held on-chip for a specific network condition, and more general information, i.e., certain types of events have occurred, may be retained in on-chip latches. Thus the user may configure the counters to increment upon a rapidly occurring event (most likely to be used to count collisions), and the record registers may log the occurrence of less frequent error conditions such as jabber protect packets.

#### **6.1 EVENT COUNTING FUNCTION**

The counters may increment upon the occurrence of one of the categories of event as described below.

Potential sources for Counter increment:

Jabber Protection (JAB): The port counter increments if the length of a received packet from its associated port, causes the repeater state machine to enter the jabber protect state.

Elasticity Buffer Error (ELBER): The port counter increments if a Elasticity Buffer underflow or overflow occurs during packet reception. The flag is held inactive if a collision occurs during packet reception or if a phase lock error, described below, has already occurred during the repetition of the packet.

Phase Lock Error (PLER): A phase lock error is caused if the phase lock loop decoder looses lock during packet reception. Phase lock onto the received data stream may or may not be recovered later in the packet and data errors may have occurred. This flag is held inactive if a collision occurs.

Non SFD Packet (NSFD): If a packet is received and the start of frame delimiter is not found, the port counter will increment. Counting is inhibited if the packet suffers a collision.

Out of Window Collision (OWC): The out of window collision flag for a port goes active when a collision is experienced outside of the network slot time.

Transmit Collision (TXCOL): The transmit collision flag for a port is enabled when a transmit collision is experienced by the repeater. Each port experiencing a collision under these conditions is said to have suffered a transmit collision.

Receive Collision (RXCOL): The receive collision flag for a port goes active when the port is the receive source of network activity and suffers a collision, provided no other network segments experience collision then the receive colli-

Partition (PART): The port counter increments when a port becomes partitioned.

Bad Link (BDLNK): The port counter increments when a port is configured for 10BASE-T operation has entered the link lost state

Short Event reception (SE): The port counter increments if the received packet is less than 74 bits long and no collision occurs during reception.

Packet Reception (REC): When a packet is received the port counter increments.

In order to utilize the counters the user must choose, from the above list, the desired statistic for counting. This counter mask information must be written to the appropriate, Event Count Mask Register. There are two of these registers, the Upper and Lower, Event Count Mask registers. For the exact bit patterns of these registers please see Section 8 of the data sheet.

For example if the counters are configured to count network collisions and the appropriate masks have been set, then whenever a collision occurs on a segment, this information is latched by the hub management support logic. At the end of repetition of the packet the collision status, respective to each port, is loaded into that port's counter. This operation is completely autonomous and requires no processor intervention.

DataShe

## 6.0 Hub Management Support (Continued)

Each counter is 16 bits long and may be directly read by the processor. Additionally each counter has a number of decodes to indicate the current value of the count. There are three decodes:

Low Count (a value of 00FF Hex and under), High Count (a value of C000 Hex and above), Full Count (a value of FFFF Hex).

The decodes from each counter are logically "ORed" together and may be used as interrupt sources for the  $\overline{ELI}$  interrupt pin. Additionally the status of these bits may be observed by reading the Page Select Register (PSR), (see Section 8 for register details). In order to enable any of these threshold interrupts, the appropriate interrupt mask bit must be written to the Management and Interrupt Configuration Register; see Section 8 for register details.

In addition to their event masking functions the Upper Event Counting Mask Register (UECMR) possesses two bits which control the operation of the counters. When written to a logic one, the reset on read bit "ROR" resets the counter after a processor read cycle is performed. If this operation is not selected then in order to zero the counters they must either be written with zeros by the processor or allowed to roll over to all zeros. The freeze when full bit "FWF" prevents counter roll over by inhibiting count up cycles (these happen when chosen events occur), thus freezing the particular counter at FFFF Hex.

The port event counters may also be controlled by the Counter Decrement ( $\overline{CDEC}$ ) pin. As its name suggests a logic low state on this pin will decrement all the counters by a single value. The pulses on  $\overline{CDEC}$  are internally synchronized and scheduled so as not to conflict with any "up counting" activity. If an up count and a down count occur simultaneously then the down count is delayed until the up count has completed. This combination of up and down counting capability enables the RIC's on-chip counters to provide a simple rolling average or be used as extensions of larger off chip counters.

Note: If the FWF option is enabled then the count down operation is disabled from those registers which have reached FFFF Hex and consequently have been frozen. Thus, if FWF is set and CDEC has been employed to provide a rate indication. A frozen counter indicates that a rate has been detected which has gone out of bounds, i.e., too fast increment or too slow increment. If the low count and high count decodes are employed as either interrupt sources or in a polling cycle, the direction of the rate excursion may be determined.

#### **Reading the Event Counters**

The RIC's external data bus is eight bits wide, since the event counters are 16 bits long two processor read cycles are required to yield the counter value. In order to ensure that the read value is correct and to allow simultaneous event counts with processor accesses, a temporary holding register is employed. A read cycle to either the lower or upper byte of a counter, causes both bytes to be latched into the holding register. Thus when the other byte of the counter is obtained the holding register is accessed and not the actual counter register. This ensures that the upper and lower bytes contain the value sampled at the same instance in time, i.e., when the first read cycle to that counter occurred.

There is no restriction concerning whether the upper or lower byte is read first. However to ensure the "same instance value" is obtained, the reads of the upper then lower byte (or vice versa) should be performed as consecutive reads of

44

the counter array. Other NON COUNTER registers may be read in between these read cycles and also write cycles may be performed. If another counter is read or the same byte of the original counter is read, then the holding register is updated from the counter array and the unread byte is lost.

If the reset on read option is employed then the counter is reset after the transfer to the holding register is performed. Processor read and write cycles are scheduled in such a manner that they do not conflict with count up or count down operations. That is to say, in the case of a processor read the count value is stable when it is loaded into the holding register. In the case of a processor write, the newly written value is stable so it maybe incremented or decrement by any subsequent count operation. During the period the MLOAD pin is low, (power on reset) all counters are reset to zero and all count masks are forced into the disable state. Section 8 of the data sheet details the address location of the port event counters.

#### 6.2 EVENT RECORD FUNCTION

As previously stated each repeater port has its own Event Recording Register. This is an 8-bit status register each bit is dedicated to logging the occurrence of a particular event (see Section 8 for detailed description). The logging of these events is controlled by the Event Recording Mask Register, for an event to be recorded the particular mask bit must be set, (see Section 8 description of this register). Similar to the scheme employed for the event counters, the recorded events are latched during the repetition of a packet and then automatically loaded into the recording registers at the end of transmission of a packet. When one of the unmasked events occurs, the particular port register bit is set. This status is visible to the user. All of the register bits for all of the ports are logically "ORed" together to produce Data Flag Found "FF" signal. This indicator may be found by reading the Page Select Register. Additionally an interrupt may be generated if the appropriate mask bit is enabled in

A processor read cycle to a Event Record Register resets any of the bits set in that register. Read operations are scheduled to guarantee non changing data during a read cycle. Any internal bit setting event which immediately follows a processor read will be successful. The events which may be recorded are described below:

the Management and Interrupt Configuration Register.

**Jabber Protection (JAB):** This flag goes active if the length of a received packet from the relevant port, causes the repeater state machine to enter the Jabber Protect state.

**Elasticity Buffer Error (ELBER):** This condition occurs if an Elasticity Buffer full or overflow occurs during packet reception. The flag is held inactive if a collision occurs during packet reception or if a phase lock error has already occurred during the repetition of the packet.

Phase Lock Error (PLER): A phase lock error is caused if the phase lock loop decoder loses lock during packet reception. Phase lock onto the received data stream may or may not be recovered later in the packet and data errors may have occurred. This flag is held inactive if a collision occurs.

**Non SFD Packet (NSFD):** If a packet is received and the start of frame delimiter is not found, the flag will go active. The flag is held inactive if a collision occurs in during packet repetition.

DataShe

## 6.0 Hub Management Support (Continued)

**Out of Window Collision (OWC):** The out of window collision flag for a port goes active when a collision is experienced outside of the network slot time.

Partition (PART): This flag goes active when a port becomes partitioned.

**Bad Link (BDLNK):** The flag goes active when a port is configured for 10BASE-T operation has entered the link lost state.

Short Event reception (SE): This flag goes active if the received packet is less than 74 bits long and no collision occurs during reception.

## 6.3 MANAGEMENT INTERFACE OPERATION

The HUB Management interface provides a mechanism to combine repeater status information with packet information to form a hub management status packet. The interface, a serial bus consisting of carrier sense, received clock and received data, is designed to connect one or multiple RIC's over a backplane bus to a DP83932 "SONIC" network controller. The SONIC and the RICs form a powerful entity for network statistics gathering.

The interface consists of four pins:

- MRXC Management Receive Clock—10 MHz NRZ Clock output.
- MCRS Management Carrier Sense—Input/Output indicating of valid data stream.
- MRXD Management Receive Data—NRZ Data output synchronous to MRXC.
- PCOMP Packet Compress—Input to truncate the packet's data field.

The first three signals mimic the interface between an Ethernet controller and a phase locked loop decoder (specifically the DP83932 SONIC and DP83910 SNI), these signals are driven by the RIC receiving the packet. MRXC and MRXD compose an NRZ serial data stream compatible with the DP83932. The PCOMP signal is driven by logic on the processor board. The actual data stream transferred over MRXD is derived from data transferred over the IRD Inter-RIC bus line. These two data streams differ in two important characteristics:

- At the end of packet repetition a hub management status field is appended to the data stream. This status field, consisting of 7 bytes is shown in *Figure 6.1* and 6.2. The information field is obtained from a number of packet status registers described below. In common with the 802.3 protocol the least significant bit of a byte is transmitted first.
- 2. While the data field of the repeated packet is being transferred over the management bus, received clock signals on the MRXC pin may be inhibited. This operation is under the control of the Packet Compress pin PCOMP. If PCOMP is asserted during repetition of the packet then MRXC signals are inhibited when the number of bytes (after SFD) transferred over the management bus equals the number indicated in the Packet Compress Decode Register. This register provides a means to delay the effect of the PCOMP signal, which may be generated early in the packet's repetition, until the desired moment. Packet et compression may be used to reduce the amount of

memory required to buffer packets when they are received and are waiting to be processed by hub management software. In this kind of application an address decoder, which forms part of the packet compress logic, would monitor the address fields as they are received over the management bus. If the destination address is not the address of the management node inside the hub, then packet compression could be employed. In this manner only the portion of the packet meaningful for hub management interrogation, i.e., the address fields, is transferred to the SONIC and is buffered in memory.

- If the repeated packet ends before PCOMP is asserted or before the required number of bytes have been transferred, then the hub management status field is directly appended to the received data at a byte boundary. If the repeated packet is significantly longer than the value in the Decode Register requires and PCOMP is asserted the status fields will be delayed until the end of packet repetition. During this delay period MRXC clocks are inhibited but the MCRS signal remains asserted.
- Note: If PCOMP is asserted late in the packet, i.e., after the number of bytes defined by the packet compression register, then packet compression will not occur.

The Management Interface may be fine tuned to meet the timing consideration of the SONIC and the access time of its associated packet memory. This refinement may be performed in two ways:

- 1. The default mode of operation of the Management interface is to only transfer packets over the bus which have a start of frame delimiter. Thus "packets" that are only preamble/jam and do not convey any source or destination address information are inhibited. This filtering may be disabled by writing a logic zero to the Management Interface Configuration or "MIFCON" bit in the Management and Interrupt Configuration Register. See Section 8 for the details.
- 2. The Management bus has been designed to accommodate situations of maximum network utilization, for example when collision generated fragments occur; (these collision fragments may violate the IEEE802.3 IFG specification). The IFG required by the SONIC is a function of the time taken to release space in the receive FIFO and to perform end of packet processing (write status information into memory). These functions are primarily memory operations and consequently depend upon the bus latency and the memory access time of the system. In order to allow the system designer some discretion in choosing the speed of this memory, the RIC may be configured to protect the SONIC from a potential FIFO overflow. This is performed by utilizing the Inter Frame Gap Threshold Select Register.

The value held in this register, plus one, defines, in network bit times, the minimum allowed gap between frames on the management bus. If the gap is smaller than this number then MCRS is asserted but MRXC clocks are inhibited. Consequently no data transfer is performed.

Thus the system designer may make the decision whether to gather statistics on all packets even if they occur with very small IFGs or to monitor a subset.

The status field, shown in *Figure 6.1*, contains information which may be conveniently analyzed by considering it as

45

DataShe

## 6.0 Hub Management Support (Continued)

providing information of six different types. They are held in seven Packet Status Registers ''PSRs'':

- The RIC and port address fields [PSR(0) and (1)] can uniquely identify the repeater port receiving the packet out of a potential maximum of 832 ports sharing the same management bus (64 RICs each with 13 ports). Thus all of the other status fields can be correctly attributed to the relevant port.
- 2. The status flags the RIC produces for the event counters or recording latches are supplied with each packet [PSR(2)]. Additionally the clean receive CLN status is supplied to allow the user to determine the reliability of the address fields in the packet. The CLN status bit [PSR(1)] is set if no collisions are experienced during the repetition of the address fields.
- 3. The RIC has an on-chip timer to indicate when, relative to the start of packet repetition, a collision, if any, occurred [PSR(3)]. There is also a timer which indicates how many bit times of IFG was seen on the network between repetition of this packet and the preceding one. This is provided by [PSR(6)].
- 4. If packet compression is employed, the receive byte count contained in the SONIC's packet descriptor will indicate the number of bytes transferred over the management bus rather than the number of bytes in the packet. For this reason the RIC which receives the packet,

counts the number of received bytes and transfers this over the management bus [PSR(4), (5)].

- 5. Appending a status field to a data packet will obviously result in a CRC error being flagged by the SONIC. For this reason the RIC monitors the repeated data stream to check for CRC and FAE errors. In the case of FAE errors the RIC provides additional dummy data bits, so that the status fields are always byte aligned.
- 6. As a final check upon the effectiveness of the management interface, the RIC transfers a bus specific status bit to the SONIC. This flag Packet Compress Done PCOMPD [PSR(0)], may be monitored by hub management software to check if the packet compression operation is enabled.

Figure 6.2 shows an example of a packet being transmitted over the management bus. The first section of the diagram (moving from left to right) shows a short preamble and SFD pattern. The second region contains the packet's address and the start of the data fields. During this time logic on the processor/SONIC card would determine if packet compression should be used on this packet. The PCOMP signal is asserted and packet transfer stops when the number of bytes transmitted equals the value defined in the decode register. Hence the MRXC signal is idle for the remainder of the packet's data and CRC fields. The final region shows the transfer of the RIC's seven bytes of packet status.

The following pages describe these Hub Management registers which constitute the management status field.

| Packet Status<br>Register PSR          | D7    | D6    | D5    | D4    | D3    | D2    | D1     | D0    |
|----------------------------------------|-------|-------|-------|-------|-------|-------|--------|-------|
| PSR(0)                                 | A5    | A4    | A3    | A2    | A1    | A0    | PCOMPD | TXCOL |
| PSR(1)                                 | CRCER | FAE   | COL   | CLN   | PA3   | PA2   | PA1    | PA0   |
| PSR(2)                                 | SE    | OWC   | NSFD  | PLER  | ELBER | JAB   | CBT9   | CBT8  |
| PSR(3)<br>Collision Bit<br>Timer       | CBT7  | CBT6  | CBT5  | CBT4  | СВТЗ  | CBT2  | CBT1   | CBT0  |
| PSR(4)<br>Lower Repeat<br>Byte Count   | RBY7  | RBY6  | RBY5  | RBY4  | RBY3  | RBY2  | RBY1   | RBY0  |
| PSR(5)<br>Upper Repeat<br>Byte Count   | RBY15 | RBY14 | RBY13 | RBY12 | RBY11 | RBY10 | RBY9   | RBY8  |
| PSR(6)<br>Inter Frame<br>Gap Bit Timer | IBT7  | IBT6  | IBT5  | IBT4  | IBT3  | IBT2  | IBT1   | IBT0  |

Note: These registers may only be reliably accessed via the management interface. Due to the nature of these registers they may not be accessed (read or write cycles) via the processor interface.

FIGURE 6.1. Hub Management Status Field

46

DataShe



| <b>D</b> 7      | Status Reg   |                | 54                    | Da              | Da           | 54                  | 50           |                                                                                                  |
|-----------------|--------------|----------------|-----------------------|-----------------|--------------|---------------------|--------------|--------------------------------------------------------------------------------------------------|
| <b>D7</b><br>A5 | D6<br>A4     | D5<br>A3       | D4<br>A2              | <b>D3</b><br>A1 | <b>D2</b>    | D1<br>PCOMPD        | D0<br>resv   | Г                                                                                                |
| 7.0             |              | 7.0            | 712                   | 7.1             | 710          |                     | 1034         |                                                                                                  |
| Bit             | Symbol       |                |                       |                 |              |                     | Descriptio   | on                                                                                               |
| 0               | resv         |                | ERVED F<br>nine the s |                 |              | E: This bit is curr | ently unde   | efined, management software should not                                                           |
| 1               | PCOMPD       |                |                       |                 |              | •                   | •            | is utilized, this bit informs the user that<br>ough to require compression.                      |
| (7:2)           | A(5:0)       |                |                       | • •             |              | -                   |              | and is supplied when writing to the RIC Address guish between RICs in a multi-RIC system.        |
| Packet          | t Status Reg | ister 1        |                       |                 |              |                     |              |                                                                                                  |
| D               | -            |                | 5                     | D4              | D3           | D2 D1               | D0           | _                                                                                                |
| CRC             | ER FAI       |                | DL C                  | CLN             | PA3          | PA2 PA1             | PA0          |                                                                                                  |
| Bit             | Symbol       |                |                       |                 |              | D                   | escriptio    | n                                                                                                |
| 0(3:0)          | PA(3:0)      | PORT           | ADDRE                 | SS: This        | s field defi | nes the port whic   |              |                                                                                                  |
| 4               | CLN          | within         | a windov              | v from th       | ne start of  |                     | end of the   | eption, and is deasserted if a collision occurs<br>a 13th byte after SFD detection. If no SFD is |
| 5               | COL          | COLL           | ISION: If             | a receiv        | ve or trans  | mit collision occ   | urs during   | packet repetition the collision bit is asserted.                                                 |
| 06              | FAE          | FRAM<br>packet |                       | IMENT           | ERROR: 1     | This bit is asserte | ed if a Fran | ne Alignment Error occurred in the repeated                                                      |
| 07              | CRCER        |                | atus flag             |                 |              | sted if the COL b   |              | n the repeated packet.<br>ed since the error may be simply due to the<br>U.com                   |
|                 |              |                |                       |                 |              |                     |              |                                                                                                  |
|                 |              |                |                       |                 |              |                     |              |                                                                                                  |
|                 |              |                |                       |                 |              |                     |              |                                                                                                  |
|                 |              |                |                       |                 |              |                     |              |                                                                                                  |
|                 |              |                |                       |                 |              |                     |              |                                                                                                  |
|                 |              |                |                       |                 |              |                     |              |                                                                                                  |
|                 |              |                |                       |                 |              |                     |              |                                                                                                  |
|                 |              |                |                       |                 |              |                     |              |                                                                                                  |

| Packet | Status Re | gister 2                     |                                 |                   |                  |               |              |                                                                                                                                                                 |
|--------|-----------|------------------------------|---------------------------------|-------------------|------------------|---------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D7     | D6        | D5                           | D4                              | D3                | D2               | D1            | D0           |                                                                                                                                                                 |
| SE     | OWC       | NSFD                         | PLER                            | ELBER             | JAB              | CBT9          | CBT8         |                                                                                                                                                                 |
| Bit    | Symbol    |                              |                                 |                   |                  | D             | escription   | I                                                                                                                                                               |
| D(1:0) | CT(9:8)   | COLLI                        | SION TIME                       | ER BITS 9 A       | <b>ND 8:</b> Th  | ese two bit   | s are the u  | upper bits of the collision bit timer.                                                                                                                          |
| D2     | JAB       |                              | <b>R EVENT</b> :<br>protect cor |                   | cates tha        | at the receiv | ve packet    | was so long the repeater was forced to go into a                                                                                                                |
| D3     | ELBER     | ELAST                        | ICITY BUI                       | FFER ERRO         | R: During        | g the packe   | et an Elasti | city Buffer under/overflow occurred.                                                                                                                            |
| D4     | PLER      |                              |                                 | OOP ERROF         |                  | cket suffere  | ed sufficier | nt jitter/noise corruption to cause the phase                                                                                                                   |
| D5     | NSFD      | Byte C<br>post Sf<br>Note: T | ounter cou<br>=D bytes.         | of this bit is no | h of the e       | entire pack   | et. When t   | ame Delimiter. When this bit is set the Repeat<br>his bit is not set the byte counter only counts<br>collision during packet repetition (see description of the |
| D6     | owc       | OUT O                        |                                 |                   | <b>)N:</b> The p | acket suffe   | ered an ou   | t of window collision.                                                                                                                                          |
|        | SE        | 1                            |                                 |                   |                  |               |              | criteria to be classed as a short event.                                                                                                                        |

The other registers comprise the remainder of the collision timer register [PSR(3)], the Repeat Byte Count registers [PSR(4), (5)], and the Inter Frame Gap Counter "IFG" register [PSR(6)].

#### **Collision Bit Timer**

The Collision Timer counts in bit times the time between the start of repetition of the packet and the detection of the packet's first collision. The Collision counter increments as the packet is repeated and freezes when a collision occurs. The value in the counter is only valid when the collision bit She drain output pin is adequate for each of these signals. The "COL" in [PSR(1)] is set.

#### **Repeat Byte Counter**

The Repeat Byte Counter is a 16 bit counter which can perform two functions. In cases where the transmitted packet possesses an SFD, the byte counter counts the number of received bytes after the SFD field. Alternatively if no SFD is repeated the counter reflects the length of the packet, counted in bytes, starting at the beginning of the preamble field. When performing the latter function the counter is shortened to 7 bits. Thus the maximum count value is 127 bytes. The mode of counting is indicated by the "NSFD" bit in [PSR(2)]. In order to check if the received packet was genuinely a Non-SFD packet, the status of the COL bit should be checked. During collisions SFD fields may be lost or created, Management software should be robust to this kind of behaviour.

#### Inter Frame Gap (IFG) Bit Timer

The IFG counter counts in bit times the period in between repeater transmissions. The IFG counter increments whenever the RIC is not transmitting a packet. If the IFG is long, i.e., greater than 255 bits the counter sticks at this value. Thus an apparent count value of 255 should be interpreted as 255 or more bit times.

#### 6.4 DESCRIPTION OF HARDWARE CONNECTION FOR MANAGEMENT INTERFACE

The RIC has been designed so it may be connected to the Management bus directly or via external bus transceivers. The latter is advantageous in large repeaters. In this application the system backplane is often heavily loaded beyond the drive capabilities of the on-chip bus drivers.

The uni-directional nature of information transfer on the MCRS, MRXD and MRXC signals, means a single open Management Enable (MEN) RIC output pin performs the function of a drive enable for an external bus transceiver if one is required.

In common with the Inter-RIC bus signals ACTN, ANYXN, COLN and IRE the MCRS active level asserted by the MCRS output is determined by the state of the BINV Mode Load configuration bit.

## 7.0 Port Block Functions

The RIC has 13 port logic blocks (one for each network connection). In addition to the packet repetition operations already described, the port block performs two other functions:

- 1. The physical connection to the network segment (transceiver function).
- 2. It provides a means to protect the network from malfunctioning segments (segment partition).

Each port has its own status register. This register allows the user to determine the current status of the port and configure a number of port specific functions.

DataShe

49

## 7.0 Port Block Functions (Continued) 7.1 TRANSCEIVER FUNCTIONS

The RIC may connect to network segments in three ways:

- 1. Over AUI cable to transceiver boxes,
- 2. Directly to board mounted transceivers,
- 3. To twisted pair cable via a simple interface.

The first method is only supported by RIC port 1 (the AUI port). Options (2) and (3) are available on ports 2 to 13. The selection of the desired option is made at device initialization during the Mode Load operation. The Transceiver Bypass XBYPAS configuration bits are used to determine whether the ports will utilize the on-chip 10BASE-T transceiver or bypass these in favour of external transceivers. Four possible combinations of port utilization are supported:

All ports (2 to 13) use the external Transceiver Interface.

Ports 2 to 5 use the external interface, 6 to 13 use the internal 10BASE-T transceivers.

Ports 2 to 7 use the external interface, 8 to 13 use the internal 10BASE-T transceivers.

All ports (2 to 13) use the internal 10BASE-T transceivers.

## **10BASE-T Transceiver Operation**

The RIC contains virtually all the digital and analog circuits required for connection to 10BASE-T network segments. The only additional active component is an external driver packet. The connection for a RIC port to a 10BASE-T segment is shown in *Figure 7.1*. The diagram shows the components required to connect one of the RIC's ports to a 10BASE-T segment. The major components are the driver package, a member of the 74ACT family, and an integrated filter/choke network.

The operation of the 10BASE-T transceiver's logical functions may be modified by software control. The default mode of operation is for the transceivers to transmit and expect reception of link pulses. This may be modified if a logic one is written to the GDLNK bit of a port's status register. The port's transceiver will operate normally but will not transmit link pulses nor monitor their reception. Thus the entry to a link fail state and the associated modification of transceiver operation will not occur.

The on-chip 10BASE-T transceivers automatically detect and correct the polarity of the received data stream. This polarity detection scheme relies upon the polarity of the received link pulses and the end of the packet waveform. Polarity detection and correction may be disabled under software control as follows:

- 1) Write the value 07H to the Page Select Register (address 10H).
- 2) Write the value 02H to the address 11H. (Note that address 11H will read back 00H after writing 02H to it).

This is the only exception for accessing any of the reserved pages 4 to 7.

## **External Transceiver Operation**

RIC ports 2 to 13 may be connected to media other than twisted-pair by opting to bypass the on-chip transceivers. When using external transceivers the user must have the external transceivers perform collision detection and the other functions associated with an IEEE 802.2 Media Access Unit. *Figure 7.2* shows the connection between a repeater port and a coaxial transceiver using the AUI type interface.

50

Each of the RIC's ports has a dedicated state machine to perform the functions defined by the IEEE partition algorithm as shown in *Figure 7.3*. To allow users to customize this algorithm for different applications a number of user selected options are available during device configuration at power up (the Mode Load Cycle).

Five different options are provided:

- Operation of the 13 partition state machines may be disabled via the disable partition DPART configuration bit (Pin D6).
- 2. The value of consecutive counts required to partition a segment (the CCLimit specification) may be set at either 31 or 63 consecutive collisions.
- 3. The use of the TW5 specification in the partition algorithm differentiates between collisions which occur early in a packet (before TW5 has elapsed) and those which occur late in the packet (after TW5 has elapsed). These late or "out of window" collisions can be regarded in the same manner as early collisions if the Out of Window Collision Enable OWCE option is selected. This configuration bit is applied to the D4 pin during the Mode Load operation. The use of OWCE delays until the end of the packet the operation of the state diagram branch marked (1) and enables the branch marked (2) in *Figure 7.3*.
- 4. The operation of the ports' state machines when reconnecting a segment may also be modified by the user. The Transmit Only TXONLY configuration bit allows the user to prevent segment reconnection unless the reconnecting packet is being sourced by the repeater. In this case the repeater is transmitting on to the segment, rather than the segment transmitting when the repeater is idle. The normal mode of reconnection does not differentiate between such packets. The TXONLY configuration bit is
- Data input of Pin D5 during the Mode Load cycle. If this option is selected the operation of the state machine branch marked (3) in *Figure 7.3* is affected.
  - 5. The RIC may be configured to use an additional criterion for segment partition. This is referred to as loop back partition. If this operation is selected the partition state machine monitors the receive and collision inputs from a network segment to discover if they are active when the port is transmitting. Thus determining if the network transceiver is looping back the data pattern from the cable. A port may be partitioned if no data or collision signals are seen by the partition logic in the following window: 61 to 96 network bit times after the start of transmission see data sheet Section 8 for details. A segment partitioned by this operation may be reconnected in the normal manner.

In addition to the autonomous operation of the partition state machines, the user may reset these state machines. This may be done individually to each port by writing a logic one to the  $\overline{PART}$  bit in its status register. The port's partition state machine and associated counters are reset and the port is reconnected to the network. The reason why a port become partitioned may be discovered by the user by reading the port's status register.

DataShe



Each RIC port has its own status register. In addition to providing status concerning the port and its network segment the register allows the following operations to be performed upon the port:

- 1. Port disable
- 2. Link Disable
- 3. Partition reconnection
- 4. Selection between normal and reduced squelch levels

Note that the link disable and port disable functions are mutually exclusive functions, i.e., disabling link does not affect receiving and transmitting from/to that port and disabling a port does not disable link.

When a port is disabled packet transmission and reception between the port's segment and the rest of the network is prevented.



DataShe



DataSheet4U.com



|          | <ul> <li>8.0 RIC Registers Map</li> <li>The RIC's registers may be accessed by applying the required address to the five Register Address (RA(4:0)) input pins. Pin RA4 makes the selection between the upper and lower halves of the register array. The lower half of the register map consists of 16 registers: <ul> <li>1 RIC Real Time Status and Configuration register,</li> <li>1 RIC Configuration Register</li> </ul> </li> <li>1 RiC Configuration Register</li> <li>1 Real Time Interrupt Status Register.</li> </ul> | These registers may be directly accessed at any time via<br>the RA(4:0) pins, (RA4 = 0). The upper half of the register<br>map, (RA4 = 1), is organized as 4 pages of registers:<br>Event Count Configuration page (0),<br>Event Record page (1),<br>Lower Event Count page (2)<br>Upper Event Count page (3)<br>Register access within these pages is also performed using<br>the RA(4:0) pins, (RA4 = 1). Page switching is performed<br>by writing to the Page Selection bits (PSEL2, 1, 0). These<br>bits are found in the Page Select Register, located at ad-<br>dress 10 hex on each page of the upper half of the register<br>array. AT power on these bits default to 0 Hex, i.e., page<br>zero. |         |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| et4U.com |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DataSheet4U.com                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | DataShe |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |

|         |                                                | Register Memory Ma                    | ар                  |                   |  |  |  |  |
|---------|------------------------------------------------|---------------------------------------|---------------------|-------------------|--|--|--|--|
| Address |                                                | Nan                                   | ne                  | 1                 |  |  |  |  |
|         | Page (0)                                       | Page (1)                              | Page (2)            | Page (3)          |  |  |  |  |
| 00H     |                                                | RIC Status and Cont                   | figuration Register |                   |  |  |  |  |
| 01H     |                                                | Port 1 Statu                          | s Register          |                   |  |  |  |  |
| 02H     |                                                | Port 2 Statu                          | s Register          |                   |  |  |  |  |
| 03H     |                                                | Port 3 Statu                          | s Register          |                   |  |  |  |  |
| 04H     |                                                | Port 4 Statu                          | s Register          |                   |  |  |  |  |
| 05H     |                                                | Port 5 Statu                          | s Register          |                   |  |  |  |  |
| 06H     |                                                | Port 6 Statu                          | s Register          |                   |  |  |  |  |
| 07H     |                                                | Port 7 Statu                          | s Register          |                   |  |  |  |  |
| 08H     |                                                | Port 8 Status Register                |                     |                   |  |  |  |  |
| 09H     | Port 9 Status Register                         |                                       |                     |                   |  |  |  |  |
| 0AH     |                                                | Port 10 Status Register               |                     |                   |  |  |  |  |
| 0BH     |                                                | Port 11 Statu                         | us Register         |                   |  |  |  |  |
| 0CH     |                                                | Port 12 Status Register               |                     |                   |  |  |  |  |
| 0DH     |                                                | Port 13 Status Register               |                     |                   |  |  |  |  |
| 0EH     | RIC Configuration Register                     |                                       |                     |                   |  |  |  |  |
| 0FH     |                                                | Real Time Inter                       | rrupt Register      |                   |  |  |  |  |
| 10H     |                                                | Page Selec                            | t Register          |                   |  |  |  |  |
| 11H     | Device Type Register                           | Port 1 Event Record<br>Register (ERR) |                     |                   |  |  |  |  |
| 12H     | Lower Event Count<br>Mask Register (ECMR)      | Port 2 ERR<br>DataSheet4U             | Port 1 Lower Event  | Port 8 Lower ECR  |  |  |  |  |
| 13H     | Upper ECMR                                     | Port 3 ERR                            | Port 1 Upper ECR    | Port 8 Upper ECR  |  |  |  |  |
| 14H     | Event Record Mask<br>Register                  | Port 4 ERR                            | Port 2 Lower ECR    | Port 9 Lower ECR  |  |  |  |  |
| 15H     | resv                                           | Port 5 ERR                            | Port 2 Upper ECR    | Port 9 Upper ECR  |  |  |  |  |
| 16H     | Management/Interrupt<br>Configuration Register | Port 6 ERR                            | Port 3 Lower ECR    | Port 10 Lower ECR |  |  |  |  |
| 17H     | RIC Address Register                           | Port 7 ERR                            | Port 3 Upper ECR    | Port 10 Upper ECR |  |  |  |  |
| 18H     | Packet Compress<br>Decode Register             | Port 8 ERR                            | Port 4 Lower ECR    | Port 11 Lower ECR |  |  |  |  |
| 19H     | resv                                           | Port 9 ERR                            | Port 4 Upper ECR    | Port 11 Upper ECR |  |  |  |  |
| 1AH     | resv                                           | Port 10 ERR                           | Port 5 Lower ECR    | Port 12 Lower ECR |  |  |  |  |
| 1BH     | resv                                           | Port 11 ERR                           | Port 5 Upper ECR    | Port 12 Upper ECR |  |  |  |  |
| 1CH     | resv                                           | Port 12 ERR                           | Port 6 Lower ECR    | Port 13 Lower ECR |  |  |  |  |
| 1DH     | resv                                           | Port 13 ERR                           | Port 6 Upper ECR    | Port 13 Upper ECR |  |  |  |  |
| 1EH     | resv                                           |                                       | Port 7 Lower ECR    |                   |  |  |  |  |
| 1FH     | IFG Threshold                                  |                                       | Port 7 Upper ECR    |                   |  |  |  |  |

DataSheet4U.com

et4U.com

www.DataSheet4U.com

| Address          | D7     | D6          | D5             | Bit Map Addre | D3             | D2            | D1     | D0     |
|------------------|--------|-------------|----------------|---------------|----------------|---------------|--------|--------|
| (Hex)            |        |             |                |               |                |               |        |        |
| 00               | BINV   | BYPAS2      | BYPAS1         | APART         | JAB            | AREC          | ACOL   | resv   |
| 01 to<br>0D      | DISPT  | SQL         | PTYPE1         | PTYPEC        | PART           | REC           | COL    | GDLNK  |
| 0E               | MINMAX | DPART       | TXONLY         | WCE           | LPPAR          | T CCLIM       | Tw2    | resv   |
| 0F               | IVCTR3 | IVCTR2      | IVCTR1         | IVCTRO        | ISRC3          | ISRC2         | ISRC1  | ISRC0  |
|                  |        | Registe     | er Array Bit N | lap Addresses | s 10H to 1FH P | age (0)       |        |        |
| Address<br>(Hex) | D7     | D6          | D5             | D4            | D3             | D2            | D1     | D0     |
| 10               | FC     | HC          | LC             | FF            | resv           | PSEL2         | PSEL1  | PSEL0  |
| 11               | 0      | 0           | 0              | 0             | 0              | 0             | 0      | 0      |
| 12               | BDLNKC | PARTC       | RECC           | SEC           | NSFDC          | PLERC         | ELBERC | JABC   |
| 13               | resv   | resv        | OWCC           | RXCOLC        | TXCOLC         | resv          | FWF    | ROR    |
| 14               | BDLNKE | PARTE       | OWCE           | SEE           | NSFDE          | PLERE         | ELBERE | JABE   |
| 16               | IFC    | IHC         | ĪLC            | IFF           | IREC           | ĪCOL          | IPART  | MIFCON |
| 17               | A5     | A4          | A3             | A2            | A1             | A0            | resv   | resv   |
| 18               | PCD7   | PCD6        | PCD5           | PCD4          | PCD3           | PCD2          | PCD1   | PCD0   |
| 1F               | IFGT7  | IFGT6       | IFGT5          | IFGT4         | IFGT3          | IFGT2         | IFGT1  | IFGT0  |
|                  |        | Registe     | er Array Bit N | ap Addresse   | s 10H to 1FH P | age (1)       |        |        |
| Address<br>(Hex) | D7     | D6          | D5             | D4            | D3             | D2            | D1     | D0     |
| 10               | FC     | HC          | LC             | FF            | resv resv      | OM<br>PSEL2   | PSEL1  | PSEL0  |
| 11 to<br>1D      | BDLNK  | PART        | owc            | SE            | NSFD           | PLER          | ELBER  | JAB    |
|                  |        | Register Ar | ray Bit Map    | Addresses 10H | to 1FH Page    | s (2) and (3) |        |        |
| Address<br>(Hex) | D7     | D6          | D5             | D4            | D3             | D2            | D1     | D0     |
|                  | FC     | НС          | LC             | FF            | resv           | PSEL2         | PSEL1  | PSEL0  |
| 10               | _      | _           | _              | _             | _              | _             | _      | _      |
| 10<br>11         |        |             |                |               |                |               | EC1    | EC0    |
|                  | EC7    | EC6         | EC5            | EC4           | EC3            | EC2           | ECT    | 200    |

56

DataSheet4U.com

et4U.com

www.DataSheet4U.com

| D   | 7    | D6               | D5                | D4                                                           | D3                   | D2        | D1         | D0      | -                                                 |
|-----|------|------------------|-------------------|--------------------------------------------------------------|----------------------|-----------|------------|---------|---------------------------------------------------|
| BI  | NV B | YPAS2            | BYPAS1            | APART                                                        | JAB                  | AREC      | ACOL       | resv    |                                                   |
| Bit | R/W  | Symbol<br>Access |                   |                                                              |                      |           | [          | )escrip | tion                                              |
| D0  | R    | resv             |                   | <b>RVED FOF</b><br>s as a logic                              |                      | RE USE:   |            |         |                                                   |
| D1  | R    | ACOL             | 0: A c            | COLLISION<br>ollision is o<br>collisions.                    |                      | at one or | more of th | e RIC's | ports.                                            |
| D2  | R    | AREC             | 0: On             | RECEIVE:<br>e of the RIC<br>packet or c                      |                      |           | •          |         | ision receiver.                                   |
| D3  | R    | JAB              | 0: The<br>Inter-I | ER PROTE<br>RIC has b<br>RIC bus, (M<br>jabber prot          | een forc<br>ulti-RIC | operation | 5).        | t state | by one of its ports or by another port on the     |
| D4  | R    | APART            | 0: On             | PARTITION<br>e or more p<br>ports are p                      | orts are             |           | J.         |         |                                                   |
| D5  | R    | BYPAS1           |                   | e bits define<br>ceivers or th                               |                      | •         |            |         | e., their use if the internal 10BASE-T<br>erface. |
| D6  | R    | BYPAS2           | 2                 |                                                              |                      |           |            |         |                                                   |
| D7  | R    | BINV             | This r<br>bus si  | NVERT:<br>egister bit ir<br>gnal MCRS<br>ive high<br>ive low |                      |           |            | •       | s: IRE, ACTN, ANYXN, COLN and Management          |

| Bit       R/W       Symbol       Description         D0       R/W       GDLNK       GOOD LINK:<br>0: Link pulses are being received by the port.<br>1: Link pulses are not being received by the port logic.<br>Note: Writing a 1 to this bit will cause the 10BASE-T transceiver not the transmit or monitor the reception of lind pulses. If the internal 10BASE-T transceivers are not selected or if port 1 (AUI port) is read, then this bit is undefined.         D1       R       COL       COLLISION:<br>0: A collision is happening or has occurred during the current packet.<br>1: No collisions have occurred as yet during this packet.         D2       R       REC       RECEIVE:<br>0: This port is now or has been the receive source of packet or collision information for the current packet.<br>1: This port has not been the receive source during the current packet.         D3       R/W       PART       PARTITION:<br>0: This port is not partitioned.<br>1: This port is not partitioned.<br>Writing a logic one to this bit forces segment reconnection and partition state machine reset.<br>Writing a zero to this bit has no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | D7      | D6  | D5     | D4                                                       | D3                                                       | D2                            | D1                    |                             | Г                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|--------|----------------------------------------------------------|----------------------------------------------------------|-------------------------------|-----------------------|-----------------------------|-----------------------------------------------------------|
| D0         R/W         GDLNK         GOOD LINK:<br>0: Link pulses are being received by the port.<br>1: Link pulses are not being received by the port logic.<br>Note: Writing a 1 to this bit will cause the 108ASE: Transceiver not the transmit or monitor the reception of lind<br>pulses. If the internal 10BASE: Transceivers are not selected or if port 1 (AUI port) is read, then this bit is<br>undefined.           D1         R         COL         COLLISION:<br>0: A collision is happening or has occurred during the current packet.<br>1: No collisions have occurred as yet during this packet.           D2         R         REC         RECEIVE:<br>0: This port is now or has been the receive source of packet or collision information for the<br>current packet.<br>1: This port has not been the receive source during the current packet.           D3         R/W         PART         PARTITION:<br>0: This port is not partitioned.<br>1: This port is not partitioned.<br>1: This port is not partitioned.<br>Writing a zero to this bit has no effect.           (5, 4)         R         PTYPE0<br>PARTITION TYPE 0<br>PARTITION TYPE 0<br>PARTITION TYPE 0<br>PARTITION TYPE 1<br>The partition type bits provide information specifying why the port is partitioned.<br>Writing a 200 to this bit has no effect.           (5, 4)         R         SOL         SQUELCH LEVEL:<br>0 Port operates with normal IEEE receive squelch level.<br>1: 0: Port operates with normal IEEE receive squelch level.<br>1: Port operates with meduced receive squelch level.<br>1: P        | DISPT   | EGP | PTYPE1 | PTYPE                                                    |                                                          | REC                           | COL                   | GDLNK                       |                                                           |
| D: Link pulses are being received by the port.       1: Link pulses are not being received by the port logic.         Note: Writing a 1 to this bit will cause the VDBASE. Transceiver not the transmit or monitor the reception of limpulses. If the internal 10BASE-1 transceivers are not selected or if port 1 (AUI port) is read, then this bit is undefined.         D1       R       COL       COLLISION:<br>0: A collision is happening or has occurred during the current packet.<br>1: No collisions have occurred as yet during this packet.         D2       R       REC       RECEVE:<br>0: This port is now or has been the receive source of packet or collision information for the current packet.<br>1: This port is not or has been the receive source of packet or collision information for the current packet.<br>1: This port is not partitioned.<br>1: This port are not this bit forces segment reconnection and partition state machine reset.<br>Writing a logic one to this bit forces segment reconnection and partition state machine reset.<br>Writing a logic one to this bit forces segment reconnection and partition state machine reset.<br>Writing a logic one to this bit forces segment reconnection and partitioned.         M5(5, 4)       R       PTYPE0<br>PTYPE1       PTYPE0<br>PARTITION TYPE 0<br>PARTITION TYPE 0<br>PARTITION TYPE 1<br>The partition type bits provide information specifying why the port is partitioned.         D6       R/W       SQL       SOUELCH LEVEL:<br>0: Port operates with normal IEEE receive squelch level.<br>1: Port op | Bit     | R/W | Symbol |                                                          |                                                          |                               |                       | Descr                       | iption                                                    |
| D2       R       REC       RECEIVE:<br>O: This port is now or has been the receive source of packet or collision information for the current packet.<br>1: This port has not been the receive source of packet or collision information for the current packet.<br>1: This port has not been the receive source of packet or collision information for the current packet.<br>1: This port has not been the receive source of packet or collision information for the current packet.         D3       R/W       PART <b>PARTITION:</b><br>0: This port is partitioned.<br>1: This port is not partitioned.<br>Writing a logic one to this bit forces segment reconnection and partition state machine reset.<br>Writing a zero to this bit forces segment reconnection and partition state machine reset.<br>Writing a zero to this bit part is no effect.         D(5, 4)       R       PTYPE0 <b>PARTITION TYPE 0</b><br><b>PARTITION TYPE 1</b><br>The partition type bits provide information specifying why the port is partitioned.<br><br>PARTITION TYPE 1<br>The partition type bits provide information specifying why the port is partitioned.<br><br>PARTITION TYPE 1<br>The partition type bits provide information specifying why the port is partitioned.<br><br>Di2 0 1 Excessive Length of Collision Limit Reached<br>1 0 Failure to See Data Loopback from Transceiver in<br>Monitored Window<br>1 1 1 Processor Forced Reconnection         D6       R/W       SQL       SQUELCH LEVEL:<br>0: Port operates with normal IEEE receive squelch level.<br>1: Port operates with reduced receive squelch level.<br>Note: This b                                                                                                                                                                                                                                                             | D0      | R/W | GDLNK  | 0: Link p<br>1: Link p<br><b>Note:</b> Wri<br>pulses. If | ulses are<br>ulses are<br>ting a 1 to tl<br>the internal | not being re                  | eceived<br>use the 10 | by the port<br>BASE-T trans | sceiver not the transmit or monitor the reception of link |
| D3       R/W       PART       PARTITION:         D3       R/W       PART       PARTITION:         0: This port is not been the receive source during the current packet.       1: This port is not partitioned.         1: This port is not partitioned.       1: This port is not partitioned.         1: This port is not partitioned.       Writing a logic one to this bit forces segment reconnection and partition state machine reset.         D0(5, 4)       R       PTYPE0       PARTITION TYPE 0         PARTITION TYPE 1       The partition type bits provide information specifying why the port is partitioned.         D0(5, 4)       R       PTYPE0       Information         PTYPE1       PTYPE0       Information         0       0       Consecutive Collision Limit Reached         0       1       Excessive Length of Collision Limit Reached         1       0       Failure to See Data Loopback from Transceiver in Monitored Window         D6       R/W       SQL       SQUELCH LEVEL:         0: Port operates with normal IEEE receive squelch level.       1: Port operates with reduced receive squelch level.         1: Port operates with normal IEEE receive squelch level.       Note: This bit has no effect when the external transceiver is selected.         D7       R/W       DISABLE PORT:       DISABLE PORT: <td>D1</td> <td>R</td> <td>COL</td> <td>0: A coll</td> <td>sion is ha</td> <td></td> <td></td> <td>-</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                              | D1      | R   | COL    | 0: A coll                                                | sion is ha                                               |                               |                       | -                           |                                                           |
| D6       R/W       SQL       SQUELCH LEVEL:<br>0: Port operates with normal IEEE receive squelch level.<br>1: Port operates with new stread transceiver is selected.         D7       R/W       DISPT       DISABLE PORT:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | D2      | R   | REC    | 0: This p<br>current p                                   | ort is now<br>backet.                                    |                               |                       |                             |                                                           |
| D6       R/W       SQL       SQLELCH LEVEL:<br>0: Port operates with normal IEEE receive squelch level.<br>Note: This bit has no effect when the external transceiver is selected.         D7       R/W       DISPT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | D3      | R/W | PART   | 0: This p<br>1: This p<br>Writing a                      | ort is parti<br>ort is not p<br>a logic one              | oartitioned.<br>to this bit f |                       |                             | onnection and partition state machine reset.              |
| 0       0       Consecutive Collision Limit Reached         0       1       Excessive Length of Collision Limit Reached         1       0       Failure to See Data Loopback from Transceiver in Monitored Window         1       1       Processor Forced Reconnection         D6       R/W       SQL       SQUELCH LEVEL:         0: Port operates with normal IEEE receive squelch level.       1: Port operates with reduced receive squelch level.         1: Port operates with normal receive squelch level.       Note: This bit has no effect when the external transceiver is selected.         D7       R/W       DISPT       DISABLE PORT:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | D(5, 4) | R   |        | PARTIT<br>The part                                       | ION TYPE                                                 | : <b>1</b><br>bits provide    | e informa             | tion specify                |                                                           |
| 0       1       DataSheet40.com         0       1       Excessive Length of Collision Limit Reached         1       0       Failure to See Data Loopback from Transceiver in<br>Monitored Window         D6       R/W       SQL       SQUELCH LEVEL:<br>0: Port operates with normal IEEE receive squelch level.<br>1: Port operates with reduced receive squelch level.<br>Note: This bit has no effect when the external transceiver is selected.         D7       R/W       DISPT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |     |        | P                                                        |                                                          |                               |                       |                             |                                                           |
| D6     R/W     SQL     SQUELCH LEVEL:<br>0: Port operates with normal IEEE receive squelch level.<br>1: Port operates with reduced receive squelch level.<br>Note: This bit has no effect when the external transceiver is selected.       D7     R/W     DISPT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |     |        |                                                          | -                                                        | -                             | Data                  | Sheet4                      | U.com                                                     |
| D6     R/W     SQL     SQUELCH LEVEL:<br>0: Port operates with normal IEEE receive squelch level.<br>1: Port operates with reduced receive squelch level.<br>Note: This bit has no effect when the external transceiver is selected.       D7     R/W     DISPT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |     |        |                                                          | -                                                        | -                             |                       |                             |                                                           |
| D6       R/W       SQL       SQUELCH LEVEL:<br>0: Port operates with normal IEEE receive squelch level.<br>1: Port operates with reduced receive squelch level.<br>Note: This bit has no effect when the external transceiver is selected.         D7       R/W       DISPT       DISABLE PORT:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |     |        |                                                          | 1                                                        | 0                             |                       |                             |                                                           |
| D7     R/W     DISPT     0: Port operates with normal IEEE receive squelch level.<br>1: Port operates with reduced receive squelch level.<br>Note: This bit has no effect when the external transceiver is selected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |     |        |                                                          | 1                                                        | 1                             | Proce                 | essor Force                 | ed Reconnection                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | D6      | R/W | SQL    | 0: Port o<br>1: Port o                                   | perates w<br>perates w                                   | ith normal l<br>ith reduced   | l receive             | squelch lev                 | vel.                                                      |
| 1: All port activity is prevented.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | D7      | R/W | DISPT  | 0: Port o                                                | perates as                                               |                               |                       | er operatior                | ns.                                                       |

DataSheet4U.com

et4U.com

www.DataSheet4U.com

|     | -         |       |                             |                                            |                                             | -                                       |                                |                                 | ing the Mode Load operation.                                                                                          |
|-----|-----------|-------|-----------------------------|--------------------------------------------|---------------------------------------------|-----------------------------------------|--------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------|
|     | <b>)7</b> | D6    | D5                          | D4                                         | D3                                          | D2                                      | D1                             | D0                              | ]                                                                                                                     |
| MIN | IMAX      | DPART | TX ONLY                     | OWCE                                       | LPPART                                      | CCLIM                                   | Tw2                            | resv                            |                                                                                                                       |
| Bit | R/W       | Symbo | ol –                        |                                            |                                             |                                         | D                              | escript                         | tion                                                                                                                  |
| D0  | R         | resv  | RESE                        | RVED FO                                    |                                             | USE: Valu                               | e set at                       | logic o                         | ne.                                                                                                                   |
| D1  | R         | Tw2   | 0: Tw2                      | set at 5 b<br>set at 3 b                   |                                             | E:                                      |                                |                                 |                                                                                                                       |
| D2  | R         | CCLIN | 0: Con                      | secutive o                                 | COLLISION<br>collision limit                | set at 63                               |                                |                                 |                                                                                                                       |
| D3  | R         | LPPAR | 0: Part                     | itioning up                                |                                             | •                                       |                                |                                 | rs is enabled.<br>rs is disabled.                                                                                     |
| D4  | R         | OWCE  | 0: Out<br>machir            | of window<br>nes.<br>of window             |                                             | re treated                              | as in wi                       |                                 | collisions by the segment partition state ow collisions by the segment partition state                                |
| D5  | R         | TXONL | 0: A se<br>segme<br>1: A se | egment wil<br>ent fulfills t<br>egment wil | he requirem                                 | connected<br>ents of the<br>ected to th | to the r<br>e segme<br>e netwo | network<br>ent reco<br>ork by a | if a packet transmitted by the RIC onto that<br>onnection algorithm.<br>Iny packet on the network which fullfills the |
| D6  | R         | DPART | 0: Part                     | -                                          | <b>ITION:</b><br>ports by on<br>ports by on |                                         |                                |                                 |                                                                                                                       |
| D7  | R         | MINMA | 0: LED                      | display s                                  | IMUM DISP<br>et in minimu<br>et in maximu   | m display                               | mode.                          |                                 |                                                                                                                       |
|     |           |       |                             |                                            |                                             |                                         |                                |                                 |                                                                                                                       |

# 8.0 RIC Registers (Continued)

## Real Time Interrupt Register (Address 0FH)

The Real Time Interrupt register (RTI) contains information which may change on a packet by packet basis. Any remaining interrupts which have not been serviced before the following packet is transmitted are cleared. Since multiple interrupt sources may be displayed by the RTI a priority scheme is implemented. A read cycle to the RTI gives the interrupt source and an address vector indicating the RIC port which generated the interrupt. The order of priority for the display of interrupt information is as follows:

1. The receive source of network activity (Port N),

2. The first RIC port showing collision

3. A port partitioned or reconnected.

During the repetition of a single packet it is possible that multiple ports may be partitioned or alternatively reconnected. The ports have equal priority in displaying partition/reconnection information. This data is derived from the ports by the RTI register as it polls consecutively around the ports.

Reading the RTI clears the particular interrupt. If no interrupt sources are active the RTI returns a no valid interrupt status.

| D7     | D6     | D5     | D4     | D3    | D2    | D1    | D0    |
|--------|--------|--------|--------|-------|-------|-------|-------|
| IVCTR3 | IVCTR2 | IVCTR1 | IVCTR0 | ISRC3 | ISRC2 | ISRC1 | ISRC0 |

| Bit    | R/W | Symbol<br>Access | Description                                                                                            |
|--------|-----|------------------|--------------------------------------------------------------------------------------------------------|
| D(3:0) | R   | ISCR(3:0)        | INTERRUPT SOURCE: These four bits indicate the reason why the interrupt was generated.                 |
| D(7:4) | R   | IVCTR(3:0)       | <b>INTERRUPT VECTOR:</b> This field defines the port address responsible for generating the interrupt. |

The following table shows the mapping of interrupt sources onto the D3 to D0 pins. Essentially each of the three interrupt sources has a dedicated bit in this field. If a read to the RTI produces a low logic level on one of these bits then the interrupt source may be directly decoded. Associated with the source of the interrupt is the port where the event is occurring. If no unmasked events (receive, collision, etc.), have occurred when the RTI is read then an all ones pattern is driven by the RIC onto the data pins.

| D7  | D6  | D5  | D4  | D3 | D2   | D1     | D0     | Comments                                                   |
|-----|-----|-----|-----|----|------|--------|--------|------------------------------------------------------------|
| PA3 | PA2 | PA1 | PA0 | 1  | 1Dat | aSheet | 4U.çom | First Collision<br>PA(3:0) = Collision Port Address        |
| PA3 | PA2 | PA1 | PA0 | 1  | 0    | 1      | 1      | Receive<br>PA(3:0) = Receive Port Address                  |
| PA3 | PA2 | PA1 | PA0 | 0  | 1    | 1      | 1      | Partition Reconnection<br>PA(3:0) = Partition Port Address |
| 1   | 1   | 1   | 1   | 1  | 1    | 1      | 1      | No Valid Interrupt                                         |

60

DataShe

| -         |                 |        | -    |           | ress 10H)               |              |             |            |                                                               |
|-----------|-----------------|--------|------|-----------|-------------------------|--------------|-------------|------------|---------------------------------------------------------------|
|           | -               | -      | -    |           | unctions:<br>en registe | er pages.    |             |            |                                                               |
|           |                 |        |      |           | -                       | nt Logging   | g Interrupt | s.         |                                                               |
| D7        | D6              | D5     | D4   | D3        | D                       | 2            | D1          | D0         |                                                               |
| FC        | HC              | LC     | FF   | resv      | / PSE                   | EL2 P        | SEL1        | PSEL0      |                                                               |
| Bit       | R/W             | Symb   | ol   |           |                         |              |             | Des        | ription                                                       |
| 0(2:0)    | R/W             | PSEL(2 | 2:0) |           |                         |              |             |            | dicate the currently selected Upper Register A page swapping. |
| D3        | R               | resv   |      | -         |                         | FUTURE       |             |            | hall evel hug.                                                |
| D4        | R               | FF     |      | FLAG F    | OUND: Th                | nis indicate | es one of t | he unma    | sked event recording latches has been set.                    |
| D5        | R               | LC     |      | LOWC      | OUNT: Th                | is indicate  | s one of th | ne port ev | vent counters has a value less than 00FF Hex.                 |
| D6        | R               | HC     |      | HIGH C    | OUNT: Th                | is indicate  | s one of t  | he port e  | vent counters has a value greater than C000 F                 |
| D7        | R               | FC     |      | FULL C    | OUNTER:                 | This indic   | ates one    | of the po  | t event counters has a value equal to FFFF He                 |
| D7        | ne conten<br>D6 |        | 5    | D4        | D3                      | D2           | D1          | D0         | _                                                             |
| <b>D7</b> |                 |        |      | <b>D4</b> | <b>D3</b>               | 0            | X           | X          |                                                               |
|           | D6              | D      |      |           |                         | 0            |             | X          | n                                                             |

|            | er Even<br>D7 |                  | k Register (Page 0H Address 12H)<br>D5 D4 D3 D2 D1 D0                                                                                                                                                                                                                    |
|------------|---------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            |               |                  | ECC SEC NSFDC PLERC ELBER C JABC                                                                                                                                                                                                                                         |
|            |               |                  |                                                                                                                                                                                                                                                                          |
| Bit        | R/W           | Symbol           |                                                                                                                                                                                                                                                                          |
| D0         | R/W           | JABC             | JABBER COUNT ENABLE: Enables recording of Jabber Protect events.                                                                                                                                                                                                         |
| D1         | R/W           | ELBERC           | ELASTICITY BUFFER ERROR COUNT ENABLE: Enables recording of Elasticity Buffer Error events.                                                                                                                                                                               |
| D2         | R/W           | PLERC            | PHASE LOCK ERROR COUNT ENABLE: Enables recording of Carrier Error events.                                                                                                                                                                                                |
| D3         | R/W           | NSFDC            | NON SFD COUNT ENABLE: Enables recording of Non SFD packet events.                                                                                                                                                                                                        |
| D4         | R/W           | SEC              | SHORT EVENT COUNT ENABLE: Enables recording of Short events.                                                                                                                                                                                                             |
| D5         | R/W           | RECC             | RECEIVE COUNT ENABLE: Enables recording of Packet Receive (port N status) events that do not suffer collisions.                                                                                                                                                          |
| D6         | R/W           | PARTC            | PARTITION COUNT ENABLE: Enables recording of Partition events.                                                                                                                                                                                                           |
| D7         | R/W           | BDLNKC           | BAD LINK COUNT ENABLE: Enables recording of Bad Link events.                                                                                                                                                                                                             |
| Unne       |               |                  | k Demister (Demo All Address 1911)                                                                                                                                                                                                                                       |
| Dppe<br>D7 |               |                  | k Register (Page 0H Address 13H)<br>D4 D3 D2 D1 D0                                                                                                                                                                                                                       |
| res        |               |                  |                                                                                                                                                                                                                                                                          |
|            |               |                  |                                                                                                                                                                                                                                                                          |
| Bit        | R/            | W Symbo          | ol Description                                                                                                                                                                                                                                                           |
| D0         | R/            | W ROR            | <ul> <li>RESET ON READ: This bit selects the action a read operation has upon a port's event counter:</li> <li>0: No effect upon register contents.</li> <li>1: The counter register is reset.</li> </ul>                                                                |
| D1         | R/            | W FWF            | FREEZE WHEN FULL: This bit controls the freezing of the Event Count registers when the counter is full (FFFF Hex) DataSheet4U.com                                                                                                                                        |
| D2         | R             | resv             |                                                                                                                                                                                                                                                                          |
| D3         | R/            | W TXCOL          | LC TRANSMIT COLLISION COUNT ENABLE: Enables recording of transmit collision events only.                                                                                                                                                                                 |
| D4         | R/            | W RXCOL          | LC RECEIVE COLLISION COUNT ENABLE: Enables recording of receive collision events only.                                                                                                                                                                                   |
| D5         | R/            | w owco           | C OUT OF WINDOW COLLISION COUNT ENABLE: Enables recording of out of window collision events only.                                                                                                                                                                        |
| D(7: 6     | ) R           | resv             | RESERVED FOR FUTURE USE: These bits should be written with a low logic level.                                                                                                                                                                                            |
| increm     | nented twice  | ce when an out o | then both the TXCOLC and RXCOLC bits must be set. The OWCC bit should not be set otherwise the port counter will be<br>of collision window collision occurs. The OWCC bit alone should be set if only out of window collision are to be counted.<br>event to be counted. |

|      |             | -                | ster (Page 0H Address 14H)                                                                         |
|------|-------------|------------------|----------------------------------------------------------------------------------------------------|
|      | D7          |                  | D5 D4 D3 D2 D1 D0                                                                                  |
| BL   | DLNKE       | PARTE O          | NCE SEE NSFDE PLERE ELBERE JABE                                                                    |
| Bit  | R/W         | Symbol           | Description                                                                                        |
| D0   | R/W         | JABE             | JABBER ENABLE: Enables recording of Jabber Protect events.                                         |
| D1   | R/W         | ELBERE           | ELASTICITY BUFFER ERROR ENABLE: Enables recording of Elasticity Buffer Error events.               |
| D2   | R/W         | PLERE            | PHASE LOCK ERROR ENABLE: Enables recording of Carrier Error events.                                |
| D3   | R/W         | NSFDE            | NON SFD ENABLE: Enables recording of Non SFD packet events.                                        |
| D4   | R/W         | SEE              | SHORT EVENT ENABLE: Enables recording of Short Events.                                             |
| D5   | R/W         | OWCE             | OUT OF WINDOW COLLISION COUNT ENABLE: Enables recording of Out of Window Collision<br>events only. |
| D6   | R/W         | PARTE            | PARTITION ENABLE: Enables recording of Partition events.                                           |
| D7   | R/W         | BDLNKE           | BAD LINK ENABLE: Enables recording of Bad Link Events.                                             |
| Note | : Writing a | 1 enables the ev | ent to be recorded.                                                                                |
|      |             |                  |                                                                                                    |
|      |             |                  | DataSheet4U.com                                                                                    |
|      |             |                  | DataSheet4U.com                                                                                    |

|        | rrupts<br><b>)7</b> | 3.<br>D( | 3        | D5                          | D4                                                                                                                                                                                                                                                                                                                                                                                                                                 | D3                       | D2                                                                                                                                                                                    | D1                         | D0                         |                                                    |  |  |  |  |
|--------|---------------------|----------|----------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|----------------------------------------------------|--|--|--|--|
|        | -C                  | ĪH       | -        |                             | IFF                                                                                                                                                                                                                                                                                                                                                                                                                                | IREC                     | ICOL                                                                                                                                                                                  | IPART                      | MIFCON                     | ]                                                  |  |  |  |  |
| Bit    | R/                  | w        | Sym      | bol                         |                                                                                                                                                                                                                                                                                                                                                                                                                                    |                          |                                                                                                                                                                                       |                            | Descrip                    | tion                                               |  |  |  |  |
| D0     | R/                  |          | MIFC     |                             | 0: All F<br>1: Pac                                                                                                                                                                                                                                                                                                                                                                                                                 | Packets re<br>kets repea | TINTERFACE CONFIGURATION:<br>repeated are transmitted over the Management bus.<br>beated by the RIC which do not have a Start of Frame Delimiters are not transmitted<br>agement bus. |                            |                            |                                                    |  |  |  |  |
| D1     | R/                  | w        | IPA      | RT                          | 0: Inte                                                                                                                                                                                                                                                                                                                                                                                                                            | rrupts will              | •                                                                                                                                                                                     | ted <sup>(1)</sup> if a po | rt becomes Pa<br>ondition. | artitioned.                                        |  |  |  |  |
| D2 R/W |                     | ĪCC      | DE       | 0: Inte<br>applic<br>transn | 1: No interrupts are generated by this condition.      INTERRUPT ON COLLISION:     0: Interrupts will be generated <sup>(1)</sup> if this RIC has a port which experiences a collision, Single RIC     applications, or contains a port which experiences a receive collision or is the first port to suffer a     transmit collision in a packet in Multi-RIC applications.     1: No interrupts are generated by this condition. |                          |                                                                                                                                                                                       |                            |                            |                                                    |  |  |  |  |
| D3     | R/                  | w        | ĪRE      | ĒĊ                          | 0: Inte                                                                                                                                                                                                                                                                                                                                                                                                                            | rrupts will              | -                                                                                                                                                                                     |                            |                            | the receive port for packet or collision activity. |  |  |  |  |
| D4     | R/                  | W        | ĪFI      | Ē                           | 0: Inte                                                                                                                                                                                                                                                                                                                                                                                                                            | rrupts will              | -                                                                                                                                                                                     |                            |                            | one of the flags in the flag array is true.        |  |  |  |  |
| D5     | R/                  | W        | ĪĽ       | C                           |                                                                                                                                                                                                                                                                                                                                                                                                                                    | rrupt gene<br>8.         | I <b>LOW CO</b><br>rated <sup>(2)</sup> wh                                                                                                                                            | nen one or r               | nore of the Ev<br>taSheet4 | ent Counters holds a value less than 256<br>U.com  |  |  |  |  |
| D6     | R/                  | w        | ĪH       | ō                           |                                                                                                                                                                                                                                                                                                                                                                                                                                    | rrupt gene<br>3.         | I <b>HIGH CO</b><br>rated <sup>(2)</sup> wh                                                                                                                                           |                            | nore of the Ev             | ent Counters holds a value in excess of 49152      |  |  |  |  |
| D7     | R/                  | W        | ĪF       | C                           |                                                                                                                                                                                                                                                                                                                                                                                                                                    | rrupt gene               | I FULL CO<br>rated <sup>(2)</sup> wh                                                                                                                                                  |                            | nore of the Ev             | ent Counters is full.                              |  |  |  |  |
|        |                     |          | goes act |                             |                                                                                                                                                                                                                                                                                                                                                                                                                                    |                          |                                                                                                                                                                                       |                            |                            |                                                    |  |  |  |  |

|                                                | Addres                                                     | s Registe                                                                      | er (Page                                                                                   | 0H Addre                                                                                       | ss 17H)                                                                                                  |                                                                                   |                                                                                        |                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                |                                                            |                                                                                |                                                                                            |                                                                                                | e between l<br>anagement                                                                                 |                                                                                   | nulti-RIC r                                                                            | epeater sys                                                                        | stem. The contents of this register form part o                                                                                                                                                                                                                                                                                                                                    |
|                                                | D7                                                         | D6                                                                             | D5                                                                                         | D4                                                                                             | D3                                                                                                       | D2                                                                                | D1                                                                                     | D0                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                | A5                                                         | A4                                                                             | A3                                                                                         | A2                                                                                             | A1                                                                                                       | A0                                                                                | res                                                                                    | res                                                                                |                                                                                                                                                                                                                                                                                                                                                                                    |
| This<br>bus                                    | s registe<br>when th                                       | r is used t<br>ne packet                                                       | o determ<br>compres:                                                                       | ine the nu<br>s option is                                                                      | employed                                                                                                 | rtes in the<br>I. The regi                                                        | data field<br>ster bits pe                                                             | erform the                                                                         | et which are transferred over the managemen<br>function of a direct binary decode. Thus up to<br>ession is selected.                                                                                                                                                                                                                                                               |
|                                                | D7                                                         | D6                                                                             | D5                                                                                         | D4                                                                                             | D3                                                                                                       | D2                                                                                | D1                                                                                     | D0                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                    |
| P                                              | CD7                                                        | PCD6                                                                           | PCD5                                                                                       | PCD4                                                                                           | PCD3                                                                                                     | PCD2                                                                              | PCD1                                                                                   | PCD0                                                                               |                                                                                                                                                                                                                                                                                                                                                                                    |
| tran<br>IFG                                    | allowed                                                    | over the r<br>I on the m<br>D6                                                 | nanagem                                                                                    | ent bus. 7                                                                                     |                                                                                                          |                                                                                   |                                                                                        |                                                                                    | ain minimum inter frame gap between packets<br>, is the magnitude in bit times of the minimun                                                                                                                                                                                                                                                                                      |
| L                                              |                                                            |                                                                                |                                                                                            |                                                                                                |                                                                                                          |                                                                                   |                                                                                        |                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                |                                                            |                                                                                | -                                                                                          |                                                                                                | I Address<br>ts for the s<br>D3                                                                          |                                                                                   |                                                                                        | he flags ar<br><b>D0</b>                                                           | e cleared when the register is read.                                                                                                                                                                                                                                                                                                                                               |
| В                                              | DLNK                                                       | PART                                                                           | owc                                                                                        | SE                                                                                             | NSFD                                                                                                     | PLER                                                                              | ELBER                                                                                  | JAB                                                                                |                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                |                                                            | 17411                                                                          | 0110                                                                                       |                                                                                                | NOLD                                                                                                     | I LLII                                                                            | LEDEN                                                                                  | 0/10                                                                               |                                                                                                                                                                                                                                                                                                                                                                                    |
| Bit                                            | R/W                                                        | Symbo                                                                          | ol                                                                                         |                                                                                                |                                                                                                          |                                                                                   |                                                                                        | Descripti                                                                          | on                                                                                                                                                                                                                                                                                                                                                                                 |
| D0                                             | R                                                          | JAB                                                                            | JA                                                                                         | BBER: A                                                                                        | Jabber Pro                                                                                               | tect event                                                                        | has occur                                                                              | red.                                                                               |                                                                                                                                                                                                                                                                                                                                                                                    |
| D1                                             | R                                                          | ELBE                                                                           | R EL                                                                                       | ASTICITY                                                                                       | BUFFER                                                                                                   | ERROR: A                                                                          | A Elasticity                                                                           | Buffer Erro                                                                        | or has occurred.                                                                                                                                                                                                                                                                                                                                                                   |
| D2                                             | R                                                          | PLEF                                                                           | R PH                                                                                       | ASE LOC                                                                                        | K ERROR                                                                                                  | : A Phase                                                                         | Lock Error                                                                             | event has                                                                          | occurred.                                                                                                                                                                                                                                                                                                                                                                          |
| D3                                             | R                                                          | NSFE                                                                           | ) NO                                                                                       | N SFD: A                                                                                       | Non SFD                                                                                                  | backet eve                                                                        | ent has occ                                                                            | curred.                                                                            |                                                                                                                                                                                                                                                                                                                                                                                    |
| D4                                             | R                                                          | SE                                                                             |                                                                                            |                                                                                                | NT: A Sho                                                                                                |                                                                                   |                                                                                        |                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                    |
| D5                                             | R                                                          | OWC                                                                            |                                                                                            |                                                                                                |                                                                                                          |                                                                                   |                                                                                        |                                                                                    | ision event has occurred.                                                                                                                                                                                                                                                                                                                                                          |
| D6                                             | R                                                          | PART                                                                           |                                                                                            |                                                                                                | A partition                                                                                              |                                                                                   |                                                                                        |                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                    |
| D7                                             | R                                                          | BDLN                                                                           | K   <b>BA</b>                                                                              | D LINK: A                                                                                      | link failure                                                                                             | e event ha                                                                        | s occurred                                                                             | •                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                    |
| The<br>whe                                     | Event (<br>en an en<br>nt is rea<br>ctal and<br>ead, eithe | abled even<br>ched by so<br>the count<br>er high or<br>array acc<br>events occ | c) register<br>nt occurs<br>etting the<br>ers are 1<br>low byte<br>esses the<br>curring in | r shows th<br>. The cou<br>e appropria<br>6 bits long<br>first, all 16<br>e same co<br>between | the instanta<br>nter may b<br>ate control<br>g a tempora<br>b bits of the<br>bunter's, of<br>the two pro | e cleared<br>bits in the<br>ary holding<br>counter a<br>her byte, f<br>cessor rea | when it is a<br>Upper Ev<br>g register is<br>the transfe<br>then the re<br>ads and inc | ead and p<br>ent Count<br>s employed<br>red to a ho<br>ead cycle a<br>dicating a f | port's 16-bit counter. The counter increments<br>revented from rolling over when the maximum<br>mask register. Since the RIC's processor por<br>d for register reads. When one of the counters<br>olding register. Provided the next read cycle to<br>accesses the holding register. This avoids the<br>alse count value. In order to enter a new value<br>r byte must be re-read. |
| is of<br>is re<br>the<br>prot<br>to the        | he holdir                                                  | ng register                                                                    |                                                                                            |                                                                                                |                                                                                                          |                                                                                   |                                                                                        |                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                    |
| is of<br>is re<br>the<br>prot<br>to the<br>Low | he holdii<br>/er Byte                                      |                                                                                | D5                                                                                         | D4                                                                                             | D3                                                                                                       | D2                                                                                | D1                                                                                     | D0                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                    |
| is of<br>is re<br>the<br>prot<br>to the<br>Low | he holdir                                                  | D6<br>EC6                                                                      | D5<br>EC5                                                                                  | D4<br>EC4                                                                                      | D3<br>EC3                                                                                                | D2<br>EC2                                                                         | D1<br>EC1                                                                              | D0<br>EC0                                                                          |                                                                                                                                                                                                                                                                                                                                                                                    |

| lf Military/A<br>please cont |                                                                                           | SalesPower Dissipationns.Lead Temperature7.0V(Soldering, 10)                                | n (P <sub>D</sub> )<br>re (T <sub>L</sub> ) | <sub>STG</sub> ) —65°C | to + 150°C<br>2W<br>260°C |
|------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------------|------------------------|---------------------------|
| DC Spec                      | Itage ( $V_{OUT}$ ) -0.5V to $V_{CC}$ +<br>Cifications $T_A = 0^{\circ}C$ to +70°C, $V_C$ | $(R_{zap} = 1.5k, 0.5V)$ ( $R_{zap} = 1.5k, 0.5C$ )<br>$R_{C} = 5V \pm 5\%$ unless otherwis | e specified                                 |                        | 1500\                     |
| Symbol                       | Description                                                                               | Conditions                                                                                  | Min                                         | Max                    | Units                     |
| V <sub>OH</sub>              | Minimum High Level<br>Output Voltage                                                      | $I_{OH} = -8 \text{ mA}$                                                                    | 3.5                                         |                        | V                         |
| V <sub>OL</sub>              | Minimum Low Level<br>Output Voltage                                                       | $I_{OL} = 8 \text{ mA}$                                                                     |                                             | 0.4                    | v                         |
| V <sub>IH</sub>              | Minimum High Level<br>Input Voltage                                                       |                                                                                             | 2.0                                         |                        | v                         |
| V <sub>IL</sub>              | Maximum Low Level<br>Input Voltage                                                        |                                                                                             |                                             | 0.8                    | v                         |
| I <sub>IN</sub>              | Input Current                                                                             | $V_{IN} = V_{CC} \text{ or } GND$                                                           | -1.0                                        | 1.0                    | μΑ                        |
| I <sub>OZ</sub>              | Maximum TRI-STATE Output<br>Leakage Current                                               | $V_{OUT} = V_{CC} \text{ or}$<br>GND                                                        | -10                                         | 10                     | μΑ                        |
| ICC                          | Average Supply Current                                                                    | $V_{IN} = V_{CC} \text{ or } \text{GND}$ $V_{CC} = 5.25 \text{V}$                           |                                             | 380                    | mA                        |
| AUI (PORT                    | 1)                                                                                        |                                                                                             |                                             |                        |                           |
| V <sub>OD</sub>              | Differential Output<br>Voltage (TX±)                                                      | 78 $\Omega$ Termination and 270 $\Omega$ Pulldowns 14 U .                                   | ±550                                        | ±1200                  | mV                        |
| V <sub>OB</sub>              | Differential Output Voltage<br>Imbalance (TX±)                                            | 78 $\Omega$ Termination and 270 $\Omega$ Pulldowns                                          |                                             | Typical: 40 mV         |                           |
| VU                           | Undershoot Voltage (TX $\pm$ )                                                            | 78Ω Termination and 270Ω Pulldowns                                                          |                                             | Typical: 80 mV         |                           |
| V <sub>DS</sub>              | Differential Squelch<br>Threshold (RX±, CD±)                                              |                                                                                             | - 175                                       | -300                   | mV                        |
| V <sub>CM</sub>              | Differential Input Common Mode Voltage (RX $\pm$ , CD $\pm$ ) (Note 1)                    |                                                                                             | 0                                           | 5.5                    | v                         |
|                              | ameter is guaranteed by design and is not tested.                                         |                                                                                             |                                             |                        |                           |

| Symbol                                                                                       | <b>ifications</b> $T_A = 0^{\circ}C$ to $+70^{\circ}C$ , V<br>Description                                                                                                            | Conditions                                                                | Min              | Мах                               | Unite             |  |
|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------|-----------------------------------|-------------------|--|
|                                                                                              | I (PORTS 2–13)                                                                                                                                                                       |                                                                           |                  |                                   |                   |  |
| V <sub>POD</sub>                                                                             | Differential Output<br>Voltage (TX±)                                                                                                                                                 | 270 $\Omega$ Termination and 1 k $\Omega$ Pulldowns                       | ±450             | ±1200                             | mV                |  |
| V <sub>POB</sub>                                                                             | Differential Output Voltage<br>Imbalance (TX±)                                                                                                                                       | 270 $\Omega$ Termination and 1 k $\Omega$ Pulldowns                       |                  | Typical: 40 mV                    |                   |  |
| V <sub>PU</sub>                                                                              | Undershoot Voltage (TX $\pm$ )                                                                                                                                                       | 270 $\Omega$ Termination and 1 k $\Omega$ Pulldowns                       |                  | Typical: 80 mV                    |                   |  |
| V <sub>PDS</sub>                                                                             | Differential Squelch Threshold (RX $\pm$ , CD $\pm$ )                                                                                                                                |                                                                           | - 175            | -300                              | mV                |  |
| V <sub>PCM</sub>                                                                             | Differential Input Common Mode Voltage ( $Rx \pm$ , $CD \pm$ ) (Note 1)                                                                                                              |                                                                           | 0                | 5.5                               | v                 |  |
| TWISTED PA                                                                                   | NR (PORTS 2–13)                                                                                                                                                                      |                                                                           |                  |                                   |                   |  |
| THICTEBIT                                                                                    |                                                                                                                                                                                      |                                                                           |                  |                                   |                   |  |
| VRON<br>Note 1: This para<br>Note 2: The opera<br>AC Spec                                    | Minimum Receive<br>Squelch Threshold<br>meter is guaranteed by design and is not tested<br>ation in Reduced Mode is not guaranteed below<br>ifications<br>RATION TIMING<br>ACKI<br>T | Normal Mode<br>Reduced Mode<br>300 mV.                                    | ±300<br>(Note 2) | ±585<br>±340                      | mV<br>mV          |  |
| VRON<br>Note 1: This para<br>Note 2: The opera<br>AC Spec<br>PORT ARBITE                     | Squelch Threshold<br>meter is guaranteed by design and is not tested.<br>ation in Reduced Mode is not guaranteed below<br>ifications<br>RATION TIMING<br>ACKI<br>T                   | Reduced Mode                                                              | (Note 2)         | ±340                              | mV                |  |
| VRON<br>Note 1: This para<br>Note 2: The opera<br>AC Spec<br>PORT ARBITE                     | Squelch Threshold meter is guaranteed by design and is not tested ation in Reduced Mode is not guaranteed below ifications RATION TIMING ACKI T ACKO Symbol                          | Reduced Mode                                                              | (Note 2)         | )622<br>Max                       | Units             |  |
| VRON Note 1: This para Note 2: The opera AC Spec PORT ARBITE Number T1 T2 Note: Timing valic | Squelch Threshold meter is guaranteed by design and is not tested. ation in Reduced Mode is not guaranteed below ifications RATION TIMING ACKI T ACKO T ACKO ACKI ACKO ACK           | Reduced Mode       300 mV.       1 T2 | (Note 2)         | 16-22       Max       24       21 | Units<br>ns<br>ns |  |



DataSheet4U.com



DataSheet4U.com

| Receive activity                                                                   | propagation start up                                       | and end delays for ports in 10BASE-T mc                                                                                                                                                      | de       |                    |                   |
|------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|-------------------|
|                                                                                    |                                                            | ACTNd                                                                                                                                                                                        |          |                    |                   |
|                                                                                    |                                                            | ⊤15t →                                                                                                                                                                                       |          |                    |                   |
|                                                                                    |                                                            |                                                                                                                                                                                              | $\sim$   |                    |                   |
|                                                                                    |                                                            |                                                                                                                                                                                              |          | 11096-26           |                   |
| Number                                                                             | Symbol                                                     | Parameter                                                                                                                                                                                    | Min      | Max                | Units             |
| T15t                                                                               | actnatxa                                                   | ACTNd Active to TX Active                                                                                                                                                                    |          | 790                | ns                |
| lote: ACKI assume                                                                  | d high.<br>.CTN <sub>s</sub> are tied together.            |                                                                                                                                                                                              |          |                    |                   |
|                                                                                    | /ING—AUI PORTS                                             |                                                                                                                                                                                              |          |                    |                   |
|                                                                                    |                                                            | and end delays for ports in <b>non</b> 10BASE-                                                                                                                                               | T mode   |                    |                   |
| RANSMIT CO                                                                         | LLISION TIMING                                             |                                                                                                                                                                                              |          |                    |                   |
|                                                                                    |                                                            | ANYXN                                                                                                                                                                                        |          |                    |                   |
|                                                                                    |                                                            |                                                                                                                                                                                              | TL/F/    | 11096–27           | 1                 |
| Number                                                                             | Symbol                                                     | ANYXN Parameter                                                                                                                                                                              | TL/F/    |                    | Units             |
| Number<br>T30a<br>T31a                                                             | Symbol<br>cdaanyxna<br>cdianyxni                           |                                                                                                                                                                                              | Mir      |                    | Units<br>ns<br>ns |
| T30a<br>T31a<br>lote 1: TX collision<br>lote 2: Includes TV<br>lote: In these diag | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>lote 1: TX collision<br>lote 2: Includes TV<br>lote: In these diag | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>an performed and no other port is driving ANYXN.                                                         | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>lote 1: TX collision<br>lote 2: Includes TV                        | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>lote 1: TX collision<br>lote 2: Includes TV<br>lote: In these diag | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>lote 1: TX collision<br>lote 2: Includes TV<br>lote: In these diag | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>lote 1: TX collision<br>lote 2: Includes TV<br>lote: In these diag | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>ote 1: TX collision<br>ote 2: Includes TV<br>ote: In these diag    | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>ote 1: TX collision<br>ote 2: Includes TV<br>ote: In these diag    | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>ote 1: TX collision<br>ote 2: Includes TV<br>ote: In these diag    | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>ote 1: TX collision<br>ote 2: Includes TV<br>ote: In these diag    | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>ote 1: TX collision<br>ote 2: Includes TV<br>ote: In these diag    | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>ote 1: TX collision<br>ote 2: Includes TV<br>ote: In these diag    | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>ote 1: TX collision<br>ote 2: Includes TV<br>ote: In these diag    | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>lote 1: TX collision<br>lote 2: Includes TV<br>lote: In these diag | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>lote 1: TX collision<br>lote 2: Includes TV<br>lote: In these diag | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |
| T30a<br>T31a<br>ote 1: TX collision<br>ote 2: Includes TV<br>ote: In these diag    | cdaanyxna<br>cdianyxni<br>extension has already bee<br>v2. | Parameter<br>CD Active to ANYXN Active<br>CD Inactive to ANYXN Inactive (Notes 1<br>on performed and no other port is driving ANYXN.<br>nagement Busses are shown using active high signals, | , 2) Min | n Max<br>65<br>400 | ns<br>ns          |

DataSheet4U.com



|                |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _               |                 |          |
|----------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|----------|
|                |                      | ANYXN T34                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | - 135           |                 |          |
| Number         | Symbol               | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TL/F/110<br>Min | 96-38<br>Max    | Units    |
| T34            | anyamin              | ANYXN Active Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 96              |                 | Bits     |
| T35<br>T38     | anyitxai<br>anyasj   | ANYXN Inactive to TX to all Inactive ANYXN Active to Start of Jam                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 120             | 170<br>400      | ns<br>ns |
| Number         | Symbol               | one port left                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                 | 11096-39<br>Max | Units    |
|                |                      | one port left                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | TL/F/           | 11096-39        |          |
| Number         | Symbol               | Parameter<br>ACTN Inactive to TX Inactive taSheet4U.c                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Min             | Max             | Units    |
| T36<br>T37     | actnitxi<br>anyitxoi | ACTN Inactive to TX inactive a Confective Co | 120             | 405<br>170      | ns<br>ns |
| oad Operation. |                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |                 |          |

DataSheet4U.com

et4U.com

www.DataSheet4U.com





74

DataSheet4U.com





DataSheet4U.com

et4U.com

www.DataSheet4U.com



DataSheet4U.com

et4U.com

www.DataSheet4U.com



et4U.com

Note: The data will always TRI-STATE before BUFEN goes active with a load of 100 pF on the data bus. Note: When  $\overline{\text{RDY}}$  is used, the minimum 600 ns write width does not have to be maintained.

# **10.0 AC Timing Test Conditions**

| All specifications are valid only if the ma<br>employed and all differential signals are<br>AUI side of the pulse transformer. |                                                                |
|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| Input Pulse Levels (TTL/CMOS)                                                                                                  | GND to 3.0V                                                    |
| Input Rise and Fall Times (TTL/CMOS)                                                                                           | 5 ns                                                           |
| Input and Output Reference<br>Levels (TTL/CMOS)                                                                                | 1.5V                                                           |
| Input Pulse Levels (Diff.)                                                                                                     | 2.0 V <sub>P-P</sub>                                           |
| Input and Output<br>Reference Levels (Diff.)<br>TRI-STATE Reference Levels                                                     | 50% Point of<br>the Differential<br>Float ( $\Delta V$ ) ±0.5V |
| Output Load (See Figure Below)                                                                                                 |                                                                |



 $\label{eq:S1} S1 = V_{CC} \mbox{ for High Impedance to active low and} \\ \mbox{ active low to High Impedance} \\$ 

measurements.  $S1\,=\,GND$  for High Impedance to active high and active high to High Impedance measurements.

DataShe



