# **PRELIMINARY**

CYW89820

# Bluetooth 5.0 SoC for Automotive Applications

CYW89820 is a monolithic, single-chip, Bluetooth 5.0 compliant, standalone baseband processor SoC with an integrated 2.4 GHz transceiver.

Manufactured using the industry's most advanced 40 nm CMOS low-power process, the CYW89820 employs the highest level of integration, eliminating all critical external components, and thereby minimizing the device's footprint and costs associated with the implementation of Bluetooth solutions.

Integrating a transceiver, baseband processor, Arm<sup>®</sup> Cortex<sup>®</sup>-M4, and application Flash memory on a single die provides the capability to replace function-specific devices with a single design that offers all Bluetooth modes of operation.

The CYW89820 brings the latest Bluetooth technology to automotive applications and offers automotive Grade 2 (-40 °C to +105 °C) ambient operating temperature performance. The CYW89820 is tested to Automotive Electronics Council AEC-Q100 environmental stress guidelines and is manufactured in ISO9001 approved and TS16949 certified facilities.

#### **Features**

- Bluetooth Sub-System
- □ Complies with Bluetooth Core Specification version 5.0
- □ Includes support for BR, EDR 2 Mbps and 3 Mbps, eSCO, BLE, and LE 2 Mbps.
- □ Programmable TX Power up to 10.5 dBm
- □ Excellent receiver sensitivity (–94 dBm for BLE 1 Mbps)
- Microcontrolle
- □ Powerful Arm<sup>®</sup> Cortex<sup>®</sup>-M4 core with a maximum speed of 96 MHz
- □ Bluetooth stack in ROM allowing standalone operation without any external MCU
- □ 256-KB on-chip Secure Flash
- □ 176-KB on-chip RAM
- Bluetooth stack, Peripheral drivers, Security functions built into ROM (1 MB) allowing application to efficiently use onchip Flash
- □ AES-128 and True Random Number Generator (TRNG)
- □ Security functions in ROM including ECDSA signature verification
- □ Over-the-air (OTA) firmware updates
- Peripherals
- □ 17 GPIOs

# **Applications**

- Automotive
  - Car Access and Car Sharing
  - □ Keyless Entry
  - Passive Entry and Passive Start (PEPS)
  - □ Remote Parking
  - □ Wireless Diagnostics (OBD)
  - □ Sensors
  - □ Cable Replacement

- □ I2C, I2S, UART, and PCM interfaces
- □ Quad-SPI interfaces
- ☐ Auxiliary ADC with up to 14 analog channels
- ☐ General-purpose timers and PWM
- ☐ Real-time clock (RTC) and watchdog timers (WDT)
- Power Management
  - On-chip power-on reset (POR)
  - □ Integrated buck (DC-DC) and LDO regulators
  - □ On-chip software controlled power management unit
  - On-chip 32 kHz LPO with optional external 32 kHz crystal oscillator support
- Wi-Fi Coexistence
  - ☐ Global Coexistence Interface (GCI) for Cypress Wi-Fi parts
  - ☐ Serial Enhanced Coexistence Interface (SECI)
- WICED® Software Development Kit (SDK)
- OTA Firmware Update Support
- Grade-2 (-40 °C to +105 °C) Operation
- Package Types
  - □ 48-pin WQFN
  - □ RoHS compliant
- Industrial
  - □ Access Control
  - ☐ Asset Tracking
  - □ Factory Automation
  - □ Logistics Management
  - □ Sensors



# **Functional Block Diagram**





# **Contents**

| 1. Bluetooth Baseband Core             | 4  |
|----------------------------------------|----|
| 1.1 BQB and Regulatory Testing Support |    |
| 1.2 Wi-Fi Coexistence Support          | 4  |
| 2. Microprocessor Unit                 |    |
| 2.1 Main Crystal Oscillator            | 5  |
| 2.2 32 kHz Crystal Oscillator          |    |
| 2.3 Power Modes                        |    |
| 2.4 Watchdog                           | 7  |
| 2.5 Lockout Functionality              | 7  |
| 2.6 True Random Number Generator       | 7  |
| 3. Power On and External Reset         | 8  |
| 4. Power Management Unit               | 9  |
| 5. Integrated Radio Transceiver        | 10 |
| 5.1 Transmitter Path                   |    |
| 5.2 Receiver Path                      | 10 |
| 5.3 Local Oscillator                   |    |
| 6. Peripherals                         |    |
| 6.1 I2C Compatible Master              | 11 |
| 6.2 Serial Peripheral Interface        |    |
| 6.3 HCI UART Interface                 |    |
| 6.4 Peripheral UART Interface          | 11 |
| 6.5 GPIO Ports                         | 11 |
| 6.6 ADC                                | 12 |
| 6.7 PWM                                | 12 |
| 6.8 PDM Microphone                     | 13 |

| 6.9 I25 Interface                           | . 14 |
|---------------------------------------------|------|
| 6.10 PCM Interface                          | 15   |
| 7. Firmware                                 | 16   |
| 8. Pin Assignments and GPIOs                | 17   |
| 9. Ball Maps                                | 22   |
| 9.1 48-pin WQFN Pin Map                     | 22   |
| 10. Specifications                          | 23   |
| 10.1 Electrical Characteristics             | 23   |
| 10.2 Brown Out                              | 24   |
| 10.3 RF Specifications                      | 29   |
| 10.4 Timing and AC Characteristics          | 31   |
| 11. Package Information                     | 36   |
| 11.1 Package Thermal Characteristics        | 36   |
| 12. Packaging Diagrams                      | 37   |
| 12.1 48-Pin WQFN Package ·····              | 37   |
| 12.2 Tape Reel and Packaging Specifications | 38   |
| 13. Ordering Information                    | 39   |
| 14. Acronyms                                | 39   |
| Document History Page                       | 41   |
| Sales, Solutions, and Legal Information     | 42   |
| Worldwide Sales and Design Support          | 42   |
| Products                                    | 42   |
| PSoC® Solutions                             | 42   |
| Cypress Developer Community                 | 42   |
| Technical Support                           |      |



#### 1. Bluetooth Baseband Core

The Bluetooth Baseband Core (BBC) implements all of the time-critical functions required for high-performance Bluetooth operation. The BBC manages the buffering, segmentation, and routing of data for all ACL, SCO, eSCO, LE, and 2 Mbps LE connections. It prioritizes and schedules all RX/TX activities including adv, paging, scanning, and servicing of connections. In addition to these functions, it independently handles the host controller interface (HCI) including all commands, events, and data flowing over HCI. The core also handles symbol timing, forward error correction (FEC), header error control (HEC), cyclic redundancy check (CRC), authentication, data encryption/decryption, and data whitening/dewhitening.

Table 1 lists key BT features supported by the CYW89820.

Table 1. Key Bluetooth Features Supported By CYW89820

| Bluetooth 1.0              | Bluetooth 1.2                | Bluetooth 2.0               |
|----------------------------|------------------------------|-----------------------------|
| Basic Rate                 | Interlaced Scans             | EDR 2 Mbps and 3 Mbps       |
| SCO                        | Adaptive Frequency Hopping   | -                           |
| Paging and Inquiry         | eSCO                         | -                           |
| Page and Inquiry Scan      | -                            | -                           |
| Sniff                      | -                            | -                           |
| Bluetooth 2.1              | Bluetooth 3.0                | Bluetooth 4.0               |
| Secure Simple Pairing      | Unicast Connectionless Data  | Bluetooth Low Energy        |
| Enhanced Inquiry Response  | Enhanced Power Control       | -                           |
| Sniff Subrating            | eSCO -                       |                             |
| Bluetooth 4.1              | Bluetooth 4.2                | Bluetooth 5.0               |
| Low Duty Cycle Advertising | Data Packet Length Extension | LE 2 Mbps                   |
| Dual Mode                  | LE Secure Connection         | Slot Availability Mask      |
| LE Link Layer Topology     | Link Layer Privacy           | High Duty Cycle Advertising |

#### 1.1 BQB and Regulatory Testing Support

The CYW89820 fully supports Bluetooth Test Mode as described in Part I:1 of the Specification of the Bluetooth System v3.0. This includes the transmitter tests, normal and delayed loop back tests, and reduced hopping sequence.

In addition to the standard Bluetooth Test Mode, the CYW89820 also supports enhanced testing features to simplify RF debugging and qualification. These features include:

- Fixed frequency carrier wave (unmodulated) transmission
  - □ Simplifies some type-approval measurements (Japan)
  - $\ensuremath{\square}$  Aids in transmitter performance analysis
- Fixed frequency constant receiver mode
  - □ Receiver output directed to I/O pin
  - Allows for direct BER measurements using standard RF test equipment
  - Facilitates spurious emissions testing for receive mode
- Fixed frequency constant transmission
  - □ 8-bit fixed pattern or PRBS-9
  - $\ensuremath{\square}$  Enables modulated signal measurements with standard RF test equipment

#### 1.2 Wi-Fi Coexistence Support

The CYW89820 includes support for:

- Global Coexistence Interface for use with Cypress Wi-Fi parts
- Serial Enhanced Coexistence Interface (SECI) for use with SECI compatible Wi-Fi parts



# 2. Microprocessor Unit

The CYW89820 includes a Cortex M4 processor with 1 MB of program ROM, 160 KB of data RAM, 16 KB of patch RAM, and 256 KB of flash. The CM4 has a maximum speed of 96 MHz. The 256 KB of flash is supported by an 8 KB cache allowing direct code execution from flash at near maximum speed and low power consumption.

The CM4 runs all the BT layers as well as application code. The ROM includes LMAC, HCI, L2CAP, GATT, as well as other stack layers freeing up most of the flash for application usage.

A standard serial wire debug (SWD) interface provides debugging support. Refer to the Firmware section for details on the architecture and layers that are included in the ROM.

#### 2.1 Main Crystal Oscillator

The CYW89820 uses a 24 MHz crystal oscillator (XTAL).

The XTAL must have an accuracy of ±20 ppm as defined by the Bluetooth specification. Two external load capacitors are required to work with the crystal oscillator. The selection of the load capacitors is XTAL-dependent (see Figure 1).



Figure 1. Recommended Oscillator Configuration

**Table 2. Reference Crystal Electrical Specifications** 

| Parameter                    | Conditions                                     | Minimum | Typical     | Maximum | Unit |
|------------------------------|------------------------------------------------|---------|-------------|---------|------|
| Nominal Frequency            | _                                              | _       | 24.000      | _       | MHz  |
| Oscillation Mode             | _                                              |         | Fundamental |         | _    |
| Frequency Accuracy           | Includes operating temperature range and aging | _       | _           | ±20     | ppm  |
| Equivalent Series Resistance | -                                              | _       | _           | 60      | Ω    |
| Load Capacitance             | _                                              | _       | 8           | _       | pF   |
| Drive Level                  | _                                              | _       | _           | 200     | μW   |
| Shunt Capacitance            | _                                              | -       | -           | 2       | pF   |



#### 2.2 32 kHz Crystal Oscillator

The CYW89820 includes a 32 kHz oscillator to provide accurate timing during low power operations. Figure 2 shows the 32 kHz XTAL oscillator with external components and Table 3 lists the oscillator's characteristics. This oscillator can be operated with a 32 kHz or 32.768 kHz crystal oscillator or be driven with a clock input at similar frequency. The XTAL must have an accuracy of  $\pm 250$  ppm or better per the BT spec over temperature and including aging. The default component values are: R1 = 10 M $\Omega$  and C1 = C2 =  $\sim$ 6 pF. The values of C1 and C2 are used to fine-tune the oscillator.

C2

R1

32.768 kHz

XTAL

C1

Figure 2. 32 kHz Oscillator Block Diagram

**Table 3. XTAL Oscillator Characteristics** 

| Parameter              | Symbol              | Conditions                 | Minimum | Typical | Maximum | Unit |
|------------------------|---------------------|----------------------------|---------|---------|---------|------|
| Output Frequency       | F <sub>oscout</sub> | _                          | _       | 32.768  | _       | kHz  |
| Frequency Tolerance    | _                   | Over temperature and aging | -       | _       | 250     | ppm  |
| XTAL Drive Level       | P <sub>drv</sub>    | For crystal selection      | -       | _       | 0.5     | μW   |
| XTAL Series Resistance | R <sub>series</sub> | For crystal selection      | _       | _       | 70      | kΩ   |
| XTAL Shunt Capacitance | C <sub>shunt</sub>  | For crystal selection      | -       | -       | 2.2     | pF   |

#### 2.3 Power Modes

The CYW89820 supports the following HW power modes:

- Active Mode
- Idle Mode CPU is paused
- Sleep Mode all systems clocks idle except for LPO. The CYW89820 can wake up either after a programmed period of time has expired or if an external event is received via one of the GPIOs.
- PDS (Power Down Sleep) Mode radio powered down and digital core mostly powered down except for RAM, registers, and some core logic. CYW89820 can wake up either after a programmed period of time has expired or if an external event is received via one of the GPIO.
- ePDS (extended PDS) Mode this is an extension of the PDS Mode. In this mode, only the main RAM and ePDS control circuitry retains power. As in other modes, the CYW89820 can wake up either after a programmed period or upon receiving an external event.
- HIDOFF (Deep Sleep) Mode Core, radio, and regulators powered down. Only the LHL IO domain is powered. In this mode, the CYW89820 can be woken up either by an event on one of the GPIOs or after a certain amount of time has expired. After wakeup, the part will go through full FW initialization although it will retain enough information to determine that it came out of HID-Off and the event that caused the wake up.

Transition between power modes is handled by the on-chip firmware with host/application involvement. Refer to the Firmware section for more details.



#### 2.4 Watchdog

CYW89820 includes an onboard watchdog with a period of approx. 4 seconds. The watchdog generates an interrupt to the FW after 2 seconds of inactivity and resets the parts after 4 seconds.

#### 2.5 Lockout Functionality

The CYW89820 power up with JTAG and SWD access to flash and RAM is disabled. After reset, FW checks OCF for the presence of a security lockout field. If present, FW leaves JTAG and SWD Flash and RAM access disabled and also blocks any HCI commands from reading the raw contents of the RAM or Flash.

The security field can be programmed in the factory after all programming and testing has been done. Refer to the WICED documentation for details on how to enable this feature.

#### 2.6 True Random Number Generator

The CYW89820 includes a hardware TRNG. Applications can access the random number generator via the firmware driver. Refer to the WICED documentation for details.

Document Number: 002-25826 Rev. \*A Page 7 of 42



#### 3. Power On and External Reset

Figure 3 shows power on and reset timing of the CYW89820. After VBAT is applied and reset is inactive, the internal buck turns on, followed by the RF and Digital LDOs. Once the LDO outputs have stabilized, the PMU allows the digital core to come out of reset. As shown in the figure, external reset can be applied at any time subsequent to power up.

Figure 3. Reset Timing





# 4. Power Management Unit

Figure 4 shows the CYW89820 power management unit (PMU) block diagram. The CYW89820 includes an integrated buck regulator, a digital LDO for the digital core, and an RF LDO for the Radio. The PMU also includes a brownout detector which places the part in shutdown when input voltage is below a certain threshold.



Figure 4. Power Management Unit



# 5. Integrated Radio Transceiver

The CYW89820 has an integrated radio transceiver that has been designed to provide low power operation in the globally available 2.4 GHz unlicensed ISM band. It is fully compliant with Bluetooth Radio Specification 5.0 and meets or exceeds the requirements to provide the highest communication link quality of service.

#### 5.1 Transmitter Path

The CYW89820 features a fully integrated transmitter. The baseband transmit data is GFSK modulated in the 2.4 GHz ISM band.

#### **Digital Modulator**

The digital modulator performs the data modulation and filtering required for the GFSK signal. The fully digital modulator minimizes any frequency drift or anomalies in the modulation characteristics of the transmitted signal.

#### **Power Amplifier**

The CYW89820 has an integrated power amplifier (PA) that can transmit up to +10.5 dBm for class 1 operation.

#### 5.2 Receiver Path

The receiver path uses a low IF scheme to down-convert the received signal for demodulation in the digital demodulator and bit synchronizer. The receiver path provides a high degree of linearity, and an extended dynamic range to ensure reliable operation in the noisy 2.4 GHz ISM band. The front-end topology, which has built-in out-of-band attenuation, enables the CYW89820 to be used in most applications without off-chip filtering.

#### Digital Demodulator and Bit Synchronizer

The digital demodulator and bit synchronizer take the low-IF received signal and perform an optimal frequency tracking and bit synchronization algorithm.

#### **Receiver Signal Strength Indicator**

The radio portion of the CYW89820 provides a receiver signal strength indicator (RSSI) to the baseband. This enables the controller to take part in a Bluetooth power-controlled link by providing a metric of its own receiver signal strength to determine whether the transmitter should increase or decrease its output power.

#### 5.3 Local Oscillator

The local oscillator (LO) provides fast frequency hopping (1600 hops/second) across the band. The CYW89820 uses an internal loop filter.

Document Number: 002-25826 Rev. \*A Page 10 of 42



# 6. Peripherals

### 6.1 I<sup>2</sup>C Compatible Master

The CYW89820 provides a 2-pin  $I^2C$  compatible master interface to communicate with  $I^2C$  compatible peripherals. The  $I^2C$  compatible master supports the following clock speeds:

- 100 kHz
- 400 kHz
- 800 kHz (Not a standard I<sup>2</sup>C-compatible speed.)
- 1 MHz (Compatibility with high-speed I<sup>2</sup>C-compatible devices is not guaranteed.)

The I<sup>2</sup>C compatible master is capable for doing read, write, write followed by read, and read followed by write operations where read/write can be up to 64 bytes.

SCL and SDA lines can be routed to any of the P1-P37 GPIOs allowing for flexible system configuration. When used as SCL/SDA the GPIOs go into open drain mode and require an external pull-up for proper operation. BSC does not support multimaster capability or flexible wait-state insertion by either master or slave devices.

#### 6.2 Serial Peripheral Interface

The CYW89820 has two independent SPI interfaces. Both interfaces support single, dual, and Quad Mode SPI operations. Either interface can be a master or a slave. SPI1 has 1040-byte transmit and receive buffers (shared with UART) and SPI2 has 256-byte dedicated transmit and receive buffers. To support more flexibility for user applications, the CYW89820 has optional I/O ports that can be configured individually and separately for each functional pin.

SPI IO voltage depends on VDDO.

#### 6.3 HCI UART Interface

The CYW89820 includes a UART interface for factory programming as well as when operating as a BT HCI device in a system with an external host. The UART physical interface is a standard, 4-wire interface (RX, TX, RTS, and CTS) with adjustable baud rates from 115200 bps to 3 Mbps. Typical rates are 115200, 921600, 1500000, and 3,000,000 bps although intermediate speeds are also available. Support for changing the baud rate during normal HCI UART operation is included through a vendor-specific command. The CYW89820 UART operates correctly with the host UART as long as the combined baud rate error of the two devices is within ±5%. The UART interface CYW89820 has a 1040-byte receive FIFO and a 1040-byte transmit FIFO to support enhanced data rates. The interface supports the Bluetooth UART HCI (H4) specification. The default baud rate for H4 is 115.2 kbaud.

In HCI Mode, the CYW89820 can wake up the host as needed or allow the host to sleep via the HOST\_WAKE signal. The HOST WAKE signal can be enabled via a vendor specific command.

The FW UART driver allows applications to select different baud rates.

#### 6.4 Peripheral UART Interface

The CYW89820 has a second UART that may be used to interface to peripherals. Functionally, the peripheral UART is the same as the HCI UART except for 256 byte TX/RX FIFOs. The peripheral UART is accessed through the I/O ports, which can be configured individually and separately for each functional pin. The CYW89820 can map the peripheral UART to any LHL GPIO.

#### 6.5 GPIO Ports

The CYW89820 has 17 general purpose IOs labeled P1-P37. All GPIOs support the following:

- programmable pull-up/down of approx 45 kΩ
- input disable, allowing pins to be left floating or analog signals connected without risk of leakage
- source/sink 8 mA at 3.3V and 4 mA at 1.8V
- P26/P27/P28/P29 sink/source 16 mA at 3.3V and 8 mA at 1.8V

Most peripheral functions can be assigned to any GPIO. For details, see Table 5 and Table 6.



#### 6.6 ADC

The CYW89820 includes a  $\Sigma$ - $\Delta$  ADC designed for audio and DC measurements. The ADC can measure the voltage on 14 GPIO (P1, P9-14, P17-19, P28, P29, P32, P37). When used for analog inputs, the GPIOs must be placed in digital input disable mode to disconnect the digital circuit from the pin and avoid leakage. The internal bandgap reference has  $\pm 5\%$  accuracy without calibration. Calibration and digital correction schemes can be applied to reduce ADC absolute error and improve measurement accuracy in Direct Current (DC) Mode.

The application can access the ADC through the ADC driver included in the firmware.

#### 6.7 PWM

The CYW89820 has four internal PWMs, labeled PWM0-3.

- Each of the six PWM channels contains the following registers:
  - ☐ 16-bit initial value register (read/write)
  - ☐ 16-bit toggle register (read/write)
  - ☐ 16-bit PWM counter value register (read)
- PWM configuration register is shared among PWM0-3 (read/write). This 18-bit register is used:
  - ☐ To enable/disable each PWM channel
  - ☐ To select the clock of each PWM channel
  - □ To invert the output of each PWM channel. The application can access the PWM module through the FW driver.

Figure 5 shows the structure of one PWM channel.



Figure 5. PWM Block Diagram

#### 6.8 PDM Microphone

The CYW89820 accepts a  $\Sigma\Delta$ -based one-bit pulse density modulation (PDM) input stream and outputs filtered samples at either 8 kHz or 16 kHz sampling rates. The PDM signal derives from an external kit that can process analog microphone signals and generate digital signals. The PDM inputs share the filter path with the aux ADC. Two types of data rates can be supported:

- 8 kHz
- 16 kHz

The external digital microphone takes in a 2.4 MHz clock generated by the CYW89820 and outputs a PDM signal which is registered by the PDM interface with either the rising or falling edge of the 2.4 MHz clock selectable through a programmable control bit. The design can accommodate two simultaneous PDM input channels, so stereo voice is possible.



#### 6.9 I<sup>2</sup>S Interface

The CYW89820 supports a single I2S digital audio port with both master and slave modes. The I<sup>2</sup>S signals are:

■ I<sup>2</sup>S Clock: I<sup>2</sup>S SCK

■ I<sup>2</sup>S Word Select: I<sup>2</sup>S WS

■ I<sup>2</sup>S Data Out: I<sup>2</sup>S DO

■ I<sup>2</sup>S Data In: I<sup>2</sup>S DI

 $I^2S$  SCK and  $I^2S$  WS become outputs in master mode and inputs in slave mode, while  $I^2S$  DO always stays as an output. The channel word length is 16 bits and the data is justified so that the MSN of the left-channel data is aligned with the MSB of the  $I^2S$  bus, per  $I^2S$  Specifications. The MSB of each data word is transmitted one bit clock cycle after the  $I^2S$  WS transition, synchronous with the falling edge of bit clock. Left Channel data is transmitted when  $I^2S$  WS is low, and right-channel data is transmitted when  $I^2S$  WS is high. Data bits sent by the CYW89820 are synchronized with the falling edge of  $I^2S$  SCK and should be sampled by the receiver on the rising edge of the  $I^2S$  SCK.

The clock rate in master mode is either one of the following:

■ 48 kHz × 32 bits per frame = 1536 kHz

■ 48 kHz × 50 bits per frame = 2400 kHz

The master clock is generated from the reference clock using an N/M clock divider. In the slave mode, any clock rate is supported up to a maximum of 3.072 MHz.



#### 6.10 PCM Interface

The CYW89820 includes a PCM interface that can connect to linear PCM codec devices in master or slave mode. In master mode, the CYW89820 generates the PCM\_CLK and PCM\_SYNC signals. In slave mode, these signals are provided by another master on the PCM interface and are inputs to the CYW89820. The configuration of the PCM interface may be adjusted by the host through the use of vendor-specific HCl commands.

Note PCM interface shares HW with the I2S interface and only one can be used at any time.

#### 6.10.1 Slot Mapping

The CYW89820 supports up to three simultaneous full-duplex channels through the PCM Interface. These three channels are time-multiplexed onto the single PCM interface by using a time-slotting scheme where the 8 kHz or 16 kHz audio sample interval is divided into as many as 16 slots. The number of slots is dependent on the selected interface rate (128 kHz, 512 kHz, or 1024 kHz). The corresponding number of slots for these interface rate is 1, 2, 4, 8, and 16, respectively. Transmit and receive PCM data from an SCO channel is always mapped to the same slot. The PCM data output driver tristates its output on unused slots to allow other devices to share the same PCM interface signals. The data output driver tristates its output after the falling edge of the PCM clock during the last bit of the slot.

#### 6.10.2 Frame Synchronization

The CYW89820 supports both short- and long-frame synchronization in both master and slave modes. In short frame synchronization mode, the frame synchronization signal is an active-high pulse at the audio frame rate that is a single-bit period in width and is synchronized to the rising edge of the bit clock. The PCGM slave looks for a high on the falling edge of the bit clock and expects the first bit of the first slot to start at the next rising edge of the clock. In long-frame synchronization mode, the frame synchronization signal is again an active-high pulse at the audio frame rate; however, the duration is three bit periods and the pulse starts coincident with the first bit of the first slot.

#### 6.10.3 Data Formatting

The CYW89820 may be configured to generate and accept several different data formats. For conventional narrow band speech mode, the CYW89820 uses 13 of the 16 bits in each PCM frame. The location and order of these 13 bits can be configured to support various data formats on the PCM interface. The remaining three bits are ignored on the input and may be filled with 0s, 1s, a sign bit, or a programmed value on the output. The default format is 13-bit 2's complement data, left justified, and clocked MSB first.



#### 7. Firmware

The CYW89820 ROM firmware runs on a real time operating system and handles the programming and configuration of all on-chip hardware functions as well as the BT/LE baseband, LMAC, HCI, GATT, ATT, L2CAP, and SDP layers. The ROM also includes drivers for on-chip peripherals as well as handling on-chip power management functions including transitions between different power modes. The ROM also supports OTA firmware update.

The CYW89820 is fully supported by the Cypress WICED platform. WICED releases provide latest ROM patches, drivers, and sample applications allowing customized applications using the CYW89820 to be built quickly and efficiently.

Refer to the WICED documentation for details on the firmware architecture and how to write applications/profiles using the CYW89820.



# 8. Pin Assignments and GPIOs

This section addresses 48-pin WQFN pin assignment and general purpose IOs (GPIOs) for the CYW89820 device.

Table 4. 48-pin WQFN Pin Assignment

|                            | Pin Number |       | Power  |                                                                                 |
|----------------------------|------------|-------|--------|---------------------------------------------------------------------------------|
| Pin Name                   | WQFN-48    | I/O   | Domain | Description                                                                     |
| Baseband Supply            |            |       |        | ,                                                                               |
| VDDO1                      | 31         | I     | VDDO   | I/O pad power supply                                                            |
| VDDO2                      | 39,6       | Ι     | VDDO   | I/O pad power supply                                                            |
| VDDC                       | 8, 30, 41  | I/O   | VDDC   | Baseband core power supply.                                                     |
| RF Power Supply            |            |       |        |                                                                                 |
| IFVDD                      | 24         | I     | IFVDD  | IFPLL power supply                                                              |
| PLLVDD                     | 26         | Ι     | PLLVDD | RFPLL and crystal oscillator supply                                             |
| PAVDD                      | 22         | - 1   | PAVDD  | PA supply                                                                       |
| VCOVDD                     | 25         | I     | VCOVDD | VCO supply                                                                      |
| Onboard LDOs               |            |       |        | ,                                                                               |
| PALDO_VDDIN                | 17         | -     | _      | PA LDO input                                                                    |
| PALDO_VDDOUT               | 118        | 1     | -      | PA LDO output                                                                   |
| DIGLDO_VDDIN               | _          | Ι     | 1      | Internal digital LDO input                                                      |
| DIGLDO_VDDOUT              | 21         | 0     | -      | Internal digital LDO output                                                     |
| RFLDO_VDDIN                | _          | Ι     | -      | RF LDO input                                                                    |
| RFLDO_VDDOUT               | 19         | 0     | 1      | RF LDO output                                                                   |
| RFLDO_DIGLDO_<br>VDDIN     | 20         | I     | -      | Internal digital LDO and RF LDO input                                           |
| SR_PVDD                    | 15         | Ι     | -      | Core buck input                                                                 |
| SR_VLX                     | 14         | 0     | -      | Core buck output                                                                |
| PMU_AVDD                   | 16         | I     | -      | PMU supply                                                                      |
| Ground Pins <sup>[1]</sup> |            |       |        |                                                                                 |
| ADC_REFGND                 | _          | I     | AVSS   | Analog reference ground                                                         |
| VSSC                       | _          | Ι     | VSS    | Ground                                                                          |
| ADC_AVSS                   | _          | 1     | AVSS   | Analog ground                                                                   |
| MIC_AVSS                   | _          | I     | AVSS   | Microphone analog ground                                                        |
| ADC_AVSSC                  | _          | 1     | AVSS   | Analog ground                                                                   |
| PMU_AVSS                   | _          | I     | VSS    | PMU ground                                                                      |
| PLLVSS                     | _          | I     | VSS    | Ground                                                                          |
| PAVSS                      | _          | 1     | VSS    | Ground                                                                          |
| VCOVSS                     | _          | I     | VSS    | Ground                                                                          |
| SR_PVSS                    | _          | I     | VSS    | Ground                                                                          |
| IFVSS                      |            | I     | VSS    | Ground                                                                          |
| UART                       |            |       |        |                                                                                 |
| UART_CTS_N                 | 35         | I, PU | VDDO   | Clear to send (CTS) for HCI UART interface.<br>Leave unconnected if not used.   |
| UART_RTS_N                 | 34         | O, PU | VDDO   | Request to send (RTS) for HCI UART interface.<br>Leave unconnected if not used. |

#### Note

All grounds in WQFN package connected to ground paddle.



Table 4. 48-pin WQFN Pin Assignment (Cont.)

| _,        | Pin Number |       | Power  | <b>-</b>                                                                                                                                                                                                                                                                               |  |
|-----------|------------|-------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin Name  | WQFN-48    | I/O   | Domain | Description                                                                                                                                                                                                                                                                            |  |
| UART_RXD  | 32         | I     | VDDO   | UART serial input. Serial data input for the HCI UART interface.                                                                                                                                                                                                                       |  |
| UART_TXD  | 33         | O, PU | VDDO   | UART serial output. Serial data output for the HCI UART interface.                                                                                                                                                                                                                     |  |
| Crystal   | 1          | 1     |        |                                                                                                                                                                                                                                                                                        |  |
| XTALI     | 27         | I     | PLLVDD | Crystal oscillator input. See "The XTAL must have an accuracy of ±20 ppm as defined by the Bluetooth specification. Two external load capacitors are required to work with the crystal oscillator. The selection of the load capacitors is XTAL-dependent (see Figure 1)" for options. |  |
| XTALO     | 28         | 0     | PLLVDD | Crystal oscillator output                                                                                                                                                                                                                                                              |  |
| XTALI_32K | 38         | I     | VDDO   | Low-power oscillator input                                                                                                                                                                                                                                                             |  |
| XTALO_32K | 37         | 0     | VDDO   | Low-power oscillator output                                                                                                                                                                                                                                                            |  |
| CLK_REQ   | _          | 0     | N/A    | Used for shared-clock application                                                                                                                                                                                                                                                      |  |
| Other     | -          |       |        |                                                                                                                                                                                                                                                                                        |  |
| RF        | 23         | _     | _      | RF antenna port                                                                                                                                                                                                                                                                        |  |
| RST_N     | 12         | I     | VDDO   | Active-low system reset with internal pull-up resistor.                                                                                                                                                                                                                                |  |
| JTAG_SEL  | 13         | _     | _      | ARM JTAG debug mode control. Connect to GND for all applications.                                                                                                                                                                                                                      |  |
| GPIOs     | - 1        |       |        |                                                                                                                                                                                                                                                                                        |  |
| HOST_WAKE | 29         | 0     | VDDO   | A signal from the CYW89820 device to the host indicating that the Bluetooth device requires attention.                                                                                                                                                                                 |  |
| P1        | 5          | 1/0   | VDDO   | ■ GPIO: P1 ■ Keyboard scan input (row): KSI1 ■ A/D converter input 28 ■ Peripheral UART: puart_rts ■ SPI_1: MISO (slave only) ■ UART1_RXD ■ Supermux I/O functions as defined in Table 5 and Table 6.                                                                                  |  |
| P2        | 40         | I/O   | VDDO   | ■ GPIO: P2<br>■ Keyboard defined in Table 5 and Table 6.                                                                                                                                                                                                                               |  |
| P4        | 42         | I/O   | VDDO   | ■ GPIO: P4 ■ Keyboard scan input (row): KSI4 ■ Quadrature: QDY0 ■ SPI_1: MOSI (master only) ■ Supermux I/O functions as defined in Table 5 and Table 6.                                                                                                                                |  |
| P6        | 43         | I/O   | VDDO   | ■ GPIO: P6 ■ Keyboard scan input (row): KSI6 ■ Quadrature: QDZ0 ■ Peripheral UART: puart_rts ■ PWM2 ■ Triac control 1 ■ Supermux I/O functions as defined in Table 5 and Table 6.                                                                                                      |  |
| P9        | 46         | I/O   | VDDO   | ■ GPIO: P9 ■ Keyboard scan output (column): KSO1 ■ A/D converter input 26 ■ External T/R switch control: tx_pd ■ Supermux I/O functions as defined in Table 5 and Table 6.                                                                                                             |  |
| P10       | 47         | I/O   | VDDO   | ■ GPIO: P10 ■ Keyboard scan output (column): KSO2 ■ A/D converter input 25 ■ External PA ramp control: PA_Ramp ■ Supermux I/O functions as defined in Table 5 and Table 6.                                                                                                             |  |



Table 4. 48-pin WQFN Pin Assignment (Cont.)

|          | Pin Number |     | Power  |                                                                                                                                                                                                                           |
|----------|------------|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name | WQFN-48    | I/O | Domain | Description                                                                                                                                                                                                               |
| P11      | 48         | I/O | VDDO   | ■ GPIO: P11 ■ Keyboard scan output (column): KSO3 ■ A/D converter input 24 ■ Supermux I/O functions as defined in Table 5 and Table 6.                                                                                    |
| P12      | 1          | I/O | VDDO   | ■ GPIO: P12 ■ Keyboard scan output (column): KSO4 ■ A/D converter input 23 ■ Supermux I/O functions as defined in Table 5 and Table 6.                                                                                    |
| P13      | 2          | I/O | VDDO   | ■ GPIO: P13 ■ Keyboard scan output (column): KSO5 ■ A/D converter input 22 ■ PWM3 ■ Triac control 3 ■ Supermux I/O functions as defined in Table 5 and Table 6.                                                           |
| P14      | 44         | I/O | VDDO   | ■ GPIO: P14 ■ Keyboard scan output (column): KSO6 ■ A/D converter input 21 ■ PWM2 ■ Triac control 4 ■ Supermux I/O functions as defined in Table 5 and Table 6.                                                           |
| P17      | 45         | I/O | VDDO   | ■ GPIO: P17 ■ Keyboard scan output (column): KSO9 ■ A/D converter input 18 ■ Supermux I/O functions as defined in Table 5 and Table 6.                                                                                    |
| P26      | 9          | I/O | VDDO   | ■ GPIO: P26 ■ Keyboard scan output (column): KSO18 ■ PWM0 ■ SPI_1: SPI_CS (slave only) ■ Optical control output: QOC0 ■ Triac control 1 ■ Current: 16 mA sink ■ Supermux I/O functions as defined in Table 5 and Table 6. |
| P27      | 10         | I/O | VDDO   | ■ GPIO: P27 ■ Keyboard scan output (column): KSO19 ■ PWM1 ■ SPI_1: MOSI (master only) ■ Optical control output: QOC1 ■ Triac control 2 ■ Current: 16 mA sink ■ Supermux I/O functions as defined in Table 5 and Table 6.  |
| P28      | 3          | I/O | VDDO   | ■ GPIO: P28 ■ PWM2 ■ SCL3 (master and slave) ■ Optical control output: QOC2 ■ A/D converter input 11 ■ Current: 16 mA sink ■ Supermux I/O functions as defined in Table 5 and Table 6.                                    |
| P29      | 4          | I/O | VDDO   | ■ GPIO: P29 ■ PWM3 ■ SDA3 (master and slave) ■ Optical control output: QOC3 ■ A/D converter input 10 ■ Current: 16 mA sink ■ Supermux I/O functions as defined in Table 5 and Table 6.                                    |



Table 4. 48-pin WQFN Pin Assignment (Cont.)

| Pin Name    | Pin Number | I/O | Power  | Description                                                                                                                                                                              |  |
|-------------|------------|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pili Naille | WQFN-48    | 1/0 | Domain |                                                                                                                                                                                          |  |
| P32         | 11         | I/O | VDDO   | ■ GPIO: P32 ■ A/D converter input 7 ■ Quadrature: QDX0 ■ Auxiliary clock output: ACLK0 ■ Peripheral UART: puart_tx ■ Supermux I/O functions as defined in Table 5 and Table 6.           |  |
| P37         | 7          | I/O | VDDO   | ■ GPIO: P37 ■ A/D converter input 2 ■ Quadrature: QDZ1 ■ SPI_1: MISO (slave only) ■ Auxiliary clock output: ACLK1 ■ BSC: SCL ■ Supermux I/O functions as defined in Table 5 and Table 6. |  |

**Table 5. GPIO Supermux Input Functions** 

| Input           |
|-----------------|
| SWDCK           |
| SWDIO           |
| spiffy1_clk[s]  |
| spiffy1_cs[s]   |
| spiffy1_mosi[s] |
| spiffy1_miso[m] |
| spiffy1_io2     |
| spiffy1_io3     |
| spiffy1_int[s]  |
| spiffy2_clk[s]  |
| spiffy2_cs[s]   |
| spiffy2_mosi[s] |
| spiffy2_miso[m] |
| spiffy2_io2     |
| spiffy2_io3     |

Table 5. GPIO Supermux Input Functions (Cont.)

| Input          |
|----------------|
| spiffy2_int[s] |
| puart_rx       |
| puart_cts_n    |
| SCL            |
| SDA            |
| SCL2           |
| SDA2           |
| PCM_IN         |
| PCM_CLK        |
| PCM_SYNC       |
| I2S_DI         |
| I2S_WS         |
| I2S_CLK        |
| PDM_IN_Ch_1    |
| PDM_IN_Ch 2    |



**Table 6. GPIO Supermux Output Functions** 

| Output                                    |
|-------------------------------------------|
| do_P# (data out of GPIO. For example: P0) |
| do_PCM_IN                                 |
| do_PCM_OUT                                |
| do_PCM_CLK                                |
| do_PCM_SYNC                               |
| do_l2S_DO                                 |
| do_l2S_DI                                 |
| do_I2S_WS                                 |
| do_I2S_CLK                                |
| do_CLK_REQ                                |
| IR_TX                                     |
| kso0                                      |
| kso1                                      |
| kso2                                      |
| kso3                                      |
| kso4                                      |
| kso5                                      |
| kso6                                      |
| kso7                                      |
| kso8                                      |
| kso9                                      |
| kso10                                     |
| kso11                                     |
| kso12                                     |
| kso13                                     |
| kso14                                     |
| kso15                                     |
| kso16                                     |
| kso17                                     |
| kso18                                     |

Table 6. GPIO Supermux Output Functions (Cont.)

| Output                    |
|---------------------------|
| kso19                     |
| do_P# ^ pwm0              |
| do_P# ^ pwm1              |
| do_P# ^ pwm2              |
| do_P# ^ pwm3              |
| do_P# ^ pwm4              |
| do_P# ^ pwm5              |
| aclk0                     |
| aclk1                     |
| HID_OFF                   |
| pa_ramp                   |
| tx_pd                     |
| ~tx_pd                    |
| SWDIO                     |
| SDA2                      |
| SCL2                      |
| puart_tx (uart2_tx)       |
| puart_rts_n (uart2_rts_n) |
| spiffy1_CLK               |
| spiffy1_CS                |
| spiffy1_MOSI              |
| spiffy1_MISO              |
| spiffy1_IO2               |
| spiffy1_IO3               |
| spiffy2_CLK               |
| spiffy2_CS                |
| spiffy2_MOSI              |
| spiffy2_MISO              |
| spiffy2_IO2               |
| spiffy2_IO3               |



# 9. Ball Maps

#### 9.1 48-pin WQFN Pin Map

The CYW89820 48-pin WQFN package is shown in Figure 7.

Figure 6. 48-pin WQFN Pin Map





# 10. Specifications

#### 10.1 Electrical Characteristics

**Caution!** The absolute maximum ratings in Table 7 indicate levels where permanent damage to the device can occur, even if these limits are exceeded for only a brief duration. Functional operation is not guaranteed under these conditions. Operation at absolute maximum conditions for extended periods can adversely affect long-term reliability of the device.

**Table 7. Absolute Maximum Ratings** 

| Requirement Parameter        |      | Specification |       | Unit  |
|------------------------------|------|---------------|-------|-------|
| Requirement Parameter        | Min. | Nom.          | Max.  | Oilit |
| Maximum Junction Temperature | _    | _             | 125   | °C    |
| VDDO1/VDDO2                  | -0.5 | _             | 3.795 |       |
| IFVDD/PLLVDD/VCOVDD/VDDC     | -0.5 | _             | 1.38  |       |
| PMUAVDD/SR_PVDD              | -0.5 | _             | 3.795 | V     |
| DIGLDO_VDDIN                 | -0.5 | _             | 1.65  |       |
| RFLDO_VDDIN                  | -0.5 | _             | 1.65  |       |
| PALDO_VDDIN                  | -0.5 | _             | 3.79  |       |

#### Table 8. ESD/Latchup

| Paguirament Parameter |       | Unit |      |       |
|-----------------------|-------|------|------|-------|
| Requirement Parameter | Min.  | Nom. | Max. | Oilit |
| ESD Tolerance HBM     | -2000 | _    | 2000 | V     |
| ESD Tolerance CDM     | -500  | _    | 500  | V     |
| Latch-up              | _     | 200  | _    | mA    |

#### **Table 9. Environmental Ratings**

| Characteristic        | Value       | Unit |
|-----------------------|-------------|------|
| Operating Temperature | -40 to +105 | °C   |
| Storage Temperature   | -40 to +150 | C    |



**Table 10. Recommended Operating Conditions** 

| Downworten                 |                      | Specification |      | I I mit |
|----------------------------|----------------------|---------------|------|---------|
| Parameter                  | Min.                 | Тур.          | Max. | Unit    |
| VDDC                       | 1.045 <sup>[2]</sup> | 1.2           | 1.26 |         |
| IFVDD <sup>[4]</sup>       | 1.14                 | 1.2           | 1.26 |         |
| PLLVDD <sup>[4]</sup>      | 1.14                 | 1.2           | 1.26 |         |
| VCOVDD <sup>[4]</sup>      | 1.14                 | 1.2           | 1.26 | V       |
| PAVDD <sup>[4]</sup>       | 1.14                 | 1.2           | 1.26 |         |
| VDDO1 <sup>[3]</sup>       | 1.71                 | 3.0           | 3.63 |         |
| VDDO2 <sup>[3]</sup>       | 1.71                 | 3.0           | 3.63 |         |
| PMU_AVDD                   | 1.71                 | 3.0           | 3.63 |         |
| SR_PVDD                    | 1.71                 | 3.0           | 3.63 | V       |
| RFLDO_VDDIN                | 1.26                 | 1.26          | 1.38 | v       |
| DIGLDO_VDDIN               | 1.26                 | 1.26          | 1.38 |         |
| PALDO_VDDIN <sup>[4]</sup> | 2.6                  | 3.3           | 3.63 |         |

#### Note

- 2. 1.14V for >48 MHz operation.
- 3. VDDO1 must be equal to VDDO2. Recommend that these be provided from the same source.
- IFVDD, PLLVDD, VCOVDD, and PAVDD must all be equal. Recommend providing from the same supply.PAVDD\_VDDIN min. must be greater than V<sub>out</sub> + 100 mV under max. load current

#### 10.2 Brown Out

The CYW89820 uses an onboard low voltage detector to shut down the part when supply voltage (VDDBAT3V) drops below the operating range.

Table 11. Shutdown Voltage

| Doromotor         |      | Specification |      |      |  |  |
|-------------------|------|---------------|------|------|--|--|
| Parameter         | Min. | Тур.          | Max. | Unit |  |  |
| V <sub>SHUT</sub> | 1.54 | 1.62          | 1.7  | V    |  |  |

#### 10.2.1 Core Buck Regulator

Table 12. Core Buck Regulator

| Parameter               | Conditions                                                                                                                            | Min.     | Тур.                    | Max.     | Unit   |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----------|-------------------------|----------|--------|
| Input Supply, VBAT      | DC Range                                                                                                                              | 1.71     | 3.0                     | 3.63     | V      |
| Output Current          | Active Mode                                                                                                                           | _        | < 60                    | 100      | m 1    |
| Output Current          | PDS Mode                                                                                                                              | _        | < 60                    | 70       | mA     |
| Output Voltage          | Active Mode                                                                                                                           | 1.1      | 1.26                    | 1.4      |        |
|                         | PDS Mode, 40 mV min regulation window.                                                                                                | 0.76     | 0.94 Avg<br>(0.92-0.96) | 1.4      | V      |
| Output Voltage Accuracy | Active Mode, includes line and load regulation. Before trim: After trim:                                                              | -4<br>-2 | -                       | +4<br>+2 | %<br>% |
| Ripple Voltage          | Active Mode 2.2 $\mu$ H $\pm$ 25% inductor, DCR = 114 m $\Omega$ $\pm$ 20% 4.7 $\mu$ F $\pm$ 10% capacitor, Total ESR < 20 m $\Omega$ | _        | 3                       | _        | mV     |
|                         | PDS Mode                                                                                                                              | 40       | 40                      | -        |        |

#### Note

<sup>5.</sup> Minimum values represent minimums after derating due to tolerance, temperature, and voltage effects.



#### Table 12. Core Buck Regulator (Cont.)

| Parameter                          | Conditions                                                   | Min.               | Тур. | Max. | Unit |
|------------------------------------|--------------------------------------------------------------|--------------------|------|------|------|
| Output Inductor, L                 |                                                              | 1.6 <sup>[5]</sup> | 2.2  | _    | μH   |
| Output Capacitor, C <sub>OUT</sub> | Refer to the Recommended Component section for more details. | 3.0 <sup>[5]</sup> | 4.7  | _    | μF   |
| Input Capacitor, C <sub>IN</sub>   |                                                              | 4.0 <sup>[5]</sup> | 10   | _    | μг   |
| Input Supply Voltage Ramp<br>Time  | 0 to 3.3V                                                    | 40                 | 1    | -    | μs   |

#### Note

<sup>5.</sup> Minimum values represent minimums after derating due to tolerance, temperature, and voltage effects.



#### 10.2.2 Recommended Component

**Table 13. Recommended Component** 

| Parameter                                   | Conditions                                                                                      | Min. | Тур. | Max. | Unit |
|---------------------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|
| External inductor, L                        | 2.2 $\mu$ H ±25%, DCR = 114 m $\Omega$ ±20%, ACR < 1 $\Omega$ (for frequency < 1 MHz)           | _    | 2.2  | _    | μH   |
| External output capacitor, C <sub>OUT</sub> | 1 $\mu$ F ±10%, 6.3V, 0603 inch, X5R, MLCC capacitor +board total-ESR < 20 m $\Omega$           | 0.7  | 1    | 1.1  |      |
| External input capacitor, C <sub>IN</sub>   | For SR_VDDBAT pin Ceramic, X5R, 0402, ESR < 30 m $\Omega$ at 4 MHz, +/-20%, 6.3V, 4.7 $\mu$ F   | _    | 10   | _    | μF   |
| External input capacitor                    | Only use an external input capacitor at VDD_DIGLDO pin if it is not supplied from CBUCK output. | _    | 1    | 2.2  |      |

#### 10.2.3 Digital LDO

Table 14. Digital LDO

| Parameter                               | Condition                                                                                                                       | Min                      | Тур  | Max   | Unit     |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|-------|----------|
| Input Supply, DIGLDO_VDDIN              | Min must be met for correct operation                                                                                           | V <sub>OUT</sub> + 20 mV | 1.26 | 1.4   | V        |
|                                         | Range                                                                                                                           | 0.9                      | 1.2  | 1.275 | V        |
| Output Voltage, DIGLDO_VDDOUT           | Step                                                                                                                            | _                        | 25   | -     | mV       |
|                                         | Accuracy after trimming                                                                                                         | -2                       | -    | +2    | %        |
| Dropout Voltage                         | At max load current                                                                                                             | _                        | -    | 20    | mV       |
| Output Current                          | DC Load                                                                                                                         | 0.075                    | 40   | 60    | mA       |
| Quiescent Current                       | At T ≤ 85 °C, V <sub>IN</sub> = 1.4V                                                                                            | _                        | -    | 40    | μA       |
| Output Load Capacitor, C <sub>OUT</sub> | Total trace + cap ESR must be < 80 mΩ                                                                                           | 1.55 <sup>[6]</sup>      | 2.2  | _     | μF       |
| Line Regulation                         | 1.235V ≤ V <sub>IN</sub> ≤ 1.4V                                                                                                 | _                        | 5    | 10    | mV/V     |
| Load Regulation                         | $V_{OUT} = 1.2V$ , $V_{IN} = 1.26V$ , 1 mA $\leq I_{OUT} \leq 25$ mA                                                            | _                        | -    | 0.44  | mV/mA    |
| Load Step Error                         | $I_{OUT}$ step 1 mA $\leftrightarrow$ 20 mA @ 1 $\mu$ s rise/fall, $C_{OUT}$ = 2.2 $\mu$ F, $V_{IN}$ = 1.235V, $V_{OUT}$ = 1.2V | -24                      | -    | +24   | mV       |
| Lookaga Current                         | Power down Mode, V <sub>IN</sub> = 1.4V, Temp = 25 °C                                                                           | _                        | -    | 50    | nA       |
| Leakage Current                         | Power down Mode, V <sub>IN</sub> = 1.4V, Temp = 125 °C                                                                          | _                        | 1    | 2     | μA       |
| In-rush Current                         | C <sub>OUT</sub> = 2.2 μF, V <sub>IN</sub> = 1.4V, V <sub>OUT</sub> = 1.2V                                                      | _                        | -    | 100   | mA       |
| LDO Turn On Time                        | $C_{OUT}$ = 2.2 $\mu$ F, $V_{IN}$ = 1.4V, $V_{OUT}$ = 1.2V, $I_{OUT}$ = 20 mA                                                   | _                        | -    | 120   | μS       |
| PSRR                                    | $C_{OUT}$ = 2.2 $\mu$ F, 1.235V $\leq$ $V_{IN}$ $\leq$ 1.4V, $V_{OUT}$ = 1.2V, $I_{OUT}$ = 20 mA f = 1 kHz f = 100 kHz          | 25<br>13                 | _    | _     | dB<br>dB |

#### Note

# 10.2.4 Recommended Component

**Table 15. Recommended Component** 

| Parameter                | Conditions                                                                                      | Min. | Тур. | Max. | Unit |
|--------------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|
| External input capacitor | Only use an external input capacitor at VDD_DIGLDO pin if it is not supplied from CBUCK output. | ı    | 1    | 2.2  | μF   |

<sup>6.</sup> Minimum values represent minimums after derating due to tolerance, temperature, and voltage effects.



#### 10.2.5 RF LDO

Table 16. RF LDO

| Parameter                               | Conditions                                                                                                                             | Min.                     | Тур. | Max.     | Unit           |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|----------|----------------|
| Input Supply, RFLDO_VDDIN               | Min must be met for correct operation                                                                                                  | V <sub>OUT</sub> + 20 mV | 1.26 | 1.4      | V              |
|                                         | Range                                                                                                                                  | 1.1                      | 1.2  | 1.275    | V              |
| Output Voltage, RFLDO_VDDOUT            | Step                                                                                                                                   | -                        | 25   | _        | mV             |
|                                         | Accuracy after trimming                                                                                                                | -2                       | _    | +2       | %              |
| Dropout Voltage                         | At max load current                                                                                                                    | _                        | _    | 20       | mV             |
| Output Current                          | DC Load                                                                                                                                | 0.075                    | 20   | 60       | mA             |
| Quiescent Current                       | At T ≤ 85 °C, V <sub>IN</sub> = 1.4V                                                                                                   | _                        | _    | 40       | μΑ             |
| Output Load Capacitor, C <sub>OUT</sub> | Total trace + cap ESR must be < 80 mΩ                                                                                                  | 1.55 <sup>[7]</sup>      | 2.2  | _        | μF             |
| Line Regulation                         | 1.235V ≤ V <sub>IN</sub> ≤ 1.4V                                                                                                        | -                        | 5    | 10       | mV/V           |
| Load Regulation                         | $V_{OUT} = 1.2V$ , $V_{IN} = 1.26V$ , 1 mA $\leq I_{OUT} \leq 25$ mA                                                                   | _                        | _    | 0.44     | mV/mA          |
| Load Step Error                         | $I_{OUT}$ step 1 mA $\leftrightarrow$ 20 mA @ 1 µs rise/fall,<br>$C_{OUT}$ = 2.2 µF, $V_{IN}$ = 1.235V, $V_{OUT}$ = 1.2V               | -24                      | -    | +24      | mV             |
| Lackage Current                         | Power down Mode, V <sub>IN</sub> = 1.4V, Temp = 25 °C                                                                                  | _                        | _    | 50       | nA             |
| Leakage Current                         | Power down Mode, V <sub>IN</sub> = 1.4V, Temp = 125 °C                                                                                 | _                        | _    | 2        | μΑ             |
| In-rush Current                         | C <sub>OUT</sub> = 2.2 μF, V <sub>IN</sub> = 1.4V, V <sub>OUT</sub> = 1.2V                                                             | _                        | _    | 100      | mA             |
| LDO Turn On Time                        | $C_{OUT} = 2.2 \mu F$ , $V_{IN} = 1.4 V$ , $V_{OUT} = 1.2 V$ , $I_{OUT} = 20 mA$                                                       | _                        | _    | 120      | μs             |
| PSRR                                    | $C_{OUT}$ = 2.2 µF, 1.235V $\leq$ V <sub>IN</sub> $\leq$ 1.4V, V <sub>OUT</sub> = 1.2V, I <sub>OUT</sub> = 20 mA f = 1 kHz f = 100 kHz | 25<br>13                 | -    | -        | dB<br>dB       |
| Noise                                   | $C_{OUT}$ = 2.2 µF, $V_{IN}$ = 1.235V, $V_{OUT}$ = 1.2V, $I_{OUT}$ = 20 mA f = 30 kHz f = 100 kHz                                      | _                        | _    | 80<br>70 | nV√Hz<br>nV√Hz |

#### Note

#### 10.2.6 Recommended Component

Table 17. Recommended Component

| Parameter                     | Conditions                                                                                      | Min. | Тур. | Max. | Unit |
|-------------------------------|-------------------------------------------------------------------------------------------------|------|------|------|------|
| External output capacitor, Co | Total ESR (trace/cap): 5 m–240 mΩ                                                               | 0.5  | 2.2  | 4.7  |      |
| External input capacitor      | Only use an external input capacitor at VDD_DIGLDO pin if it is not supplied from CBUCK output. | _    | 1    | 2.2  | μF   |

Minimum values represent minimums after derating due to tolerance, temperature, and voltage effects.



#### 10.2.7 Digital I/O Characteristics

Table 18. Digital I/O Characteristics

| Characteristics                                           | Symbol          | Minimum     | Typical | Maximum | Unit |
|-----------------------------------------------------------|-----------------|-------------|---------|---------|------|
| Input low voltage (VDDO = 3V)                             | V <sub>IL</sub> | _           | _       | 0.8     |      |
| Input high voltage (VDDO = 3V)                            | $V_{IH}$        | 2.4         | -       | _       |      |
| Input low voltage (VDDO = 1.8V)                           | V <sub>IL</sub> | _           | _       | 0.4     | V    |
| Input high voltage (VDDO = 1.8V)                          | V <sub>IH</sub> | 1.4         | _       | _       | V    |
| Output low voltage                                        | V <sub>OL</sub> | _           | _       | 0.4     |      |
| Output high voltage                                       | V <sub>OH</sub> | VDDO - 0.4V | _       | _       |      |
| Input low current                                         | I <sub>IL</sub> | _           | _       | 1.0     |      |
| Input high current                                        | I <sub>IH</sub> | _           | _       | 1.0     | μΑ   |
| Output low current (VDDO = 3V, V <sub>OL</sub> = 0.4V)    | I <sub>OL</sub> | _           | _       | 4.0     |      |
| Output low current (VDDO = 3V, V <sub>OL</sub> = 1.8V)    | I <sub>OL</sub> | _           | _       | 2.0     | m Λ  |
| Output high current (VDDO = 3V, V <sub>OH</sub> = 2.6V)   | I <sub>OH</sub> | _           | _       | 8.0     | mA   |
| Output high current (VDDO = 1.8V, V <sub>OH</sub> = 1.4V) | I <sub>OH</sub> | _           | _       | 4.0     |      |
| Input capacitance                                         | C <sub>IN</sub> | _           | _       | 0.4     | pF   |

#### 10.2.8 Current Consumption

Table 19 provides the current consumption measurements taken at input of LDOIN and VDDIO combined (LDOIN = VDDIO = 3.0V).

**Table 19. Current Consumption** 

| Operational Mode | Conditions               | Typical | Unit |
|------------------|--------------------------|---------|------|
| HCI              | 48 MHz with Pause        | TBD     |      |
| ПСІ              | 48 MHz without Pause     | TBD     |      |
| RX               | Continuous RX            | 5.9     | mA   |
| TX               | Continuous TX - 10.5 dBm | 22.0    |      |
| PDS              | -                        | 16.5    |      |
| ePDS             | All RAM retained         | 11.5    | μΑ   |
| HID-Off (SDS)    | 32 kHz XTAL on           | 1.75    |      |



#### 10.3 RF Specifications

Note Table 20 and Table 21 apply to single-ended industrial temperatures. Unused inputs are left open.

#### Table 20. BR/EDR - Receiver RF Specifications

| Parameter Mode and Conditions              |                                        | Min   | Тур                  | Max   | Unit |
|--------------------------------------------|----------------------------------------|-------|----------------------|-------|------|
| Receiver Section                           |                                        |       |                      |       | •    |
| Frequency range                            | _                                      | 2402  | _                    | 2480  | MHz  |
|                                            | GFSK, BDR GFSK 0.1% BER, 1 Mbps        | _     | -90.5 <sup>[8]</sup> | -     | dBm  |
| RX sensitivity                             | EDR 2M                                 | _     | -93.5                | -     | -ID  |
|                                            | EDR 3M                                 | _     | -87                  | -     | dB   |
| Maximum input                              | _                                      | -20   | _                    | -     | dBm  |
| Interference Performance                   |                                        | 1     |                      |       |      |
| C/I cochannel                              | GFSK, BDR GFSK 0.1% BER <sup>[9]</sup> | 11.0  | _                    | _     |      |
| C/I 1 MHz adjacent channel                 | GFSK, BDR GFSK 0.1% BER <sup>[9]</sup> | 0.0   | _                    | ı     |      |
| C/I 2 MHz adjacent channel                 | GFSK, BDR GFSK 0.1% BER <sup>[9]</sup> | -30.0 | _                    | -     | -ID  |
| C/I ≥ 3 MHz adjacent channel               | GFSK, BDR GFSK 0.1% BER <sup>[9]</sup> | -40.0 | _                    | ı     | dB   |
| C/I image channel                          | GFSK, BDR GFSK 0.1% BER <sup>[9]</sup> | -9.0  | _                    | ı     |      |
| C/I 1 MHz adjacent to image channel        | GFSK, BDR GFSK 0.1% BER <sup>[9]</sup> | -20.0 | _                    | -     |      |
| Out-of-Band Blocking Performance           | (CW) <sup>[10]</sup>                   | 1     | II.                  |       | II.  |
| 30 MHz to 2000 MHz                         | BDR GFSK 0.1% BER                      | _     | -10.0                | _     |      |
| 2000 MHz to 2399 MHz                       | BDR GFSK 0.1% BER                      | _     | -27                  | -     | 4D   |
| 2498 MHz to 3000 MHz                       | BDR GFSK 0.1% BER                      | _     | -27                  | -     | dBm  |
| 3000 MHz to 12.75 GHz                      | BDR GFSK 0.1% BER                      | _     | -10.0                | -     |      |
| Intermodulation Performance <sup>[9]</sup> |                                        | 1     |                      |       |      |
| BT, interferer signal level                | BDR GFSK 0.1% BER                      | _     | _                    | -39.0 | dBm  |
| Spurious Emissions                         |                                        |       |                      |       |      |
| 30 MHz to 1 GHz                            | _                                      | _     | _                    | -57.0 | dBm  |
| 1 GHz to 12.75 GHz                         | -                                      | _     | _                    | -55.0 | ubm  |

#### Notes

<sup>8.</sup> The receiver sensitivity is measured at BER of 0.1% on the device interface with dirty TX Off.

9. Desired signal is 10 dB above the reference sensitivity level (defined as –70 dBm).

10. Desired signal is 3 dB above the reference sensitivity level (defined as –70 dBm).

11. Desired signal is –64 dBm Bluetooth-modulated signal, interferer 1 is –39 dBm sine wave at frequency f1, interferer 2 is –39 dBm Bluetooth-modulated signal at frequency f2, f0 = 2 \* f1 – f2, and |f2 – f1| = n \* 1 MHz, where n = 3, 4, or 5. For the typical case, n = 4.



Table 21. BR/EDR - Transmitter RF Specifications

| Parameter                                                | Min        | Тур  | Max   | Unit      |
|----------------------------------------------------------|------------|------|-------|-----------|
| Transmitter Section                                      |            |      |       |           |
| Frequency range                                          | 2402       | _    | 2480  | MHz       |
| Class 2: BR TX power                                     | _          | 10.5 | _     | dBm       |
| Class 2: EDR 2M and 3M TX power                          | _          | 4.0  | -     | ФП        |
| 20 dB bandwidth                                          | _          | 930  | 1000  | kHz       |
| Adjacent Channel Power                                   |            |      |       |           |
| M-N =2                                                   | _          | _    | -20   | dBm       |
| $ M-N  \ge 3$                                            | _          | -    | -40   | чын       |
| Out-of-Band Spurious Emission                            |            |      |       |           |
| 30 MHz to 1 GHz                                          | _          | _    | -36.0 |           |
| 1 GHz to 12.75 GHz                                       | _          | -    | -30.0 | dBm       |
| 1.8 GHz to 1.9 GHz                                       | _          | _    | -47.0 | dbiii     |
| 5.15 GHz to 5.3 GHz                                      | _          | _    | -47.0 |           |
| LO Performance                                           |            |      |       |           |
| Initial carrier frequency tolerance                      | <b>-75</b> | _    | +75   | kHz       |
| Frequency Drift                                          |            |      |       |           |
| DH1 packet                                               | -25        | _    | +25   |           |
| DH3 packet                                               | -40        | -    | +40   | kHz       |
| DH5 packet                                               | -40        | _    | +40   |           |
| Drift rate                                               | -20        | _    | 20    | kHz/50 μs |
| Frequency Deviation                                      |            |      |       |           |
| Average deviation in payload (sequence used is 00001111) | 140        | _    | 175   | kHz       |
| Maximum deviation in payload (sequence used is 10101010) | 115        | _    | – KHZ |           |
| Channel spacing                                          | _          | 1    | -     | MHz       |

#### Table 22. BLE RF Specifications

| Parameter                              | Conditions                                  | Minimum | Typical | Maximum | Unit |
|----------------------------------------|---------------------------------------------|---------|---------|---------|------|
| Frequency range                        | N/A                                         | 2402    | _       | 2480    | MHz  |
| RX sensitivity <sup>[12]</sup>         | GFSK, BDR GFSK 0.1% BER 0.1% BER,<br>1 Mbps | _       | -94.0   | _       | dBm  |
| TX power                               | N/A                                         | _       | 10.5    | _       |      |
| Mod Char: Delta F1 average             | N/A                                         | 225     | 255     | 275     | kHz  |
| Mod Char: Delta F2 max <sup>[13]</sup> | N/A                                         | 99.9    | _       | _       | %    |
| Mod Char: Ratio                        | N/A                                         | 0.8     | 0.95    | -       | %    |

Notes
12. Dirty TX is Off.
13. At least 99.9% of all delta F2 max frequency values recorded over 10 packets must be greater than 185 kHz.



Table 23. BLE2 RF Specifications

| Parameter                      | Conditions | Minimum | Typical | Maximum | Unit  |
|--------------------------------|------------|---------|---------|---------|-------|
| RX sensitivity <sup>[14]</sup> | _          | -       | -88.5   | -       | dBm   |
| TX power                       | -          | _       | 10.5    | -       | UDIII |

#### Note

# 10.4 Timing and AC Characteristics

In this section, use the numbers listed in the Reference column of each table to interpret the timing diagrams shown in Figure 7 through Figure 12.

#### 10.4.1 UART Timing

**Table 24. UART Timing Specifications** 

| Reference | Characteristics                                          | Min. | Тур. | Max. | Unit        |
|-----------|----------------------------------------------------------|------|------|------|-------------|
| 1         | Delay time, UART_CTS_N low to UART_TXD valid.            | -    | _    | 1.50 |             |
| 2         | Setup time, UART_CTS_N high before midpoint of stop bit. | _    | _    | 0.67 | Bit periods |
| 3         | Delay time, midpoint of stop bit to UART_RTS_N high.     | -    | -    | 1.33 |             |

Figure 7. UART Timing



<sup>14. 255</sup> packet.



#### 10.4.2 SPI Timing

The SPI interface can be clocked up to 12 MHz.

Table 25 and Figure 8 show the timing requirements when operating in SPI Mode 0 and 2.

Table 25. SPI Mode 0 and 2

| Reference | Characteristics                                     | Min.  | Max.  | Unit |
|-----------|-----------------------------------------------------|-------|-------|------|
| 1         | Time from master assert SPI_CSN to first clock edge | 45    | -     |      |
| 2         | Setup time for MOSI data lines                      | 6     | ½ SCK | ns   |
| 3         | Idle time between subsequent SPI transactions       | 1 SCK | _     |      |



Table 26 and Figure 9 show the timing requirements when operating in SPI Mode 1 and 3.

#### Table 26. SPI Mode 1 and 3

| Reference | Characteristics                                     | Min.  | Max.  | Unit |
|-----------|-----------------------------------------------------|-------|-------|------|
| 1         | Time from master assert SPI_CSN to first clock edge | 45    | -     |      |
| 2         | Setup time for MOSI data lines                      | 6     | ½ SCK | ns   |
| 3         | Idle time between subsequent SPI transactions       | 1 SCK | -     |      |





#### 10.4.3 BSC Interface Timing

The specifications in Table 27 references Figure 10.

Table 27. BSC Interface Timing Specifications (up to 1 MHz)

| Reference | Characteristics                      | Minimum | Maximum | Unit |
|-----------|--------------------------------------|---------|---------|------|
|           |                                      |         | 100     |      |
| 4         | Cleak framusana                      |         | 400     | kHz  |
| 1         | Clock frequency                      | _       | 800     | KΠZ  |
|           |                                      |         | 1000    |      |
| 2         | START condition setup time           | 650     | _       |      |
| 3         | START condition hold time            | 280     | _       |      |
| 4         | Clock low time                       | 650     | _       |      |
| 5         | Clock high time                      | 280     | _       |      |
| 6         | Data input hold time <sup>[15]</sup> | 0       | _       | ns   |
| 7         | Data input setup time                | 100     | _       |      |
| 8         | STOP condition setup time            | 280     | _       |      |
| 9         | Output valid from clock              | _       | 400     |      |
| 10        | Bus free time <sup>[16]</sup>        | 650     | _       |      |

#### Notes

<sup>15.</sup> As a transmitter, 125 ns of delay is provided to bridge the undefined region of the falling edge of SCL to avoid unintended generation of START or STOP conditions.

16. Time that the CBUS must be free before a new transaction can start.





#### 10.4.4 I2S

# Table 28. Timing for I<sup>2</sup>S Transmitters and Receivers

|                            | Transmitter         |                     |                     | Receiver      |                     |                     |     |             |      |
|----------------------------|---------------------|---------------------|---------------------|---------------|---------------------|---------------------|-----|-------------|------|
|                            | Lower Limit         |                     | Upper               | Upper Limit L |                     | Lower Limit         |     | Upper Limit |      |
|                            | Min                 | Max                 | Min                 | Max           | Min                 | Max                 | Min | Max         |      |
| Clock Period T             | T <sub>tr</sub>     | -                   | _                   | -             | T <sub>r</sub>      | _                   | _   | _           | [17] |
| 1                          | N                   | laster Mode         | : Clock gen         | erated by t   | ransmitter          | or receiver         |     | •           | •    |
| HIGH t <sub>HC</sub>       | 0.35T <sub>tr</sub> | _                   | _                   | _             | 0.35T <sub>tr</sub> | _                   | _   | _           | [18] |
| LOWt <sub>LC</sub>         | 0.35T <sub>tr</sub> | _                   | _                   | -             | 0.35T <sub>tr</sub> | _                   | _   | -           | [18] |
| 1                          |                     | Slave Mode          | Clock acc           | epted by tr   | ansmitter o         | r receiver          |     |             |      |
| HIGH t <sub>HC</sub>       | -                   | 0.35T <sub>tr</sub> | _                   | _             | _                   | 0.35T <sub>tr</sub> | _   | _           | [17] |
| LOW t <sub>LC</sub>        | _                   | 0.35T <sub>tr</sub> | _                   | _             | _                   | 0.35T <sub>tr</sub> | -   | _           | [17] |
| Rise time t <sub>RC</sub>  | _                   | _                   | 0.15T <sub>tr</sub> | _             | _                   | _                   |     | _           | [18] |
| 1                          |                     |                     | T                   | ransmitter    |                     |                     |     |             |      |
| Delay t <sub>dtr</sub>     | _                   | _                   | _                   | 0.8T          | _                   | _                   | _   | _           | [19] |
| Hold time t <sub>htr</sub> | 0                   | -                   | -                   | -             | -                   | _                   | _   | -           | [18] |
| Receiver                   |                     |                     |                     |               |                     |                     |     |             |      |
| Setup time t <sub>sr</sub> | _                   | _                   | _                   | _             | 0.2T <sub>tr</sub>  | _                   | _   | _           | [20] |
| Hold time t <sub>hr</sub>  | _                   | _                   | _                   | _             | 0.2T <sub>tr</sub>  | _                   | -   | _           | [20] |

<sup>17.</sup> The system clock period T must be greater than T<sub>tr</sub> and T<sub>r</sub> because both the transmitter and receiver have to be able to handle the data transfer rate.

18. At all data <u>rates</u> in master mode, the transmitter or receiver generates a clock signal with a fixed mark/space ratio. For this reason, t<sub>HC</sub> and t<sub>LC</sub> are specified with

respect to 1.

19. In slave mode, the transmitter and receiver need a clock signal with minimum HIGH and LOW periods so that they can detect the signal. So long as the minimum periods are greater than 0.35T<sub>r</sub>, any clock that meets the requirements can be used.

20. Because the delay (t<sub>dtr</sub>) and the maximum transmitter speed (defined by T<sub>tr</sub>) are related, a fast transmitter driven by a slow clock edge can result in tdtr not exceeding t<sub>RC</sub> which means t<sub>htr</sub> becomes zero or negative. Therefore, the transmitter has to guarantee that t<sub>htr</sub> is greater than or equal to zero, so long as the clock rise-time tRC is not more than t<sub>RCmax</sub>, where t<sub>RCmax</sub> is not less than 0.15T<sub>tr</sub>.

21. To allow data to be clocked out on a falling edge, the delay is specified with respect to the rising edge of the clock signal and T, always giving the receiver sufficient seture time.

<sup>22.</sup> The data setup and hold time must not be less than the specified receiver setup and hold time.

Figure 11. I<sup>2</sup>S Transmitter Timing



Figure 12. I<sup>2</sup>S Receiver Timing





# 11. Package Information

# 11.1 Package Thermal Characteristics

# **Table 29. Package Thermal Characteristics**

| Description                    | Value | Unit         |  |
|--------------------------------|-------|--------------|--|
| Ambient air temperature        | 25    | °C           |  |
| Total Power (W)                | 0.15  | W            |  |
| Board Temperature (°C)         | n/a   | °C           |  |
| Package-Top Temperature (oC)   | n/a   | °C           |  |
| Max. Junction Temperature (oC) | 28.2  | °C           |  |
| $\Psi_{JB}$                    | 3.87  | °C/W         |  |
| $\Psi_{JT}$                    | 0.1   | °C/W         |  |
| $\theta_{JA}$                  | 21.2  | °C/W         |  |
| $\theta_{JB}$                  | 5.25  | °C/W         |  |
| $\theta_{\sf JC}$              | 13.1  | °C/W         |  |
| $\theta_{JCbottom}$            | 2.6   | °C/W<br>Unit |  |
| Description                    | Value |              |  |
| Ambient air temperature        | 105   | °C           |  |
| Total Power (W)                | 0.15  | W            |  |
| Board Temperature (°C)         | n/a   | °C           |  |
| Package-Top Temperature (oC)   | n/a   | °C           |  |
| Max. Junction Temperature (oC) | 107.6 | °C           |  |
| $\Psi_{JB}$                    | 2.63  | °C/W         |  |
| $\Psi_{JT}$                    | 0.1   | °C/W         |  |
| $\theta_{JA}$                  | 17.5  | °C/W         |  |
| $\theta_{JB}$                  | 5.25  | °C/W         |  |
|                                |       |              |  |
| $\theta_{\sf JC}$              | 13.1  | °C/W         |  |

**Note:** Absolute junction temperature limits are maintained through active thermal monitoring.



# 12. Packaging Diagrams

#### 12.1 48-Pin WQFN Package

Figure 13. CYW89820 7 mm × 7 mm 48-pin WQFN Package





# 12.2 Tape Reel and Packaging Specifications

Table 30. CYW89820 48-pin WQFN Tape Reel Specifications

| Parameter           | Value      |
|---------------------|------------|
| Quantity per reel   | 2500 parts |
| Reel diameter       | 13 inches  |
| Hub diameter        | 4 inches   |
| Tape width          | 16 mm      |
| Pocket pitch        | 12 mm      |
| Sprocket hole pitch | 4 mm       |

The top-left corner of the CYW89820 package is situated near the sprocket holes, as shown in Figure 14.

Figure 14. Pin 1 Orientation





# 13. Ordering Information

**Table 31. Ordering Information** 

| Part Number    | Package                                | Ambient Operating Temperature |
|----------------|----------------------------------------|-------------------------------|
| CYW89820BWMLG  | 7 mm × 7 mm 48-pin WQFN                | −40 °C to 105 °C              |
| CYW89820BWMLGT | 7 mm x 7 mm 48-pin WQFN, Tape and Reel | −40 °C to 105 °C              |

# 14. Acronyms

Table 32. Acronyms Used in this Document

| Term        | Description                                                                      |  |  |
|-------------|----------------------------------------------------------------------------------|--|--|
| ACL         | asynchronous connection-less                                                     |  |  |
| ADC         | analog-to-digital converter                                                      |  |  |
| AFH         | adaptive frequency hopping                                                       |  |  |
| ARM7TDMI-S™ | Acorn RISC Machine 7 Thumb instruction, Debugger, Multiplier, Ice, Synthesizable |  |  |
| BBC         | Bluetooth Baseband Core                                                          |  |  |
| BDR         | basic data rate                                                                  |  |  |
| BLE         | Bluetooth low energy                                                             |  |  |
| BR          | basic data rate                                                                  |  |  |
| CMOS        | complementary metal oxide semiconductor                                          |  |  |
| CRC         | cyclic redundancy check                                                          |  |  |
| ECDSA       | elliptic curve digital signature algorithm                                       |  |  |
| ED          | erroneous data                                                                   |  |  |
| EDR         | enhanced data rate                                                               |  |  |
| EIR         | extended inquiry response                                                        |  |  |
| ePDS        | extended power down sleep                                                        |  |  |
| eSCO        | extended synchronous connection-oriented                                         |  |  |
| EPR         | encryption pause resume                                                          |  |  |
| FEC         | forward error correction                                                         |  |  |
| FPU         | floating point unit                                                              |  |  |
| GAP         | generic access profile                                                           |  |  |
| GATT        | generic attribute profile                                                        |  |  |
| GCI         | global coexistence interface                                                     |  |  |
| GFSK        | Gaussian Frequency Shift Keying                                                  |  |  |
| GPIO        | general-purpose I/O                                                              |  |  |
| HCI         | host control interface                                                           |  |  |
| HEC         | header error control                                                             |  |  |
| HID         | human-interface device                                                           |  |  |
| I2C         | inter-integrated circuit                                                         |  |  |
| I2S         | inter-IC sound bus                                                               |  |  |
| IF          | intermediate frequency                                                           |  |  |
| JTAG        | Joint Test Action Group                                                          |  |  |

Table 32. Acronyms Used in this Document (Cont.)

| Term  | Description                                  |  |
|-------|----------------------------------------------|--|
| L2CAP | logical link control and adaptation protocol |  |
| LC    | link control                                 |  |
| LCU   | link control unit                            |  |
| LDO   | low drop out                                 |  |
| LE    | low energy                                   |  |
| LED   | light emitting diode                         |  |
| LHL   | lean high land                               |  |
| LMAC  | Lower MAC                                    |  |
| LO    | local oscillator                             |  |
| LPO   | low power oscillator                         |  |
| LSTO  | link supervision time out                    |  |
| MOSI  | master out slave in                          |  |
| OBD   | on-board diagnostics                         |  |
| OEM   | original equipment manufacturer              |  |
| OCF   | on chip flash                                |  |
| OTA   | over-the-air                                 |  |
| OTP   | one-time programmable                        |  |
| PA    | power amplifier                              |  |
| PBF   | packet boundary flag                         |  |
| PCM   | pulse code modulation                        |  |
| PDM   | pulse density modulation                     |  |
| PDS   | power down sleep                             |  |
| PLL   | phase locked loop                            |  |
| PMU   | power management unit                        |  |
| POR   | power-on reset                               |  |
| PWM   | pulse width modulation                       |  |
| WQFN  | wettable plan quad flat no-lead              |  |
| QoS   | quality of service                           |  |
| RAM   | random access memory                         |  |



Table 32. Acronyms Used in this Document (Cont.)

| Term          | Description                                                                                                                                                                            |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RC oscillator | A resistor-capacitor oscillator is a circuit composed of an amplifier, which provides the output signal, and a resistor-capacitor network, which controls the frequency of the signal. |
| RF            | radio frequency                                                                                                                                                                        |
| ROM           | read-only memory                                                                                                                                                                       |
| RSSI          | receiver signal strength indicator                                                                                                                                                     |
| RTC           | real time clock                                                                                                                                                                        |
| RX/TX         | receive/transmit                                                                                                                                                                       |
| SCO           | synchronous connection-oriented                                                                                                                                                        |
| SDS           | Shut Down Sleep                                                                                                                                                                        |
| SECI          | serial enhanced coexistence interface                                                                                                                                                  |
| SPI           | serial peripheral interface                                                                                                                                                            |
| SSP           | secure simple pairing                                                                                                                                                                  |
| SSR           | sniff subrating                                                                                                                                                                        |
| SWD           | serial wire debug                                                                                                                                                                      |
| TRNG          | True Random Number Generator                                                                                                                                                           |
| TSSI          | transmit signal strength indicator                                                                                                                                                     |
| UART          | universal asynchronous receiver/transmitter                                                                                                                                            |
| WDT           | watchdog timer                                                                                                                                                                         |



# **Document History Page**

| Document Title: CYW89820, Bluetooth 5.0 SoC for Automotive Applications Document Number: 002-25826 |         |                 |                    |                       |
|----------------------------------------------------------------------------------------------------|---------|-----------------|--------------------|-----------------------|
| Revision                                                                                           | ECN     | Orig. of Change | Submission<br>Date | Description of Change |
| **                                                                                                 | 6403394 | SSTM            | 12/06/2018         | New datasheet.        |
| *A                                                                                                 | 6520470 | SSTM            | 25/03/2019         | Fixed Typo in Page 3. |



# Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot cypress.com/memory Memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc

Power Management ICs cypress.com/pmic
Touch Sensing cypress.com/touch
USB Controllers cypress.com/usb
Wireless Connectivity cypress.com/wireless

#### PSoC® Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

#### **Cypress Developer Community**

Community | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2018-2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties and treaties and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure: Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATALOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach in the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or property damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk Device whose

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.