

# PSoC 64 "Secure Boot" MCU

# **General Description**

PSoC<sup>®</sup> 6 MCU is a high-performance, ultra-low-power and secured MCU platform, purpose-built for IoT applications. The PSoC 64 product line, based on the PSoC 6 MCU platform, features out-of-box security functionality, providing an isolated root-of-trust with true attestation and provisioning services. In addition, it delivers a pre-configured secured execution environment which supports system software for various IoT platforms; and enables TLS authentication, secured storage, and secured firmware management. PSoC 64 also includes a rich execution environment for application development, with RTOS support that communicates with the secured execution environment.

# Features

# 32-bit Dual CPU Subsystem

**Note:** In PSoC 64 the Cortex M0+ is reserved for system functions, and is not available for applications.

- 150-MHz Arm<sup>®</sup> Cortex<sup>®</sup>-M4F (CM4) CPU with single-cycle multiply, floating point, and memory protection unit (MPU)
- 100-MHz Cortex-M0+ (CM0+) CPU with single-cycle multiply and MPU
- User-selectable core logic operation at either 1.1 V or 0.9 V
- Active CPU current slope with 1.1-V core operation
   □ Cortex-M4: 40 µA/MHz
   □ Cortex-M0+: 20 µA/MHz
- Active CPU current slope with 0.9-V core operation
   □ Cortex-M4: 22 µA/MHz
   □ Cortex-M0+: 15 µA/MHz
- Three DMA controllers

# **Memory Subsystem**

- 384-KB application flash, 32-KB auxiliary flash (AUXflash), and 32-KB supervisory flash (SFlash); read-while-write (RWW) support. Two 8-KB flash caches, one for each CPU.
- 176-KB SRAM with programmable power control and retention granularity
- One-time-programmable (OTP) 1-Kb eFuse array

# Hardware-Based Root-of-Trust (RoT)

- RoT based on immutable boot-up code, flash content hash, and Cypress public key that ensures firmware integrity prior to provisioning
- Supports trusted RoT handover to maintain chain of trust and establish OEM trust anchor for secured boot
- Device generates a unique device ID and a device secret key during the provisioning process, which can be used for attestation and signing

# Immutable "Secure Boot" Support

- Flexible chain of trust can use different signatures for different images
- ECC-based image signature validation

# Cypress Bootloader

- Open source MCUBoot<sup>[1]</sup> based bootloader optimized for PSoC 64
- Pre-built bootloader binary capable of validating, launching and updating signed user application images
- Tightly integrated with provisioned debug and boot policies to inherit and implement security policies

# Low-Power 1.7-V to 3.6-V Operation

- Six power modes for fine-grained power management
- On-chip DC-DC buck converter, <1 µA quiescent current
- Backup domain with 64 bytes of memory and real-time clock

# **Flexible Clocking Options**

- 8-MHz internal main oscillator (IMO) with ±2% accuracy
- Ultra-low-power 32-kHz internal low-speed oscillator (ILO)
- On-chip crystal oscillators (16 to 35 MHz, and 32 kHz)
- Phase-locked loop (PLL) for multiplying clock frequencies
- Frequency-locked loop (FLL) for multiplying IMO frequency
- Integer and fractional peripheral clock dividers

# Quad-SPI (QSPI)/Serial Memory Interface (SMIF)

- Execute-In-Place (XIP) from external quad SPI flash
- On-the-fly encryption and decryption
- 4-KB cache for greater XIP performance with lower power
- Supports single, dual, and quad interfaces with throughput up to 320 Mbps

# Segment LCD Drive

- Supports up to 52 segments and up to 8 commons.
- Operates in system Deep Sleep mode

# Serial Communication

 Seven run-time configurable serial communication blocks (SCBs)

□ Six SCBs: configurable as SPI, I<sup>2</sup>C, or UART □ One Deep Sleep SCB: configurable as SPI or I<sup>2</sup>C

- USB Full-Speed device interface
- One SD Host Controller/eMMC/SD controller
- One CAN FD block

Note 1. For details, refer to https://mcuboot.com/.

Cypress Semiconductor Corporation Document Number: 002-28785 Rev. \*I 198 Champion Court

San Jose, CA 95134-1709 • 408-943-2600 Revised October 26, 2022



# **Timing and Pulse-Width Modulation**

- Twelve timer/counter/pulse-width modulators (TCPWMs)
- Center-aligned, edge, and pseudo-random modes
- Comparator-based triggering of kill signals

# **Programmable Analog**

- 12-bit 2-Msps SAR ADC with differential and single-ended modes and 16-channel sequencer with result averaging
- Two low-power comparators available in system Deep Sleep and Hibernate modes
- Built-in temperature sensor connected to ADC

# Up to 53 Programmable GPIOs

- Two Smart I/O<sup>™</sup> ports (8 I/Os) enable Boolean operations on GPIO pins; available during system Deep Sleep
- Programmable drive modes, strengths, and slew rates
- Two overvoltage-tolerant (OVT) pins

# **Capacitive Sensing**

- Cypress CapSense<sup>®</sup> sigma-delta (CSD) provides best-in-class signal-to-noise ratio (SNR), liquid tolerance, and proximity sensing
- Enables dynamic usage of both self and mutual sensing
- Automatic hardware tuning (SmartSense<sup>™</sup>)

# Cryptography Accelerator

- Hardware acceleration for symmetric and asymmetric cryptographic methods and hash functions
- True random number generation (TRNG) function

# Packages

■ 68 QFN

# **Device Identification and Revisions**

- Product line ID (12-bit): 0x105
- Major/Minor die revision ID: 1/2
- Firmware revisions: ROM Boot: 7.1, Flash Boot: 4.0.2.1842 (see Boot Code section)

This product line has a JTAG ID which is available through the SWJ interface. It is a 32-bit ID, where:

- The most significant digit is the device revision, based on the Major Die Revision
- The next four digits correspond to the part number, for example "E4B0" as a hexadecimal number
- The three least significant digits are the manufacturer ID, in this case "069" as a hexadecimal number

The Silicon ID system call can be used by firmware to get Silicon ID and ROM Boot data. For more information, see the technical reference manual (TRM).

The Flash Boot version can be read directly from designated addresses 0x1600 2004 and 0x1600 2018. For more information, see the technical reference manual (TRM).



# Contents

| Development Ecosystem          | 4  |
|--------------------------------|----|
| PSoC 6 MCU Resources           | 4  |
| Blocks and Functionality       | 6  |
| Functional Description.        |    |
| CPU and Memory Subsystem       | 8  |
| System Resources               | 12 |
| Programmable Analog Subsystems | 14 |
| Programmable Digital           | 15 |
| Fixed-Function Digital         | 16 |
| GPIO                           | 17 |
| Special-Function Peripherals   | 18 |
| PSoC 64 Security               | 21 |
| Pinouts                        | 24 |
| Power Supply Considerations    | 31 |
| Electrical Specifications      | 34 |
| Absolute Maximum Ratings       | 34 |
| Device-Level Specifications    | 34 |
| Analog Peripherals             | 43 |
|                                |    |

| Digital Peripherals                     | 49      |
|-----------------------------------------|---------|
| Memory                                  |         |
| System Resources                        |         |
| Ordering Information                    |         |
| PSoC 6 MPN Decoder                      |         |
| Packaging                               | 64      |
| Acronyms                                |         |
| Document Conventions                    | 68      |
| Units of Measure                        |         |
| Errata                                  |         |
| Revision History                        | 70      |
| Sales, Solutions, and Legal Information |         |
| Worldwide Sales and Design Support      |         |
| Products                                |         |
| PSoC® Solutions                         |         |
| Cypress Developer Community             |         |
| Technical Support                       |         |
| ·                                       | ····· - |



# **Development Ecosystem**

## **PSoC 6 MCU Resources**

Cypress provides a wealth of data at www.cypress.com to help you select the right PSoC device and quickly and effectively integrate it into your design. The following is an abbreviated list of resources for PSoC 6 MCU:

- Overview: PSoC Portfolio, PSoC Roadmap
- Product Selectors: PSoC 6 MCU
- Application Notes cover a broad range of topics, from basic to advanced level, and include the following:
   AN221774: Getting Started with PSoC 6 MCU
   AN218241: PSoC 6 MCU Hardware Design Guide
   AN213924: PSoC 6 MCU Device Firmware Update Guide
   AN215656: PSoC 6 MCU Dual-CPU System Design
- □ AN219528: PSoC 6 MCU Power Reduction Techniques □ AN85951: PSoC 4, PSoC 6 MCU CapSense Design Guide
- Code Examples demonstrate product features and usage, and are also available on Cypress GitHub repositories.
- Technical Reference Manuals (TRMs) provide detailed descriptions of PSoC 6 MCU architecture and registers.
- PSoC 6 MCU Programming Specification provides the information necessary to program PSoC 6 MCU nonvolatile memory

# ModusToolbox<sup>™</sup> IDE and the PSoC 6 SDK

- Development Tools
  - ModusToolbox<sup>®</sup> software enables cross platform code development with a robust suite of tools and software libraries
  - "Secure Boot" SDK includes all required libraries, tools, and sample code to provision and develop applications for PSoC 64 MCUs.
  - CY8CPROTO-064B0S3 PSoC 64 "Secure Boot" Prototyping Kit: a low-cost hardware platform that enables design and debug of the PSoC 64 CYB06445LQI-S3D42 product line.
  - PSoC 6 CAD libraries provide footprint and schematic support for common tools. BSDL files and IBIS models are also available.
- Training Videos are available on a wide range of topics including the PSoC 6 MCU 101 series
- Cypress Developer Community enables connection with fellow PSoC developers around the world, 24 hours a day, 7 days a week, and hosts a dedicated PSoC 6 MCU Community

ModusToolbox Software is Cypress' comprehensive collection of multi-platform tools and software libraries that enable an immersive development experience for creating converged MCU and wireless systems. It is:

- Comprehensive it has the resources you need
- Flexible you can use the resources in your own workflow
- Atomic you can get just the resources you want

Cypress provides a large collection of code repositories on GitHub. This includes:

- Board Support Packages (BSPs) aligned with Cypress kits
- Low-level resources, including a hardware abstraction layer (HAL) and peripheral driver library (PDL)
- Middleware enabling industry-leading features such as CapSense, Bluetooth Low Energy, and mesh networks
- An extensive set of thoroughly tested code example applications

**Note:** The HAL provides a high-level, simplified interface to configure and use the hardware blocks on Cypress MCUs. It is a generic interface that can be used across multiple product families. For example, it wraps the PSoC 6 PDL with a simplified API, but the PDL exposes all low-level peripheral functionality. You can leverage the HAL's simpler and more generic interface for most of an application, even if one portion requires finer-grained control.

ModusToolbox Software is IDE-neutral and easily adaptable to your workflow and preferred development environment. It includes a project creator, peripheral and library configurators, a library manager, as well as the optional Eclipse IDE for ModusToolbox. For information on using Cypress tools, refer to the documentation delivered with ModusToolbox software, and AN228571: Getting Started with PSoC 6 MCU on ModusToolbox.



#### Figure 1. ModusToolbox Software Tools





# **Blocks and Functionality**

Figure 2 shows the major subsystems and a simplified view of their interconnections. The color coding shows the lowest power mode where the particular block is still functional (for example, the SRAM is functional down to system Deep Sleep mode).



#### Figure 2. Block Diagram



This product line has up to 512 KB of flash; however 128 KB is reserved for system usage, leaving 384 KB for applications. The 32-KB auxiliary flash (AUXflash) is also reserved, and is not available for applications. It also has up to 256 KB of SRAM; however 80 KB is reserved for system usage, leaving 176 KB for applications.

The PSoC 64 devices offer an immutable, RoT-based boot-up process, which allows only signed applications to be booted up. In addition, user assets such as keys and debug policies can be provisioned on the device in an HSM environment and made immutable. PSoC 64 also allows for root-of-trust based cryptography services which can be accessed using system calls.

There are three debug access ports, one each for CM4 and CM0+, and a system port. All debug and test interfaces can be permanently disabled during final production provisioning to avoid any malicious reprogramming or reading of flash and register contents.

PSoC 6 MCU devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware. All device interfaces can be permanently disabled for applications concerned about a reprogrammed device or starting and interrupting flash programming sequences. All programming, debug, and test interfaces can be disabled.

Complete debug-on-chip functionality enables full device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug.

The Eclipse IDE for ModusToolbox provides fully integrated programming and debug support for these devices. The SWJ (SWD and JTAG) interface is fully compatible with industry-standard third party probes. With the ability to disable debug features, with very robust flash protection, and by allowing customer-proprietary functionality to be implemented in on-chip programmable blocks, PSoC 6 provides multiple levels of device security.



# **Functional Description**

The following sections provide an overview of the features, capabilities and operation of each functional block identified in the block diagram in Figure 2. For more detailed information, refer to the following documentation:

■ Board Support Package (BSP) Documentation

BSPs are available on GitHub. They are aligned with Cypress kits and provide files for basic device functionality such as hardware configuration files, startup code, and linker files. The BSP also includes other libraries that are required to support a kit. Each BSP has its own documentation, but typically includes an API reference such as the example here. This search link finds all currently available BSPs on the Cypress GitHub site.

■ Hardware Abstraction Layer API Reference Manual

The Cypress Hardware Abstraction Layer (HAL) provides a high-level interface to configure and use hardware blocks on Cypress MCUs. It is a generic interface that can be used across multiple product families. You can leverage the HAL's simpler and more generic interface for most of an application, even if one portion requires finer-grained control. The HAL API Reference provides complete details. Example applications that use the HAL download it automatically from the GitHub repository.

Peripheral Driver Library (PDL) Application Programming Interface (API) Reference Manual

The Peripheral Driver Library (PDL) integrates device header files and peripheral drivers into a single package and supports all PSoC 6 MCU product lines. The drivers abstract the hardware functions into a set of easy-to-use APIs. These are fully documented in the PDL API Reference. Example applications that use the PSoC 6 PDL download it automatically from the GitHub repository.

■ Architecture Technical Reference Manual (TRM)

The architecture TRM provides a detailed description of each resource in the device. This is the next reference to use if it is necessary to understand the operation of the hardware below the software provided by PDL. It describes the architecture and functionality of each resource and explains the operation of each resource in all modes. It provides specific guidance regarding the use of associated registers.

■ Register Technical Reference Manual

The register TRM provides a complete list of all registers in the device. It includes the breakdown of all register fields, their possible settings, read/write accessibility, and default states. All registers that have a reasonable use in typical applications have functions to access them from within PDL. Note that ModusToolbox and PDL may provide software default conditions for some registers that are different from and override the hardware defaults.

# **CPU and Memory Subsystem**

PSoC 6 has multiple bus masters, as Figure 2 shows. They are: CPUs, DMA controllers, QSPI, USB, SD Host controller, and a Crypto block. Generally, all memory and peripherals can be accessed and shared by all bus masters through multi-layer Arm AMBA high-performance bus (AHB) arbitration. Accesses between CPUs can be synchronized using an inter-processor communication (IPC) block.

#### CPUs

There are two Arm Cortex CPUs:

The Cortex-M4 (CM4) has single-cycle multiply, a floating-point unit (FPU), and a memory protection unit (MPU). It can run at up to 150 MHz. This is the main CPU, designed for a short interrupt response time, high code density, and high throughput.

CM4 implements a version of the Thumb instruction set based on Thumb-2 technology (defined in the *Armv7-M Architecture Reference Manual*).

The Cortex-M0+ (CM0+) has single-cycle multiply, and an MPU. It can run at up to 100 MHz; however, for CM4 speeds above 100 MHz, CM0+ and bus peripherals are limited to half the speed of CM4. Thus, for CM4 running at 150 MHz, CM0+ and peripherals are limited to 75 MHz.

In PSoC 64, the initial CM0+ frequency is set according to a provisioned security policy (see PSoC 64 Security). The frequency ranges from 8 MHz to 50 MHz. For more information, see the Register TRM and Architecture TRM.

CM0+ is the secondary CPU; it is used to implement system calls and device-level security, safety, and protection features. CM0+ provides a secured, uninterruptible boot function. This helps ensure that post boot, system integrity is checked and memory and peripheral access privileges are enforced.

CM0+ implements the Armv6-M Thumb instruction set (defined in the *Armv6-M Architecture Reference Manual*).

The CPUs have the following power draw, at  $V_{DDD}$  = 3.3 V and using the internal buck regulator:

# Table 1. Active Current Slope at $V_{DDD}$ = 3.3 V Using the Internal Buck Regulator

|     |            | System Power Mode |           |
|-----|------------|-------------------|-----------|
|     |            | ULP               | LP        |
| CPU | Cortex-M0+ | 15 μA/MHz         | 20 μA/MHz |
| CFU | Cortex-M4  | 22 μA/MHz         | 40 μA/MHz |

The CPUs can be selectively placed in their Sleep and Deep Sleep power modes as defined by Arm.

Both CPUs have nested vectored interrupt controllers (NVIC) for rapid and deterministic interrupt response, and wakeup interrupt controllers (WIC) for CPU wakeup from Deep Sleep power mode.

The CPUs have extensive debug support. PSoC 6 has a debug access port (DAP) that acts as the interface for device programming and debug. An external programmer or debugger (the "host") communicates with the DAP through the device serial wire debug (SWD) or Joint Test Action Group (JTAG) interface pins. Through the DAP (and subject to device security





restrictions), the host can access the device memory and peripherals as well as the registers in both CPUs.

Each CPU offers debug and trace features as follows:

- CM4 supports six hardware breakpoints and four watchpoints, 4-bit embedded trace macrocell (ETM), serial wire viewer (SWV), and printf()-style debugging through the single wire output (SWO) pin.
- CM0+ supports four hardware breakpoints and two watchpoints, and a micro trace buffer (MTB) with 4-KB dedicated RAM.

PSoC 6 also has an Embedded Cross Trigger for synchronized debugging and tracing of both CPUs.

#### Interrupts

This product line has 174 system and peripheral interrupt sources, and supports interrupts and system exceptions on both CPUs. CM4 has 174 interrupt request lines (IRQ), with the interrupt source 'n' directly connected to IRQn. CM0+ has eight interrupts IRQ[7:0] with configurable mapping of one or more interrupt sources to any of the IRQ[7:0]. CM0+ also supports eight internal (software only) interrupts.

Each interrupt supports configurable priority levels (eight levels for CM4 and four levels for CM0+). Up to four system interrupts can be mapped to each of the CPUs' non-maskable interrupts (NMI). Up to 39 interrupt sources are capable of waking the device from Deep Sleep power mode using the WIC. Refer to the technical reference manual (TRM).

#### InterProcessor Communication (IPC)

In addition to the Arm SEV and WFE instructions, a hardware InterProcessor Communication (IPC) block is included. It includes 16 IPC channels and 16 IPC interrupt structures. The IPC channels can be used to implement data communication between the processors. Each IPC channel also implements a locking scheme which can be used to manage shared resources. The IPC interrupts let one processor interrupt the other, signaling an event. This is used to trigger events such as notify and release of the corresponding IPC channels. Some IPC channels and other resources are reserved, as Table 2 shows:

| Table 2. | Distribution | of IPC | Channels | and | Other | Resources |
|----------|--------------|--------|----------|-----|-------|-----------|
|----------|--------------|--------|----------|-----|-------|-----------|

| Resources Available                                    | Resources Consumed   |
|--------------------------------------------------------|----------------------|
| IPC channels,<br>16 available                          | 13 reserved          |
| IPC interrupts,<br>16 available                        | 13 reserved          |
| Other interrupts                                       | 1 reserved           |
| CM0+ NMI                                               | Reserved             |
| Other resources:<br>clock dividers, DMA channels, etc. | 4 CM0+ interrupt mux |

#### Direct Memory Access (DMA) Controllers

This product line has three DMA controllers, with 32, 29, and 2 channels, which support CPU-independent accesses to memory and peripherals. The descriptors for DMA channels can be in SRAM or flash. Therefore, the number of descriptors is limited only by the size of the memory. Each descriptor can transfer data in two nested loops with configurable address increments to the source and destination. The size of data transfer per descriptor varies based on the type of DMA channel. Refer to the technical reference manual (TRM) for detail.

#### Cryptography Accelerator (Crypto)

This subsystem consists of hardware implementation and acceleration of cryptographic functions and random number generators.

The Crypto subsystem supports the following:

- Encryption/Decryption Functions
- Data Encryption Standard (DES)
- Triple DES (3DES)
- Advanced Encryption Standard (AES) (128-, 192-, 256-bit)
   Elliptic Curve Cryptography (ECC)
- □ RSA cryptography functions
- Hashing functions

□ Secure Hash Algorithm (SHA)

- □ SHA-1
- □ SHA-224/-256/-384/-512
- Message authentication functions (MAC)
   Hashed message authentication code (HMAC)
  - Cipher-based message authentication code (CMAC)
- 32-bit cyclic redundancy code (CRC) generator
- Random number generators
  - □ Pseudo random number generator (PRNG)
  - □ True random number generator (TRNG)

#### Protection Units

This product line has multiple types of protection units to control erroneous or unauthorized access to memory and peripheral registers. CM4 and CM0+ have Arm MPUs for protection at the bus master level. Other bus masters use additional MPUs. Shared memory protection units (SMPUs) help implement protection for memory resources that are shared among multiple bus masters. Peripheral protection units (PPU) are similar to SMPUs but are designed for protecting the peripheral register space.

Protection units support memory and peripheral access attributes including address range, read/write, code/data, privilege level, secured/non-secured, and protection context. Some protection unit resources are reserved for system usage; see the technical reference manual for details. Up to eight protection contexts (boot is in protection context 0) allow access privileges for memory and system resources to be set by the boot process per protection context by bus master and code privilege level.



In PSoC 64, multiple protection contexts are used to isolate the different security levels within the device. The CM0+ makes use of several of them during the boot sequence, bootloading, system calls, etc. Protection context 6 is used for the user application code that runs on the CM4 CPU. The SMPUs are set up by default and cannot be modified by the user. See section 8 in the Architecture TRM for the protection context assignment.

#### Memory

PSoC 6 contains flash, SRAM, ROM, and eFuse memory blocks.

#### Flash

There is up to 512 KB of flash; however 128 KB is reserved for system usage, leaving 384 KB for applications. The 32-KB auxiliary flash (AUXflash) is also reserved, and is not available for applications.

There are also two 32-KB flash sectors:

- AUXflash
- Supervisory flash (SFlash). Data stored in Sflash includes device trim values, Flash Boot code, and encryption keys. After the device transitions into the "Secure" lifecycle stage, SFlash can no longer be changed.

The flash uses 128-bit-wide accesses to reduce power. Write operations can be performed at the row level. A row is 512 bytes. Read operations are supported in both Low Power and Ultra-Low Power modes, however write operations may not be performed in Ultra-Low Power mode.

The flash controller has two caches, one for each CPU. Each cache is 8 KB, with 4-way set associativity.

#### SRAM

Up to 256 KB of SRAM is provided, however, 80 KB is reserved for system usage, leaving 176 KB for applications.. Power control and retention granularity is implemented in 32-KB blocks allowing the user to control the amount of memory retained in Deep Sleep. Memory is not retained in Hibernate mode.

#### ROM

The 64-KB ROM, also referred to as the supervisory ROM (SROM), provides code (ROM Boot) for several system functions. The ROM contains device initialization, flash write, security, eFuse programming, and other system-level routines. ROM code is executed only by the CM0+ CPU, in protection context 0. A system function can be initiated by either CPU, or through the DAP. This causes an NMI in CM0+, which causes CM0+ to execute the system function.

#### eFuse

A one-time-programmable (OTP) eFuse array consists of 1024 bits, all of which are reserved for system use. The bits are used for storing hash values, unique IDs, or other similar PSoC 64 parameters.

Each fuse is individually programmed; once programmed (or "blown"), its state cannot be changed. Blowing a fuse transitions it from the default state of 0 to 1. To program an eFuse,  $V_{DDIO0}$  must be at 2.5 V ±5%, at 14 mA.

Because blowing an eFuse is an irreversible process, programming is recommended only in mass production under controlled factory conditions. For more information, see PSoC 6 MCU Programming Specifications.

#### Boot Code

Two blocks of code, ROM Boot and Flash Boot, are pre-programmed into the device and work together to provide device startup and configuration, basic security features, life-cycle stage management and other system functions.

#### ROM Boot

On a device reset, the boot code in ROM is the first code to execute. This code performs the following:

- Integrity checks of flash boot code
- Device trim setting (calibration)
- Setting the device protection units
- Setting device access restrictions for "Secure" lifecycle states ROM cannot be changed and acts as the root of trust in a secured system.
- Flash Boot

Flash boot is firmware stored in SFlash that ensures that only a validated application may run on the device. It also ensures that the firmware image has not been modified, such as by a malicious third party.

Flash boot:

- Is validated by ROM Boot
- □ Runs after ROM Boot and before the user application
- Enables system calls
- Enables provisioning and device policy features
- Implements RoT-based services for cryptography
- Provides secured storage for keys and certificates
- Validates and launches first image based on policies provisioned in the device
- □ Uses mbed TLS v2.24

If the user application cannot be validated, then flash boot ensures that the device is transitioned into a safe state. Refer to the PSoC 64 Security section for more details.



## Memory Map

Both CPUs have a fixed address map, with shared access to memory and peripherals. The 32-bit (4 GB) address space is divided into the Arm-defined regions shown in Table 8. Note that code can be executed from the Code and External RAM regions.

Table 3. Address Map for CM4 and CM0+

| Address Range              | Name                         | Use                                                                                                                         |
|----------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| 0x0000 0000 – 0x1FFF FFFF  | Code                         | Program code region. Data can also be placed here. It includes the exception vector table, which starts at address 0.       |
| 0x2000 0000 – 0x3FFF FFFF  | SRAM                         | Data region. This region is not supported in PSoC 6.                                                                        |
| 0x4000 0000 – 0x5FFF FFFF  | Peripheral                   | All peripheral registers. Code cannot be executed from this region. CM4 bit-band in this region is not supported in PSoC 6. |
| 0x6000 0000 – 0x9FFF FFFF  | External<br>RAM              | SMIF or Quad SPI, (see the Quad-SPI (QSPI)/Serial Memory Interface (SMIF) section). Code can be executed from this region.  |
| 0xA000 0000 – 0xDFFF FFFF  | External<br>Device           | Not used.                                                                                                                   |
| 0xE000 0000 – 0xE00F FFFF  | Private<br>Peripheral<br>Bus | Provides access to peripheral registers within the CPU core.                                                                |
| 0xE010 0A000 – 0xFFFF FFFF | Device                       | Device-specific system registers.                                                                                           |

The device memory map shown in Table 4 applies to both CPUs. That is, the CPUs share access to all PSoC 6 MCU memory and peripheral registers.

Table 4. Internal Memory Address Map for CM4 and CM0+

| Address Range                                          | Memory Type                                                                                               | Size                   |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------|
| 0x0000 0000 – 0x0000 FFFF                              | ROM                                                                                                       | 64 KB                  |
| 0x0800 0000 – 0x0802 BFFF<br>0x0802 C000 - 0x0803 FFFF | Application SRAM<br>System SRAM                                                                           | Up to 176 KB<br>80 KB  |
| 0x1000 0000 – 0x1005 FFFF<br>0x1006 0000 - 0x1007 FFFF | Application flash<br>Secured code flash<br>Used for secured boot, secured bootloader,<br>and system calls | Up to 384 KB<br>128 KB |
| 0x1400 0000 – 0x1400 7FFF                              | Auxiliary flash, reserved for system use                                                                  | 32 KB                  |
| 0x1600 0000 – 0x1600 7FFF                              | Supervisory flash, for secured access                                                                     | 32 KB                  |

Note that PSoC 6 SRAM is located in the Arm Code region for both CPUs (see Table 8). There is no physical memory located in the CPUs' Arm SRAM regions.



# System Resources

#### Power System

The power system provides assurance that voltage levels are as required for each respective mode and will either delay mode entry (on power-on reset (POR), for example) until voltage levels are as required for proper function or generate resets (brown-out detect (BOD)) when the power supply drops below specified levels. The design guarantees safe chip operation between power supply voltage dropping below specified levels (for example, below 1.7 V) and the reset occurring. There are no voltage sequencing requirements.

The V<sub>DDD</sub> supply (1.7 to 3.6 V) powers an on-chip buck regulator or a low-dropout regulator (LDO), selectable by the user. In addition, both the buck and the LDO offer a selectable (0.9 or 1.1 V) core operating voltage (V<sub>CCD</sub>). The selection lets users choose between two system power modes:

- System Low Power (LP) operates V<sub>CCD</sub> at 1.1 V and offers high performance, with no restrictions on device configuration.
- System Ultra Low Power (ULP) operates V<sub>CCD</sub> at 0.9 V for exceptional low power, but imposes limitations on clock speeds.

In addition, a backup domain adds an "always on" functionality using a separate power domain supplied by a backup supply (V\_{BACKUP}) such as a battery or supercapacitor.

It includes a real-time clock (RTC) with alarm feature, supported by a 32.768-kHz watch crystal oscillator (WCO), and power-management IC (PMIC) control. Refer to Power Supply Considerations for more details.

#### Power Modes

PSoC 6 MCU can operate in four system and three CPU power modes. These modes are intended to minimize the average power consumption in an application. For more details on power modes and other power-saving configuration options, see the application note, AN219528: PSoC 6 MCU Low-Power Modes and Power Reduction Techniques and the Architecture TRM, Power Modes chapter (contact your local Cypress sales representative for the latest TRM).

Power modes supported by PSoC 6 MCUs, in order of decreasing power consumption, are:

- System Low Power (LP) All peripherals and CPU power modes are available at maximum speed
- System Ultra Low Power (ULP) All peripherals and CPU power modes are available, but with limited speed
- CPU Active CPU is executing code in system LP or ULP mode

- CPU Sleep CPU code execution is halted in system LP or ULP mode
- CPU Deep Sleep CPU code execution is halted and system Deep Sleep is requested in system LP or ULP mode
- System Deep Sleep Only low-frequency peripherals are available after both CPUs enter CPU Deep Sleep mode
- System Hibernate Device and I/O states are frozen and the device resets on wakeup

CPU Active, Sleep, and Deep Sleep are standard Arm-defined power modes supported by the Arm CPU instruction set architecture (ISA). System LP, ULP, Deep Sleep and Hibernate modes are additional low-power modes supported by PSoC 6 MCU.

#### Clock System

Figure 15 shows that the clock system of this product line consists of the following:

- Internal main oscillator (IMO)
- Internal low-speed oscillator (ILO)
- Watch crystal oscillator (WCO)
- External MHz crystal oscillator (ECO)
- External clock input
- One phase locked-loop (PLL)
- One frequency-locked loop (FLL)

Clocks may be buffered and brought out to a pin on a Smart I/O port.

The default clocking when the application starts is CLK\_HF[0] being driven by the IMO and the FLL. CLK\_HF[0], clk\_fast, clk\_peri, and clk\_slow are all either 50 MHz (LP mode) or 25 MHz (ULP mode). All other clocks, including all peripheral clocks, are off.

#### Internal Main Oscillator (IMO)

The IMO is the primary source of internal clocking. It is trimmed at the factory to achieve the specified accuracy. The IMO frequency is 8 MHz and tolerance is  $\pm 2\%$ .

The IMO can operate in system Deep Sleep mode to drive the LCD block for better contrast (and higher power) than is possible with the 32-kHz mode.

#### Internal Low-Speed Oscillator (ILO)

The ILO is a very low power oscillator, nominally 32 kHz, which operates in all power modes. The ILO can be calibrated against a higher accuracy clock for better accuracy.



## Figure 3. Clocking Diagram



#### External Crystal Oscillators

Figure 4 shows all of the external crystal oscillator circuits for this product line. The component values shown are typical; check the ECO Specifications for the crystal values, and the crystal datasheet for the load capacitor values. The ECO and WCO require balanced external load capacitors. For more information, see the TRM and AN218241, PSoC 6 MCU Hardware Design Considerations.

#### Figure 4. Oscillator Circuits



If the ECO is used, note that its performance is affected by GPIO switching noise. GPIO ports should be used as Table 5 shows. See also Table 6 for additional restrictions for general analog subsystem use.

#### Table 5. ECO Usage Guidelines

| Ports              | Max<br>Frequency          | Drive Strength for $V_{DDD} \le 2.7 V$ | Drive Strength for $V_{DDD} \le 2.7 V$ |
|--------------------|---------------------------|----------------------------------------|----------------------------------------|
| Port 11            | 60 MHz for<br>SMIF (QSPI) | DRIVE_SEL 2                            | DRIVE_SEL 3                            |
| Ports 12<br>and 13 | Slow slew rate setting    | No restrictions                        | No restrictions                        |

#### Watchdog Timers (WDT, MCWDT)

PSoC 6 MCU has one WDT and two multi-counter WDTs (MCWDT). The WDT has a 16-bit free-running counter. Each MCWDT has two 16-bit counters and one 32-bit counter, with multiple operating modes. All of the 16-bit counters can generate a watchdog device reset. All of the counters can generate an interrupt on a match event.

The WDT is clocked by the ILO. It can generate interrupt/wakeup in system LP/ULP, Deep Sleep, and Hibernate power modes. The MCWDTs are clocked by LFCLK (ILO or WCO). It can generate periodic interrupt/wakeup in system LP/ULP and Deep Sleep power modes.

#### Clock Dividers

Integer and fractional clock dividers are provided for peripheral use and timing purposes. There are:

- Four 8-bit clock dividers
- Eight 16-bit integer clock dividers
- Two 16.5-bit fractional clock dividers
- One 24.5-bit fractional clock divider



## Trigger Routing

PSoC 6 MCU contains a trigger multiplexer block. This is a collection of digital multiplexers and switches that are used for routing trigger signals between peripheral blocks and between GPIOs and peripheral blocks.

There are two types of trigger routing. Trigger multiplexers have reconfigurability in the source and destination. There are also hardwired switches called "one-to-one triggers", which connect a specific source to a destination. The user can enable or disable the route.

#### Reset

PSoC 6 MCU can be reset from a variety of sources:

- Power-on reset (POR) to hold the device in reset while the power supply ramps up to the level required for the device to function properly. POR activates automatically at power-up.
- Brown-out detect (BOD) reset to monitor the digital voltage supply V<sub>DDD</sub> and generate a reset if V<sub>DDD</sub> falls below the minimum required logic operating voltage.
- External reset dedicated pin (XRES) to reset the device using an external source. The XRES pin is active low. It can be connected either to a pull-up resistor to V<sub>DDD</sub>, or to an active drive circuit, as Figure 5 shows. If a pull-up resistor is used, select its value to minimize current draw when the pin is pulled low; 4.7 kΩ is typical.

#### Figure 5. XRES Connection Diagram



- Watchdog timer (WDT or MCWDT) to reset the device if firmware fails to service it within a specified timeout period.
- Software-initiated reset to reset the device on demand using firmware.
- Logic-protection fault can trigger an interrupt or reset the device if unauthorized operating conditions occur; for example, reaching a debug breakpoint while executing privileged code.
- Hibernate wakeup reset to bring the device out of the system Hibernate power mode.

Reset events are asynchronous and guarantee reversion to a known state. Some of the reset sources are recorded in a register, which is retained through reset and allows software to determine the cause of the reset.

#### Programmable Analog Subsystems

#### 12-bit SAR ADC

The 12-bit, 2-Msps SAR ADC can operate at a maximum clock rate of 36 MHz and requires a minimum of 18 clocks at that frequency to do a 12-bit conversion. One of three internal reference voltages may be used for the ADC reference voltage. The references are,  $V_{DD}$ ,  $V_{DD}/2$ , and  $V_{REF}$  (nominally 1.2 V and trimmed to ±1%). An external reference may also be used, by either driving the VREF pin or routing an external reference to GPIO pin P9.3. These reference options allow ratio-metric readings or absolute readings at the accuracy of the reference used. The input range of the ADC is the full supply voltage between  $V_{SS}$  and  $V_{DDA}/V_{DDIOA}$ . The SAR ADC may be configured with a mix of single-ended and differential signals in the same configuration.

The SAR ADC's sample-and-hold (S/H) aperture is programmable to allow sufficient time for signals with a high impedance to settle sufficiently, if required. System performance is 65 dB for true 12-bit precision provided appropriate references are used and system noise levels permit it. To improve performance in noisy conditions, an external bypass capacitor for the internal reference amplifier (through the fixed "VREF" pin), may be added.

The SAR is connected to a fixed set of pins through an input multiplexer. The multiplexer cycles through the selected channels autonomously (sequencer scan) and does so with zero switching overhead (that is, the aggregate sampling bandwidth is equal to 2 Msps whether it is for a single channel or distributed over several channels). The result of each channel is buffered, so that an interrupt may be triggered only when a full scan of all channels is complete. Also, a pair of range registers can be set to detect and cause an interrupt if an input exceeds a minimum and/or maximum value. This allows fast detection of out-of-range values without having to wait for a sequencer scan to be completed and the CPU to read the values and check for out-of-range values in software. The SAR can also be connected, under firmware control, to most other GPIO pins via the Analog Multiplexer Bus (AMUXBUS). The SAR is not available in system Deep Sleep and Hibernate modes as it requires a high-speed clock (up to 36 MHz). The SAR operating range is 1.71 to 3.6 V.

#### Temperature Sensor

An on-chip temperature sensor is part of the SAR and may be scanned by the SAR ADC. It consists of a diode, which is biased by a current source that can be disabled to save power. The temperature sensor may be connected directly to the SAR ADC as one of the measurement channels. The ADC digitizes the temperature sensor's output and a Cypress-supplied software function may be used to convert the reading to temperature which includes calibration and linearization.

#### Low-Power Comparators

Two low-power comparators are provided, which can operate in all power modes. This allows other analog system resources to be disabled while retaining the ability to monitor external voltage levels during system Deep Sleep and Hibernate modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode (Hibernate) where the system wake-up circuit is activated by a comparator-switch event.



Figure 6 shows an overview of the analog subsystem. This diagram is a high-level abstraction. See the TRM for detailed connectivity information.



## Figure 6. Analog Subsystem

# **Programmable Digital**

#### Smart I/O

Smart I/O is a programmable logic fabric that enables Boolean operations on signals traveling from device internal resources to the GPIO pins or on signals traveling into the device from external sources. A Smart I/O block sits between the GPIO pins and the high-speed I/O matrix (HSIOM) and is dedicated to a single port.

There are two Smart I/O blocks: one on Port 8 and one on Port 9. When Smart I/O is not enabled, all signals on Port 8 and Port 9 bypass the Smart I/O hardware.

Smart I/O supports:

- System Deep Sleep operation
- Boolean operations without CPU intervention
- Asynchronous or synchronous (clocked) operation

Each Smart I/O block contains a data unit (DU) and eight lookup tables (LUTs).

The DU:

- Performs unique functions based on a selectable opcode.
- Can source input signals from internal resources, the GPIO port, or a value in the DU register.

Each LUT:

- Has three selectable input sources. The input signals may be sourced from another LUT, an internal resource, an external signal from a GPIO pin, or from the DU.
- Acts as a programmable Boolean logic table.
- Can be synchronous or asynchronous.



# PSoC 6 MCU: CYB06445LQI-S3D42 Datasheet

# **Fixed-Function Digital**

Timer/Counter/Pulse-width Modulator (TCPWM)

- The TCPWM supports the following operational modes:
  - □ Timer-counter with compare
  - Timer-counter with capture
  - Quadrature decoding
  - □ Pulse width modulation (PWM)
  - Pseudo-random PWM
  - PWM with dead time
- Up, down, and up/down counting modes.
- Clock prescaling (division by 1, 2, 4, ... 64, 128)
- Double buffering of compare/capture and period values
- Underflow, overflow, and capture/compare output signals
- Supports interrupt on:
  - Terminal count Depends on the mode; typically occurs on overflow or underflow
  - Capture/compare The count is captured to the capture register or the counter value equals the value in the compare register
- Complementary output for PWMs
- Selectable start, reload, stop, count, and capture event signals for each TCPWM; with rising edge, falling edge, both edges, and level trigger options. The TCPWM has a Kill input to force outputs to a predetermined state.

In this device there are:

- Four 32-bit TCPWMs
- Eight 16-bit TCPWMs

Serial Communication Blocks (SCB)

This product line has seven SCBs:

- Six can implement either I<sup>2</sup>C, UART, or SPI.
- One SCB (SCB #6) can operate in system Deep Sleep mode with an external clock; this SCB can be either SPI slave or I<sup>2</sup>C slave.

**I<sup>2</sup>C Mode:** The SCB can implement a full multi-master and slave interface (it is capable of multimaster arbitration). This block can operate at speeds of up to 1 Mbps (Fast Mode Plus). It also supports EZI2C, which creates a mailbox address range and effectively reduces I<sup>2</sup>C communication to reading from and writing to an array in memory. The SCB supports a 256-byte FIFO for receive and transmit.

The I<sup>2</sup>C peripheral is compatible with I<sup>2</sup>C standard-mode, Fast Mode, and Fast Mode Plus devices as defined in the NXP I<sup>2</sup>C-bus specification and user manual (UM10204). The I<sup>2</sup>C bus I/O is implemented with GPIO in open-drain modes.

**UART Mode:** This is a full-feature UART operating at up to 8 Mbps. It supports automotive single-wire interface (LIN), infrared interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the basic UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows the addressing of peripherals connected over common RX and TX lines. Common UART functions such as parity error, break detect, and frame error are supported. A 256-byte FIFO allows much greater CPU service latencies to be tolerated.

**SPI Mode:** The SPI mode supports full Motorola SPI, TI Secure Simple Pairing (SSP) (essentially adds a start pulse that is used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block supports an EZSPI mode in which the data interchange is reduced to reading and writing an array in memory. The SPI interface operates with a 25-MHz clock.

#### USB Full-Speed Device Interface

This product line incorporates a full-speed USB device interface. The device can have up to eight endpoints. A 512-byte SRAM buffer is provided and DMA is supported.

Note: If the USB pins are not used, connect  $V_{DDUSB}$  to ground and leave the P14.0/USBDP and P14.1/USBDM pins unconnected.

#### Quad-SPI/Serial Memory Interface (SMIF)

A serial memory interface is provided, running at up to 80 MHz. It supports single, dual, and quad SPI configurations, and supports up to four external memory devices. It supports two modes of operation:

- Memory-mapped I/O (MMIO), a command mode interface that provides data access via registers and FIFOs
- Execute in Place (XIP), in which AHB reads and writes are directly translated to SPI read and write transfers.

In XIP mode, the external memory is mapped into the PSoC 6 MCU internal address space, enabling code execution directly from the external memory. To improve performance, a 4-KB cache is included. XIP mode also supports AES-128 on-the-fly encryption and decryption, enabling secured storage and access of code and data in the external memory.

#### LCD

This block drives LCD commons and segments; routing is available to most of the GPIOs. One to eight of the GPIOs must be used for commons, the rest can be used for segments.

The LCD block has two modes of operation: high speed (8 MHz) and low speed (32 kHz). Both modes operate in system LP, ULP, and Deep Sleep modes, however the low-speed mode operates with reduced contrast in system Deep Sleep mode. The 8-MHz IMO is available in system Deep Sleep mode, and can be used to generate a clock for the LCD block. Review the number of common and segment lines, viewing angle requirements, and prototype performance, and then select the appropriate LCD clock frequency before using system Deep Sleep mode.

#### SD Host Controller

This product line contains one Secure Digital (SD) host controller. It provides communication with IoT connectivity devices such as Bluetooth, Bluetooth Low-Energy and WiFi radios, as well as combination devices. The controller also supports embedded MultiMediaCards (eMMC) and Secure Digital (SD) cards.

Several bus speed modes under the SD specification are supported:

- DS (default speed)
- HS (high speed)
- SDR12 (single data rate)
- SDR25



- SDR50
- DDR50 (double data rate)
- For eMMC, the supported modes are:
- BWC (backward compatibility)
- SDR

Maximum clock restrictions and capacitive loads apply to some modes, and are also dependent on system power mode (LP/ULP). Refer to the SD Host Controller and eMMC Specifications for details.

The SD Host Controller complies with the following standards. Refer to the specifications documents for more information on the protocol and operations.

- SD Specifications Part 1 Physical Layer Specification Version 6.00, supporting card capacities for SDSC (up to 2 GB), SDHC (up to 32 GB) and SDXC (up to 2 TB).
- SD Specifications Part A2 SD Host Controller Standard Specification Version 4.20
- SD Specifications Part E1 SDIO Specifications Version 4.10
- Embedded Multi-Media Card (eMMC) Electrical Standard 5.1

The SD host controller is configured as a master. To be fully compatible with features provided in the driver software for speed and efficiency, it supports advanced DMA version 3 (ADMA3), defined by the SDIO standard, and has a 1 KB RX/TX FIFO allowing double buffering of 512-byte blocks.

#### CAN FD Block

This product line has one CAN FD block for industrial and automotive applications. The block includes Time-Stamp support and has a 4-KB message RAM. FD Data rates of up to 5 Mbps are supported. DMA transfers are supported.

#### GPIO

This product line has up to 53 GPIOs, which implement the following:

- Eight drive strength modes:
  - □ Analog input mode (input and output buffers disabled) □ Input only
  - Weak pull-up with strong pull-down
  - Strong pull-up with weak pull-down

#### Table 6. DRIVE\_SEL Values

- Open drain with strong pull-down
- Open drain with strong pull-up
- □ Strong pull-up with strong pull-down
- Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL)
- Hold mode for latching previous state (used for retaining the I/O state in system Hibernate mode)
- Selectable slew rates for dV/dt-related noise control to improve EMI

The pins are organized in logical entities called ports, which are up to 8 pins in width. Data output and pin state registers store, respectively, the values to be driven on the pins and the input states of the pins.

Every pin can generate an interrupt if enabled; each port has an interrupt request (IRQ) associated with it.

The port 3 pins are capable of overvoltage-tolerant (OVT) operation, where the input voltage may be higher than  $V_{DDD}$ . OVT pins are commonly used with I<sup>2</sup>C, to allow powering the chip OFF while maintaining a physical connection to an operating I<sup>2</sup>C bus without affecting its functionality.

GPIO pins can be ganged to source or sink higher values of current. GPIO pins, including OVT pins, may not be pulled up higher than the absolute maximum; see Electrical Specifications.

During power-on and reset, the pins are forced to the analog input drive mode, with input and output buffers disabled, so as not to crowbar any inputs and/or cause excess turn-on current.

A multiplexing network known as the high-speed I/O matrix (HSIOM) is used to multiplex between various peripheral and analog signals that may connect to an I/O pin.

Analog performance is affected by GPIO switching noise. In order to get the best analog performance, the following frequency and drive mode constraints must be applied. The DRIVE\_SEL values (see Table 6) represent drive strengths (please see the Architecture and Register TRMs for further detail).

See also Table 5 for additional restrictions for ECO use.

| Ports          | Max Frequency                                                   | Drive Strength for V <sub>DDD</sub> $\leq$ 2.7 V | Drive Strength for $V_{DDD}$ > 2.7 V |
|----------------|-----------------------------------------------------------------|--------------------------------------------------|--------------------------------------|
| Ports 0, 1     | 8 MHz                                                           | DRIVE_SEL 2                                      | DRIVE_SEL 3                          |
| Port 2         | 50 MHz                                                          | DRIVE_SEL 1                                      | DRIVE_SEL 2                          |
| Ports 3 to 10  | 16 MHz; 25 MHz for SPI                                          | DRIVE_SEL 2                                      | DRIVE_SEL 3                          |
| Ports 11 to 12 | 80 MHz for SMIF (QSPI).                                         | DRIVE_SEL 1                                      | DRIVE_SEL 2                          |
| Ports 9 and 10 | Slow slew rate setting for TQFP<br>Packages for ADC performance | No restrictions                                  | No restrictions                      |



# **Special-Function Peripherals**

#### CapSense Subsystem

CapSense is supported in PSoC 6 MCU through a CapSense sigma-delta (CSD) hardware block. It is designed for high-sensitivity self-capacitance and mutual-capacitance measurements, and is specifically built for user interface solutions.

In addition to CapSense, the CSD hardware block supports three general-purpose functions. These are available when CapSense is not being used. Alternatively, two or more functions can be time-multiplexed in an application under firmware control. The four functions supported by the CSD hardware block are:

- CapSense
- 10-bit ADC
- Programmable current sources (IDAC)
- Comparator

#### CapSense

Capacitive touch sensors are designed for user interfaces that rely on human body capacitance to detect the presence of a finger on or near a sensor. Cypress CapSense solutions bring elegant, reliable, and simple capacitive touch sensing functions to applications including IoT, industrial, automotive, and home appliances.

The Cypress-proprietary CapSense technology offers the following features:

- Best-in-class signal-to-noise ratio (SNR) and robust sensing under harsh and noisy conditions
- Self-capacitance (CSD) and mutual-capacitance (CSX) sensing methods
- Support for various widgets, including buttons, matrix buttons, sliders, touchpads, and proximity sensors
- High-performance sensing across a variety of materials
- Best-in-class liquid tolerance
- SmartSense<sup>™</sup> auto-tuning technology that helps avoid complex manual tuning processes
- Superior immunity against external noise
- Spread-spectrum clocks for low radiated emissions
- Gesture and built-in self-test libraries
- Ultra-low power consumption
- An integrated graphical CapSense tuner for real-time tuning, testing, and debugging

#### ADC

The CapSense subsystem slope ADC offers the following features:

- Selectable 8- or 10-bit resolution
- Selectable input range: GND to V<sub>REF</sub> and GND to V<sub>DDA</sub> on any GPIO input
- Measurement of V<sub>DDA</sub> against an internal reference without the use of GPIO or external components

## IDAC

The CSD block has two programmable current sources, which offer the following features:

- 7-bit resolution
- Sink and source current modes
- A current source programmable from 37.5 nA to 609 µA
- Two IDACs that can be used in parallel to form one 8-bit IDAC

#### Comparator

The CapSense subsystem comparator operates in the system Low Power and Ultra-Low Power modes. The inverting input is connected to an internal programmable reference voltage and the non-inverting input can be connected to any GPIO via the AMUXBUS.

#### CapSense Hardware Subsystem

Figure 7 shows the high-level hardware overview of the CapSense subsystem, which includes a delta sigma converter, internal clock dividers, a shield driver, and two programmable current sources.

The inputs are managed through analog multiplexed buses (AMUXBUS A/B). The input and output of all functions offered by the CSD block can be provided on any GPIO or on a group of GPIOs under software control, with the exception of the comparator output and external capacitors that use dedicated GPIOs.

Self-capacitance is supported by the CSD block using AMUXBUS A, an external modulator capacitor, and a GPIO for each sensor. There is a shield electrode (optional) for self-capacitance sensing. This is supported using AMUXBUS B and an optional external shield tank capacitor (to increase the drive capability of the shield driver) should this be required. Mutual-capacitance is supported by the CSD block using AMUXBUS A, two external integrated capacitors, and a GPIO for transmit and receive electrodes.

The ADC does not require an external component. Any GPIO that can be connected to AMUXBUS A can be an input to the ADC under software control. The ADC can accept  $V_{DDA}$  as an input without needing GPIOs (for applications such as battery voltage measurement).

The two programmable current sources (IDACs) in general-purpose mode can be connected to AMUXBUS A or B. They can therefore connect to any GPIO pin. The comparator resides in the delta-sigma converter. The comparator inverting input can be connected to the reference. Both comparator inputs can be connected to any GPIO using AMUXBUS B; see Figure 6. The reference has a direct connection to a dedicated GPIO; see Table 9.

The CSD block can operate in active and sleep CPU power modes, and seamlessly transition between system LP and ULP modes. It can be powered down in system Deep Sleep and Hibernate modes. Upon wakeup from Hibernate mode, the CSD block requires re-initialization. However, operation can be resumed without re-initialization upon exit from Deep Sleep mode, under firmware control.





Figure 7. CapSense Hardware Subsystem



Figure 18 shows the high-level software overview. Cypress provides middleware libraries for CapSense, ADC, and IDAC on GitHub to enable quick integration. The Board Support Package for any kit with CapSense capabilities automatically includes the CapSense library in any application that uses the BSP.

User applications interact only with middleware to implement functions of the CSD block. The middleware interacts with underlying drivers to access hardware as necessary. The CSD driver facilitates time-multiplexing of the CSD hardware if more than one piece of CSD-related middleware is present in a project. It prevents access conflicts in this case.

ModusToolbox Software provides a CapSense configurator to enable fast library configuration. It also provides a tuner for performance evaluation and real-time tuning of the system. The tuner requires an EZI2C communication interface in the application to enable real-time tuning capability. The tuner can update configuration parameters directly in the device as well as in the configurator. CapSense and ADC middleware use the CSD interrupt to implement non-blocking sensing and A-to-D conversion. Therefore, interrupt service routines are a defined part of the middleware, which must be initialized by the application. Middleware and drivers can operate on either CPU. Cypress recommends using the middleware only in one CPU. If both CPUs must access the CSD driver, memory access should be managed in the application.

Refer to AN85951: PSoC 4 and PSoC 6 MCU CapSense Design Guide for more details on CSX sensing, CSD sensing, shield electrode usage and its benefits, and capacitive system design guidelines.

Refer to the API reference guides for CapSense, ADC, and IDAC available on GitHub.







# **PSoC 64 Security**

All PSoC 64 "Secure" MCU product lines feature enhanced security functionality. They provide an isolated root of trust (RoT) with true attestation and provisioning services. Cypress also provides a "Secure Boot" SDK which includes all required libraries, tools, and sample code to provision PSoC 64 devices. The SDK also provides provisioning scripts with sample keys and policies, a pre-built bootloader image, and tools for signing firmware images. For more information, see the "Secure Boot" SDK User Guide.

The "Secure Boot" SDK also includes entrance exam scripts. An entrance exam can optionally be run on PSoC 64 devices before provisioning to ensure that no device tampering has occurred.

The first step in using a PSoC 64 device is to inject the following information into the device - a process called provisioning:

- A set of cryptographic public keys, which are used to:
   Transfer the RoT from Cypress to the user/OEM, as Figure 9 shows
  - Validate applications
- A set of security policies that define how the device should behave
- Certificates (optional) used to bind device identity or provide a chain of trust to a higher certifying authority
- The Cypress bootloader

Provisioning is done before an application is programmed into the device.



# Figure 9. PSoC 64 Usage Processes

Provisioning is done using a hardware security module (HSM). An HSM is a physical computing device, placed in a secured facility, that safeguards and manages digital keys for strong authentication, and provides cryptographic processing.

After the device is provisioned, it can be programmed with signed applications. The signature and authenticity of the application is verified before control is transferred to it.



Figure 10 shows a simplified flash memory map of PSoC 64 assets and immutable sections. As noted in Memory, a portion of device SRAM is also reserved for system usage.

|                                             | 0x1000:0000 |                    |                                                                     |
|---------------------------------------------|-------------|--------------------|---------------------------------------------------------------------|
| User Application Space                      |             |                    |                                                                     |
|                                             | 0x101D:0000 |                    | Typically immutable, can be                                         |
| Cypress Bootloader                          | 0x101D.0000 | $\left\{ \right\}$ | updated if allowed by security<br>policy during provisioning        |
| "Secure Flash Boot"                         | 0x101E:0000 |                    | Immutable after Cypress<br>Manufacturing                            |
| OEM Asset storage                           | 0x101F:BF00 | >                  | Typically immutable, can be                                         |
| User Flash                                  | 0x101F:FFFF |                    | partially updated if allowed by security policy during provisioning |
| "Secure Flash Boot" +<br>Cypress Public Key | 0x1600:7FFF |                    | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,                             |
| Supervisory Flash                           | 0x1600:0000 | >                  |                                                                     |
| Boot ROM                                    | 0x0001:FFFF |                    | Immutable after Cypress<br>Manufacturing                            |
| ROM                                         | 0x0000:0000 | J                  |                                                                     |

## Figure 10. PSoC 64 "Secure" MCU Asset Memory Map



#### Cypress Bootloader

Cypress Bootloader is a port of the open source MCUBoot library. For more details about this library, refer to MCUBoot Bootloader design. The current version of Cypress Bootloader for this device does not support the swap-based images feature as documented in the MCUBoot design document.

Cypress Bootloader is included in the "Secure Boot" SDK as a pre-built hex image. This image acts as the first image launched by the PSoC 64 boot code. It parses the provisioned Boot&Upgrade policy to launch an application image.

Cypress Bootloader supports external memory over the PSoC 64 Serial Memory Interface (SMIF). The bootloader currently supports only external memory vendors who support the Serial Flash Discovery Protocol (SFDP).

Cypress Bootloader enforces protection contexts for the bootloader code, so code running in another protection context cannot overwrite/tamper with the bootloader code. Figure 11 shows the launch sequence of Cypress Bootloader:



### Figure 11. Bootloader Launch Sequence

Figure 12 shows a typical application update scenario using Cypress Bootloader:

# Figure 12. Bootloader Application Update Sequence





# **Pinouts**

**Note:** The CYB06445LQI-S3D42 datasheet web page contains a spreadsheet with a consolidated list of pinouts and pin alternate functions with HSIOM mapping. GPIO ports are powered by  $V_{DDx}$  pins as follows:

- P0: V<sub>BACKUP</sub>
- P2, P3: V<sub>DDIO2</sub>
- P5, P6, P7, P8: V<sub>DDIO1</sub>
- P9, P10: V<sub>DDIOA</sub>, V<sub>DDA</sub> (V<sub>DDIOA</sub> and V<sub>DDA</sub> must be connected together on the PCB)
- P11, P12: V<sub>DDIO0</sub>
- P14: V<sub>DDUSB</sub>

# Table 7. Packages and Pin Information

| Pin                 | Package |       | Package |  |
|---------------------|---------|-------|---------|--|
| Pin                 | 68-QFN  | Pin   | 68-QFN  |  |
| V <sub>DDD</sub>    | 68      | P6.3  | 30      |  |
| V <sub>CCD</sub>    | 67      | P6.4  | 31      |  |
| V <sub>DDA</sub>    | 48      | P6.5  | 32      |  |
| V <sub>DDIOA</sub>  | 36      | P6.6  | 33      |  |
| V <sub>DDIO0</sub>  | 64      | P6.7  | 34      |  |
| V <sub>DDIO1</sub>  | 35      | P7.0  | 37      |  |
| V <sub>DDIO2</sub>  | 22      | P7.1  | 38      |  |
| V <sub>BACKUP</sub> | 1       | P7.2  | 39      |  |
| V <sub>DDUSB</sub>  | 11      | P7.3  | 40      |  |
| V <sub>SS</sub>     | GND PAD | P7.7  | 41      |  |
| V <sub>DD_NS</sub>  | 9       | P8.0  | 42      |  |
| V <sub>IND1</sub>   | 10      | P8.1  | 43      |  |
| XRES                | 8       | P9.0  | 44      |  |
| V <sub>REF</sub>    | 49      | P9.1  | 45      |  |
| P0.0                | 2       | P9.2  | 46      |  |
| P0.1                | 3       | P9.3  | 47      |  |
| P0.2                | 4       | P10.0 | 50      |  |
| P0.3                | 5       | P10.1 | 51      |  |
| P0.4                | 6       | P10.2 | 52      |  |
| P0.5                | 7       | P10.3 | 53      |  |
| P2.0                | 14      | P10.4 | 54      |  |
| P2.1                | 15      | P10.5 | 55      |  |
| P2.2                | 16      | P11.0 | 56      |  |
| P2.3                | 17      | P11.1 | 57      |  |
| P2.4                | 18      | P11.2 | 58      |  |
| P2.5                | 19      | P11.3 | 59      |  |
| P2.6                | 20      | P11.4 | 60      |  |
| P2.7                | 21      | P11.5 | 61      |  |
| P3.0                | 23      | P11.6 | 62      |  |
| P3.1                | 24      | P11.7 | 63      |  |



Table 7. Packages and Pin Information

| Pin  | Package |     |
|------|---------|-----|
| FIII | 68-QFN  |     |
| P5.0 | 25      |     |
| P5.1 | 26      |     |
| P5.6 | 27      | P14 |
| P5.7 | 28      | P14 |
| P6.2 | 29      |     |

| Pin           | Package |
|---------------|---------|
| FIII          | 68-QFN  |
| P12.6         | 65      |
| P12.7         | 66      |
| P14.0 / USBDP | 13      |
| P14.1 / USBDM | 12      |

Note: If the USB pins are not used, connect V<sub>DDUSB</sub> to ground and leave the P14.0/USBDP and P14.1/USBDM pins unconnected.

#### Figure 13. Device Pinout for 68-QFN Package<sup>[2]</sup>



Note

2. The center pad on the QFN package should be connected to PCB ground relative to device VDDx for best mechanical, thermal, and electrical performance. For more information, see AN72845, Design Guidelines for QFN Devices.





Each port pin has multiple alternate functions. These are defined in Table 8. The columns ACT #x and DS #y denote active (System LP/ULP) and Deep Sleep mode signals respectively.

The notation for a signal is of the form IPName[x].signal\_name[u]:y.

IPName = Name of the block (such as tcpwm), x = Unique instance of the IP, Signal\_name = Name of the signal, u = Signal number where there is more than one signal for a particular signal name, y = Designates copies of the signal name.

For example, the name tcpwm[0].line\_compl[3]:4 indicates that this is instance 0 of a tcpwm block, the signal is line\_compl # 3 (complement of the line output) and this is the fourth occurrence (copy) of the signal. Signal copies are provided to allow flexibility in routing and to maximize use of on-chip resources.

#### Table 8. Multiple Alternate Functions

| Port/Pin | ACT #0                 | ACT #1                              | ACT #2            | ACT #3              | DS #2 | DS #3 | ACT #4             | ACT #5 | ACT #6                | ACT #7               | ACT #8                        | ACT #9 | ACT #10 | ACT #12                        | ACT #13                         | ACT #14                          | ACT #15 | DS #5               | DS #6 | DS #7 |
|----------|------------------------|-------------------------------------|-------------------|---------------------|-------|-------|--------------------|--------|-----------------------|----------------------|-------------------------------|--------|---------|--------------------------------|---------------------------------|----------------------------------|---------|---------------------|-------|-------|
| P0.0     | tcpwm[0]<br>.line[0]:0 | tcpwm[1]<br>.line[0]:0              | csd.csd_<br>tx:0  | csd.csd_<br>tx_n:0  |       |       | srss.ext_<br>clk:0 |        |                       |                      | scb[0].spi<br>_select1:<br>0  |        |         | peri.tr_io<br>_input[0]<br>:0  |                                 |                                  |         |                     |       |       |
| P0.1     | line -                 | tcpwm[1]<br>_line<br>compl[0]:<br>0 | csd.csd_<br>tx:1  | csd.csd_<br>tx_n:1  |       |       |                    |        |                       |                      | scb[0].spi<br>_select2:<br>0  |        |         | peri.tr_io<br>_input[1]<br>_:0 |                                 |                                  |         | cpuss.s<br>wj_trstn |       |       |
| P0.2     | tcpwm[0]<br>.line[1]:0 | tcpwm[1]<br>.line[1]:0              | csd.csd_<br>tx:2  | csd.csd_<br>tx_n:2  |       |       |                    |        | scb[0].ua<br>rt_rx:0  | scb[0].i2<br>c_scl:0 | scb[0].spi<br>_mosi:0         |        |         |                                |                                 |                                  |         |                     |       |       |
| P0.3     | line -                 | tcpwm[1]<br>.line<br>compl[1]:<br>0 | tx:3              | csd.csd_<br>tx_n:3  |       |       |                    |        | scb[0].ua<br>rt_tx:0  | scb[0].i2<br>c_sda:0 | scb[0].spi<br>_miso:0         |        |         |                                |                                 |                                  |         |                     |       |       |
| P0.4     | tcpwm[0]<br>.line[2]:0 | tcpwm[1]<br>.line[2]:0              | csd.csd_<br>tx:4  | csd.csd_<br>tx_n:4  |       |       |                    |        | scb[0].ua<br>rt_rts:0 |                      | scb[0].spi<br>_clk:0          |        |         | peri.tr_io<br>_input[2]<br>:0  | peri.tr_io<br>_output[<br>_0]:2 |                                  |         |                     |       |       |
| P0.5     | line -                 | tcpwm[1]<br>.line<br>compl[2]:<br>0 | csd.csd_<br>tx:5  | csd.csd_<br>tx_n:5  |       |       | srss.ext_<br>clk:1 |        | scb[0].ua<br>rt_cts:0 |                      | scb[0].spi<br>_select0:<br>0  |        |         | peri.tr_io<br>_input[3]<br>_:0 | peri.tr_io<br>_output[<br>_1]:2 |                                  |         |                     |       |       |
| P2.0     | tcpwm[0]<br>.line[3]:0 | tcpwm[1]<br>.line[3]:0              | csd.csd_<br>tx:6  | csd.csd_<br>tx_n:6  |       |       |                    |        | scb[1].ua<br>rt_rx:0  | scb[1].i2<br>c_scl:0 | scb[1].spi<br>_mosi:0         |        |         | peri.tr_io<br>_input[4]<br>:0  |                                 | sdhc[0].c<br>ard_dat_<br>3to0[0] |         |                     |       |       |
| P2.1     | line -                 | tcpwm[1]<br>.line<br>compl[3]:<br>0 | csd.csd_<br>tx:7  | csd.csd_<br>tx_n:7  |       |       |                    |        | scb[1].ua<br>rt_tx:0  | scb[1].i2<br>c_sda:0 | scb[1].spi<br>_miso:0         |        |         | peri.tr_io<br>_input[5]<br>_:0 |                                 | sdhc[0].c<br>ard_dat_<br>3to0[1] |         |                     |       |       |
| P2.2     | tcpwm[0]<br>.line[0]:1 | tcpwm[1]<br>.line[4]:0              | csd.csd_<br>tx:8  | csd.csd_<br>tx_n:8  |       |       |                    |        | scb[1].ua<br>rt_rts:0 |                      | scb[1].spi<br>_clk:0          |        |         |                                |                                 | sdhc[0].c<br>ard_dat_<br>3to0[2] |         |                     |       |       |
| P2.3     | line -                 | tcpwm[1]<br>.line<br>compl[4]:<br>0 | tx:9              | csd.csd_<br>tx_n:9  |       |       |                    |        | scb[1].ua<br>rt_cts:0 |                      | scb[1].spi<br>_select0:<br>0  |        |         |                                |                                 | sdhc[0].c<br>ard_dat_<br>3to0[3] |         |                     |       |       |
| P2.4     | tcpwm[0]<br>.line[1]:1 | tcpwm[1]<br>.line[5]:0              | csd.csd_<br>tx:10 | csd.csd_<br>tx_n:10 |       |       |                    |        |                       |                      | scb[1].spi<br>_select1:<br>_0 |        |         |                                |                                 | sdhc[0].c<br>ard_cmd             |         |                     |       |       |



# Table 8. Multiple Alternate Functions (continued)

| Port/Pin | ACT #0                              | ACT #1                              | ACT #2            | ACT #3              | DS #2                | DS #3 | ACT #4 | ACT #5 | ACT #6                | ACT #7               | ACT #8                       | ACT #9 | ACT #10                      | ACT #12                         | ACT #13                         | ACT #14                                  | ACT #15 | DS #5                        | DS #6                        | DS #7                         |
|----------|-------------------------------------|-------------------------------------|-------------------|---------------------|----------------------|-------|--------|--------|-----------------------|----------------------|------------------------------|--------|------------------------------|---------------------------------|---------------------------------|------------------------------------------|---------|------------------------------|------------------------------|-------------------------------|
| P2.5     | tcpwm[0]<br>.line<br>compl[1]:<br>1 | tcpwm[1]<br>.line<br>compl[5]:<br>0 | csd.csd_<br>tx:11 | csd.csd_<br>tx_n:11 |                      |       |        |        |                       |                      | scb[1].spi<br>_select2:<br>0 |        |                              |                                 |                                 | sdhc[0].c<br>lk_card                     |         |                              |                              |                               |
| P2.6     | tcpwm[0]<br>.line[2]:1              | tcpwm[1]<br>.line[6]:0              | csd.csd_<br>tx:12 | csd.csd_<br>tx_n:12 |                      |       |        |        |                       |                      | scb[1].spi<br>_select3:<br>0 |        |                              | peri.tr_io<br>_input[8]<br>:0   |                                 | sdhc[0].c<br>ard_de-<br>tect_n           |         |                              |                              |                               |
| P2.7     | line -                              | tcpwm[1]<br>.line<br>compl[6]:<br>0 | tx·13             | csd.csd_<br>tx_n:13 |                      |       |        |        |                       |                      |                              |        |                              | peri.tr_io<br>_input[9]<br>_:0  |                                 | sdhc[0].c<br>ard_mec<br>h_write_<br>prot |         |                              |                              |                               |
| P3.0     | tcpwm[0]<br>.line[3]:1              | tcpwm[1]<br>.line[7]:0              | csd.csd_<br>tx:14 | csd.csd_<br>tx_n:14 |                      |       |        |        | scb[2].ua<br>rt_rx:1  | scb[2].i2<br>c_scl:1 | scb[2].spi<br>_mosi:1        |        |                              | peri.tr_io<br>_input[6]<br>:0   |                                 | sdhc[0].i<br>o_volt_s<br>el              |         |                              |                              |                               |
| P3.1     | tcpwm[0]<br>.line<br>compl[3]:<br>1 | tcpwm[1]<br>.line<br>compl[7]:<br>0 | csd.csd_<br>tx:15 | csd.csd_<br>tx_n:15 |                      |       |        |        | scb[2].ua<br>rt_tx:1  | scb[2].i2<br>c_sda:1 | scb[2].spi<br>_miso:1        |        |                              | peri.tr_io<br>_input[7]<br>_:0  |                                 | sdhc[0].c<br>ard_if_p-<br>wr_en          |         |                              |                              |                               |
| P5.0     | tcpwm[0]<br>.line[0]:2              | tcpwm[1]<br>.line[0]:1              | csd.csd_<br>tx:16 | csd.csd_<br>tx_n:16 |                      |       |        |        | scb[5].ua<br>rt_rx:1  | scb[5].i2<br>c_scl:1 | scb[5].spi<br>_mosi:1        |        | canfd[0].<br>ttcan_rx[<br>0] | peri.tr_io<br>_input[1<br>_0]:0 |                                 |                                          |         |                              |                              |                               |
| P5.1     | tcpwm[0]<br>.line<br>compl[0]:<br>2 | line                                | hu17 -            | csd.csd_<br>tx_n:17 |                      |       |        |        | scb[5].ua<br>rt_tx:1  | scb[5].i2<br>c_sda:1 | scb[5].spi<br>_miso:1        |        | canfd[0].<br>ttcan_tx[<br>0] | peri.tr_io<br>_input[11<br>_:0  |                                 |                                          |         |                              |                              |                               |
| P5.6     | tcpwm[0]<br>.line[1]:2              | tcpwm[1]<br>.line[1]:1              | csd.csd_<br>tx:18 | csd.csd_<br>tx_n:18 |                      |       |        |        |                       |                      |                              |        |                              |                                 |                                 |                                          |         |                              |                              |                               |
| P5.7     | tcpwm[0]<br>.line<br>compl[1]:<br>2 | tcpwm[1]<br>.line<br>compl[1]:<br>1 | csd.csd_<br>tx:19 | csd.csd_<br>tx_n:19 |                      |       |        |        |                       |                      |                              |        |                              |                                 |                                 |                                          |         |                              |                              |                               |
| P6.2     | tcpwm[0]<br>.line[3]:2              | tcpwm[1]<br>.line[3]:1              | csd.csd_<br>tx:22 | csd.csd_<br>tx_n:22 |                      |       |        |        | scb[3].ua<br>rt_rts:0 |                      | scb[3].spi<br>_clk:0         |        |                              |                                 |                                 |                                          |         |                              |                              |                               |
| P6.3     | tcpwm[0]<br>.line<br>compl[3]:<br>2 |                                     | csd.csd_<br>tx:23 | csd.csd_<br>tx_n:23 |                      |       |        |        | scb[3].ua<br>rt_cts:0 |                      | scb[3].spi<br>_select0:<br>0 |        |                              |                                 |                                 |                                          |         |                              |                              |                               |
| P6.4     | tcpwm[0]<br>.line[0]:3              | tcpwm[1]<br>.line[4]:1              | csd.csd_<br>tx:24 | csd.csd_<br>tx_n:24 | scb[6].i2<br>c_scl:0 |       |        |        |                       |                      |                              |        |                              | peri.tr_io<br>_input[1<br>_2]:0 | peri.tr_io<br>_output[<br>_0]:1 |                                          |         | cpuss.s<br>wj_swo_<br>tdo    | scb[6].sp<br>i_mosi:0        | srss.ddft<br>_pin_in[0<br>]:0 |
| P6.5     | .line -                             | line -                              | csd.csd_<br>tx:25 | csd.csd_<br>tx_n:25 | scb[6].i2<br>c_sda:0 |       |        |        |                       |                      |                              |        |                              | peri.tr_io<br>_input[1<br>_3]:0 | peri.tr_io<br>_output[<br>1]:1  |                                          |         | cpuss.s<br>wj_swdo<br>e_tdi  | scb[6].sp<br>i_miso:0        | srss.ddft<br>_pin_in[1<br>]:0 |
| P6.6     | tcpwm[0]<br>.line[1]:3              | tcpwm[1]<br>.line[5]:1              | csd.csd_<br>tx:26 | csd.csd_<br>tx_n:26 |                      |       |        |        |                       |                      |                              |        |                              |                                 |                                 |                                          |         | cpuss.s<br>wj_swdio<br>_tms  | scb[6].sp<br>i_clk:0         |                               |
| P6.7     | tcpwm[0]<br>_line<br>compl[1]:<br>3 | tcpwm[1]<br>.line<br>compl[5]:<br>1 | csd.csd_<br>tx:27 | csd.csd_<br>tx_n:27 |                      |       |        |        |                       |                      |                              |        |                              |                                 |                                 |                                          |         | cpuss.s<br>wj_swclk<br>_tclk | scb[6].sp<br>i_select0<br>:0 |                               |



# Table 8. Multiple Alternate Functions (continued)

| Port/Pin | ACT #0                              | ACT #1                              | ACT #2            | ACT #3              | DS #2 | DS #3 | ACT #4 | ACT #5 | ACT #6                | ACT #7               | ACT #8                       | ACT #9                    | ACT #10 | ACT #12                         | ACT #13 | ACT #14               | ACT #15                       | DS #5 | DS #6 | DS #7                          |
|----------|-------------------------------------|-------------------------------------|-------------------|---------------------|-------|-------|--------|--------|-----------------------|----------------------|------------------------------|---------------------------|---------|---------------------------------|---------|-----------------------|-------------------------------|-------|-------|--------------------------------|
| P7.0     | tcpwm[0]<br>.line[2]:3              |                                     | csd.csd_<br>tx:28 | csd.csd_<br>tx_n:28 |       |       |        |        | scb[4].ua<br>rt_rx:1  | scb[4].i2<br>c_scl:1 | scb[4].spi<br>_mosi:1        |                           |         | peri.tr_io<br>_input[1<br>_4]:0 |         | cpuss.tra<br>ce_clock |                               |       |       |                                |
| P7.1     | tcpwm[0]<br>.line<br>compl[2]:<br>3 | tcpwm[1]<br>.line<br>compl[6]:<br>1 | csd.csd_<br>tx:29 | csd.csd_<br>tx_n:29 |       |       |        |        | scb[4].ua<br>rt_tx:1  | scb[4].i2<br>c_sda:1 | scb[4].spi<br>_miso:1        |                           |         | peri.tr_io<br>_input[1<br>_5]:0 |         |                       |                               |       |       |                                |
| P7.2     |                                     | tcpwm[1]<br>.line[7]:1              | csd.csd_<br>tx:30 | csd.csd_<br>tx_n:30 |       |       |        |        | scb[4].ua<br>rt_rts:1 |                      | scb[4].spi<br>_clk:1         |                           |         |                                 |         |                       |                               |       |       |                                |
| P7.3     | tcpwm[0]<br>.line<br>compl[3]:<br>3 | line -                              | csd.csd_<br>tx:31 | csd.csd_<br>tx_n:31 |       |       |        |        | scb[4].ua<br>rt_cts:1 |                      | scb[4].spi<br>_select0:<br>1 |                           |         |                                 |         |                       |                               |       |       |                                |
| P7.7     | tcpwm[0]<br>.line<br>compl[1]:<br>4 | tcpwm[1]<br>.line<br>compl[1]:<br>2 | csd.csd_<br>tx:35 | csd.csd_<br>tx_n:35 |       |       |        |        |                       |                      |                              | cpuss.cl<br>k_fm_pu<br>mp |         |                                 |         |                       | cpuss.tra<br>ce_data[<br>0]:2 |       |       |                                |
| P8.0     | tcpwm[0]<br>.line[2]:4              | tcpwm[1]<br>.line[2]:2              | csd.csd_<br>tx:36 | csd.csd_<br>tx_n:36 |       |       |        |        | scb[4].ua<br>rt_rx:0  | scb[4].i2<br>c_scl:0 | scb[4].spi<br>_mosi:0        |                           |         | peri.tr_io<br>_input[1<br>_6]:0 |         |                       |                               |       |       |                                |
| P8.1     | tcpwm[0]<br>.line<br>compl[2]:<br>4 | tcpwm[1]<br>.line<br>compl[2]:<br>2 | csd.csd_<br>tx:37 | csd.csd_<br>tx_n:37 |       |       |        |        | scb[4].ua<br>rt_tx:0  | scb[4].i2<br>c_sda:0 | scb[4].spi<br>_miso:0        |                           |         | peri.tr_io<br>_input[1<br>_7]:0 |         |                       |                               |       |       |                                |
| P9.0     | tcpwm[0]<br>.line[0]:5              | tcpwm[1]<br>.line[4]:2              | csd.csd_<br>tx:40 | csd.csd_<br>tx_n:40 |       |       |        |        | scb[2].ua<br>rt_rx:0  | scb[2].i2<br>c_scl:0 | scb[2].spi<br>_mosi:0        |                           |         | peri.tr_io<br>_input[1<br>_8]:0 |         |                       | cpuss.tra<br>ce_data[<br>3]:0 |       |       |                                |
| P9.1     | tcpwm[0]<br>.line<br>compl[0]:<br>5 | tcpwm[1]<br>.line<br>compl[4]:<br>2 | csd.csd_<br>tx:41 | csd.csd_<br>tx_n:41 |       |       |        |        | scb[2].ua<br>rt_tx:0  | scb[2].i2<br>c_sda:0 | scb[2].spi<br>_miso:0        |                           |         | peri.tr_io<br>_input[1<br>_9]:0 |         |                       | cpuss.tra<br>ce_data[<br>2]:0 |       |       | srss.ddft<br>_pin_in[0<br>]:1  |
| P9.2     | tcpwm[0]<br>.line[1]:5              | tcpwm[1]<br>.line[5]:2              | csd.csd_<br>tx:42 | csd.csd_<br>tx_n:42 |       |       |        |        | scb[2].ua<br>rt_rts:0 |                      | scb[2].spi<br>_clk:0         |                           |         |                                 |         |                       | cpuss.tra<br>ce_data[<br>1]:0 |       |       |                                |
| P9.3     | tcpwm[0]<br>.line<br>compl[1]:<br>5 | tcpwm[1]<br>.line<br>compl[5]:<br>2 | csd.csd_<br>tx:43 | csd.csd_<br>tx_n:43 |       |       |        |        | scb[2].ua<br>rt_cts:0 |                      | scb[2].spi<br>_select0:<br>0 |                           |         |                                 |         |                       | cpuss.tra<br>ce_data[<br>]:0  |       |       | srss.ddft<br>_pin_in[1<br>_]:1 |
| P10.0    | tcpwm[0]<br>.line[2]:5              | tcpwm[1]<br>.line[6]:2              | csd.csd_<br>tx:44 | csd.csd_<br>tx_n:44 |       |       |        |        | scb[1].ua<br>rt_rx:1  | scb[1].i2<br>c_scl:1 | scb[1].spi<br>_mosi:1        |                           |         | peri.tr_io<br>_input[2<br>_0]:0 |         |                       | cpuss.tra<br>ce_data[<br>3]:1 |       |       |                                |
| P10.1    | tcpwm[0]<br>line<br>compl[2]:<br>5  | tcpwm[1]<br>.line<br>compl[6]:<br>2 | csd.csd_<br>tx:45 | csd.csd_<br>tx_n:45 |       |       |        |        | scb[1].ua<br>rt_tx:1  | scb[1].i2<br>c_sda:1 | scb[1].spi<br>_miso:1        |                           |         | peri.tr_io<br>_input[2<br>_1]:0 |         |                       | cpuss.tra<br>ce_data[<br>2]:1 |       |       |                                |
| P10.2    | tcpwm[0]<br>.line[3]:5              | tcpwm[1]<br>.line[7]:2              | csd.csd_<br>tx:46 | csd.csd_<br>tx_n:46 |       |       |        |        | scb[1].ua<br>rt_rts:1 |                      | scb[1].spi<br>_clk:1         |                           |         |                                 |         |                       | cpuss.tra<br>ce_data[<br>1]:1 |       |       |                                |



# Table 8. Multiple Alternate Functions (continued)

| Port/Pin | ACT #0                              | ACT #1                              | ACT #2            | ACT #3              | DS #2 | DS #3 | ACT #4 | ACT #5               | ACT #6                | ACT #7               | ACT #8                        | ACT #9 | ACT #10 | ACT #12                         | ACT #13                         | ACT #14 | ACT #15                      | DS #5 | DS #6 | DS #7 |
|----------|-------------------------------------|-------------------------------------|-------------------|---------------------|-------|-------|--------|----------------------|-----------------------|----------------------|-------------------------------|--------|---------|---------------------------------|---------------------------------|---------|------------------------------|-------|-------|-------|
| P10.3    | tcpwm[0]<br>.line<br>compl[3]:<br>5 | tcpwm[1]<br>.line<br>compl[7]:<br>2 | csd.csd_<br>tx:47 | csd.csd_<br>tx_n:47 |       |       |        |                      | scb[1].ua<br>rt_cts:1 |                      | scb[1].spi<br>_select0:<br>_1 |        |         |                                 |                                 |         | cpuss.tra<br>ce_data[<br>]:1 |       |       |       |
| P10.4    | tcpwm[0]<br>.line[0]:6              | tcpwm[1]<br>.line[0]:3              | csd.csd_<br>tx:48 | csd.csd_<br>tx_n:48 |       |       |        |                      |                       |                      | scb[1].spi<br>_select1:<br>1  |        |         |                                 |                                 |         |                              |       |       |       |
| P10.5    | tcpwm[0]<br>.line<br>compl[0]:<br>6 | tcpwm[1]<br>.line<br>compl[0]:<br>3 | csd.csd_<br>tx:49 | csd.csd_<br>tx_n:49 |       |       |        |                      |                       |                      | scb[1].spi<br>_select2:<br>1  |        |         |                                 |                                 |         |                              |       |       |       |
| P11.0    | tcpwm[0]<br>.line[2]:6              | tcpwm[1]<br>.line[2]:3              | csd.csd_<br>tx:52 | csd.csd_<br>tx_n:52 |       |       |        | smif.spi_<br>select2 | scb[5].ua<br>rt_rx:0  | scb[5].i2<br>c_scl:0 | scb[5].spi<br>_mosi:0         |        |         | peri.tr_io<br>_input[2<br>_2]:0 |                                 |         |                              |       |       |       |
| P11.1    | tcpwm[0]<br>.line<br>compl[2]:<br>6 | tcpwm[1]<br>.line<br>compl[2]:<br>3 | csd.csd_<br>tx:53 | csd.csd_<br>tx_n:53 |       |       |        | smif.spi_<br>select1 | scb[5].ua<br>rt_tx:0  | scb[5].i2<br>c_sda:0 | scb[5].spi<br>_miso:0         |        |         | peri.tr_io<br>_input[2<br>3]:0  |                                 |         |                              |       |       |       |
| P11.2    |                                     | tcpwm[1]<br>.line[3]:3              |                   | csd.csd_<br>tx_n:54 |       |       |        | smif.spi_<br>select0 | scb[5].ua<br>rt_rts:0 |                      | scb[5].spi<br>_clk:0          |        |         |                                 |                                 |         |                              |       |       |       |
| P11.3    | tcpwm[0]<br>.line<br>compl[3]:<br>6 | tcpwm[1]<br>.line<br>compl[3]:<br>3 | csd.csd_<br>tx:55 | csd.csd_<br>tx_n:55 |       |       |        | smif.spi_<br>data3   | scb[5].ua<br>rt_cts:0 |                      | scb[5].spi<br>_select0:<br>0  |        |         |                                 | peri.tr_io<br>_output[<br>_0]:0 |         |                              |       |       |       |
| P11.4    | tcpwm[0]<br>.line[0]:7              | tcpwm[1]<br>.line[4]:3              | csd.csd_<br>tx:56 | csd.csd_<br>tx_n:56 |       |       |        | smif.spi_<br>data2   |                       |                      | scb[5].spi<br>_select1:<br>_0 |        |         |                                 | peri.tr_io<br>_output[<br>_1]:0 |         |                              |       |       |       |
| P11.5    | tcpwm[0]<br>.line<br>compl[0]:<br>7 | tcpwm[1]<br>.line<br>compl[4]:<br>3 | csd.csd_<br>tx:57 | csd.csd_<br>tx_n:57 |       |       |        | smif.spi_<br>data1   |                       |                      | scb[5].spi<br>_select2:<br>0  |        |         |                                 |                                 |         |                              |       |       |       |
| P11.6    | tcpwm[0]<br>.line[1]:7              | tcpwm[1]<br>.line[5]:3              | csd.csd_<br>tx:58 | csd.csd_<br>tx_n:58 |       |       |        | smif.spi_<br>data0   |                       |                      | scb[5].spi<br>_select3:<br>_0 |        |         |                                 |                                 |         |                              |       |       |       |
| P11.7    | tcpwm[0]<br>.line<br>compl[1]:<br>7 | tcpwm[1]<br>.line<br>compl[5]:<br>3 | csd.csd_<br>tx:59 | csd.csd_<br>tx_n:59 |       |       |        | smif.spi_<br>clk     |                       |                      |                               |        |         |                                 |                                 |         |                              |       |       |       |
| P12.6    | tcpwm[0]<br>.line[3]:7              | tcpwm[1]<br>.line[7]:3              | csd.csd_<br>tx:62 | csd.csd_<br>tx_n:62 |       |       |        |                      |                       |                      |                               |        |         |                                 |                                 |         |                              |       |       |       |
| P12.7    | tcpwm[0]<br>.line<br>compl[3]:<br>7 | tcpwm[1]<br>.line<br>compl[7]:<br>3 | csd.csd_<br>tx:63 | csd.csd_<br>tx_n:63 |       |       |        |                      |                       |                      |                               |        |         |                                 |                                 |         |                              |       |       |       |



Analog and Smart I/O alternate port pin functionality is provided in Table 9.

# Table 9. Port Pin Analog, and Smart I/O Functions

| Name  | Analog                               | Digital HV                            | AMUXA          | AMUXB          | SMARTIO          |
|-------|--------------------------------------|---------------------------------------|----------------|----------------|------------------|
| P0.0  | wco_in                               |                                       |                |                |                  |
| P0.1  | wco_out                              |                                       |                |                |                  |
| P0.2  |                                      |                                       |                |                |                  |
| P0.3  |                                      |                                       |                |                |                  |
| P0.4  |                                      | pmic_wakeup_in<br>hibernate_wakeup[1] |                |                |                  |
| P0.5  |                                      | pmic_wakeup_out                       |                |                |                  |
| P5.6  | lpcomp.inp_comp0                     |                                       |                |                |                  |
| P5.7  | lpcomp.inn_comp0                     |                                       |                |                |                  |
| P6.2  | lpcomp.inp_comp1                     |                                       |                |                |                  |
| P6.3  | lpcomp.inn_comp1                     |                                       |                |                |                  |
| P6.6  |                                      | swd_data                              |                |                |                  |
| P6.7  |                                      | swd_clk                               |                |                |                  |
| P7.0  |                                      |                                       | amuxbus_a_csd0 | amuxbus_b_csd0 |                  |
| P7.1  | csd.cmodpadd<br>csd.cmodpads         |                                       | amuxbus_a_csd0 | amuxbus_b_csd0 |                  |
| P7.2  | csd.csh_tankpadd<br>csd.csh_tankpads |                                       | amuxbus_a_csd0 | amuxbus_b_csd0 |                  |
| P7.3  | csd.vref_ext                         |                                       | amuxbus_a_csd0 | amuxbus_b_csd0 |                  |
| P7.7  | csd.cshieldpads                      |                                       | amuxbus_a_csd0 | amuxbus_b_csd0 |                  |
| P8.0  |                                      |                                       | amuxbus_a_csd0 | amuxbus_b_csd0 | smartio[8].io[0] |
| P8.1  |                                      |                                       | amuxbus_a_csd0 | amuxbus_b_csd0 | smartio[8].io[1] |
| P9.0  |                                      |                                       | amuxbus_a_sar  | amuxbus_b_sar  | smartio[9].io[0] |
| P9.1  |                                      |                                       | amuxbus_a_sar  | amuxbus_b_sar  | smartio[9].io[1] |
| P9.2  |                                      |                                       | amuxbus_a_sar  | amuxbus_b_sar  | smartio[9].io[2] |
| P9.3  | aref_ext_vref                        |                                       | amuxbus_a_sar  | amuxbus_b_sar  | smartio[9].io[3] |
| P10.0 | sarmux_pads[0]                       |                                       |                |                |                  |
| P10.1 | sarmux_pads[1]                       |                                       |                |                |                  |
| P10.2 | sarmux_pads[2]                       |                                       |                |                |                  |
| P10.3 | sarmux_pads[3]                       |                                       |                |                |                  |
| P10.4 | sarmux_pads[4]                       |                                       |                |                |                  |
| P10.5 | sarmux_pads[5]                       |                                       |                |                |                  |
| P12.6 | eco_in                               |                                       |                |                |                  |
| P12.7 | eco_out                              |                                       |                |                |                  |



# **Power Supply Considerations**

The following power system diagrams show typical connections for power pins, with and without usage of the buck regulator.

In these diagrams, the package pin is shown with the pin name, for example " $V_{DDA}$ , 36". For  $V_{DDx}$  pins, the I/O port that is powered by that pin is also shown, for example " $V_{BACKUP}$ , 1; I/O port P0".

In the QFN package, all internal grounds are routed to the metal pad (epad) in the package. This pad must be grounded on the PCB.









#### Figure 15. 68-QFN (No Buck) Power Connections Diagram

There are as many as eight  $V_{DDx}$  supply pins, depending on the package, and multiple  $V_{SS}$  ground pins. The power pins are:

- V<sub>DDD</sub>: the main digital supply. It powers the LDO and switching regulators.
- V<sub>CCD</sub>: the main LDO output. It requires a 4.7-µF capacitor for regulation. The LDO can be turned off when V<sub>CCD</sub> is driven from the switching regulator (see below). For more information, see the power system block diagram in the device technical reference manual (TRM).
- V<sub>DDA</sub>: the supply for the analog peripherals. Voltage must be applied to this pin for correct device initialization and boot up.
- V<sub>DDIOA</sub>: the supply for I/O ports 9 and 10. It must be connected to V<sub>DDA</sub>.
- V<sub>DDIO0</sub>: the supply for I/O ports 11 and 12.
- V<sub>DDIO1</sub>: the supply for I/O ports 5, 6, 7, and 8.
- V<sub>DDIO2</sub>: the supply for I/O ports 2 and 3.

■ V<sub>BACKUP</sub>: the supply for the backup domain, which includes the 32-kHz WCO and the RTC. It can be a separate supply as low as 1.4 V, for battery or supercapacitor backup, as Figure 16 shows, otherwise it is connected to V<sub>DDD</sub>. It powers I/O port 0.

# Figure 16. Separate Battery Connection to VBACKUP



■ V<sub>DDUSB</sub>: the supply for the USB peripheral and the USBDP and USBDM pins. It must be 2.85 V to 3.6 V for USB operation. If USB is not used, it can be 1.7 V to 3.6 V, and the USB pins can be used as limited-capability GPIOs on I/O port 14.



Table 10 shows a summary of the I/O port supplies:

#### Table 10. I/O Power Supplies

| Port       | Supply             | Alternate Supply |
|------------|--------------------|------------------|
| 0          | VBACKUP            | V <sub>DDD</sub> |
| 2, 3       | V <sub>DDIO2</sub> | -                |
| 5, 6, 7, 8 | V <sub>DDIO1</sub> | -                |
| 9, 10      | V <sub>DDIOA</sub> | V <sub>DDA</sub> |
| 11, 12     | V <sub>DDIO0</sub> | _                |
| 14         | V <sub>DDUSB</sub> | _                |

Note: If the USB pins are not used, connect  $V_{DDUSB}$  to ground and leave the P14.0/USBDP and P14.1/USBDM pins unconnected.

Voltage must be applied to the V<sub>DDD</sub> pin, and the V<sub>DDA</sub> pin as noted above, for correct device initialization and operation. If an I/O port is not being used, applying voltage to the corresponding V<sub>DDx</sub> pin is optional.

■ V<sub>SS</sub>: ground pins for the above supplies. All ground pins should be connected together to a common ground.

In addition to the LDO regulator, a switching regulator is included. The regulator pins are:

- V<sub>DD NS</sub>: the regulator supply.
- V<sub>IND1</sub>: the regulator output. It is typically used to drive V<sub>CCD</sub> through an inductor.

The  $V_{DD}$  power pins are not connected on chip. They can be connected off chip, in one or more separate nets. If separate power nets are used, they can be isolated from noise from the other nets using optional ferrite beads, as indicated in the diagrams.

No external load should be placed on  $V_{CCD}, \, \text{or} \, \, V_{\text{IND1}},$  whether or not these pins are used.

There are no power pin sequencing requirements; power supplies may be brought up in any order. The power management system holds the device in reset until all power pins are at the voltage levels required for proper operation.

**Note:** If a battery is installed on the PCB first,  $V_{DDD}$  must be cycled for at least 50 µs. This prevents premature drain of the battery during product manufacture and storage.

Bypass capacitors must be connected to a common ground from the V<sub>DDx</sub> and other pins, as indicated in the diagrams. Typical practice for systems in this frequency range is to use a 10- $\mu$ F or 1- $\mu$ F capacitor in parallel with a smaller capacitor (0.1  $\mu$ F, for example). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and bypass capacitor parasitic should be simulated for optimal bypassing.

All capacitors and inductors should be  $\pm 20\%$  or better. The recommended inductor value is 2.2 µH  $\pm 20\%$  (for example, TDK MLP2012H2R2MT0S1).

It is good practice to check the datasheets for your bypass capacitors, specifically the working voltage and the DC bias specifications. With some capacitors, the actual capacitance can decrease considerably when the applied voltage is a significant percentage of the rated working voltage.

For more information on pad layout, refer to PSoC 6 CAD libraries.



# **Electrical Specifications**

All specifications are valid for -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C and for 1.71 V to 3.6 V except where noted.

# **Absolute Maximum Ratings**

## Table 11. Absolute Maximum Ratings<sup>[3]</sup>

| Spec ID# | Parameter                   | Description                                                                                    | Min  | Тур | Max                      | Units | Details / Conditions |
|----------|-----------------------------|------------------------------------------------------------------------------------------------|------|-----|--------------------------|-------|----------------------|
| SID1     | V <sub>DD_ABS</sub>         | Analog or digital supply relative to V <sub>SS</sub><br>(V <sub>SSD</sub> = V <sub>SSA</sub> ) | -0.5 | -   | 4                        | V     |                      |
| SID2     | V <sub>CCD_ABS</sub>        | Direct digital core voltage input relative to V <sub>SSD</sub>                                 | -0.5 | -   | 1.2                      | V     |                      |
| SID3     | V <sub>GPIO_ABS</sub>       | GPIO voltage; V <sub>DDD</sub> or V <sub>DDA</sub>                                             | -0.5 | -   | V <sub>DD</sub> +<br>0.5 | V     |                      |
| SID4     | I <sub>GPIO_ABS</sub>       | Current per GPIO                                                                               | -25  | -   | 25                       | mA    |                      |
| SID5     | I <sub>GPIO_injection</sub> | GPIO injection current per pin                                                                 | -0.5 | -   | 0.5                      | mA    |                      |
| SID3A    | ESD_HBM                     | Electrostatic discharge Human Body Model                                                       | 2200 | -   | -                        | V     |                      |
| SID4A    | ESD_CDM                     | Electrostatic discharge Charged Device<br>Model                                                | 500  | -   | -                        | V     |                      |
| SID5A    | LU                          | Pin current for latchup-free operation                                                         | -100 | -   | 100                      | mA    |                      |

# **Device-Level Specifications**

Table 14 provides detailed specifications of CPU current. Table 12 summarizes these specifications, for rapid review of CPU currents under common conditions. Note that the max frequency for CM4 is 150 MHz, and for CM0+ is 100 MHz. IMO and FLL are used to generate the CPU clocks; FLL is not used when the CPU clock frequency is 8 MHz.

#### Table 12. CPU Current Specifications Summary

| Condition                                            | Range                                                                            | Typ Range    | Max Range    |  |  |  |  |  |  |  |  |  |  |
|------------------------------------------------------|----------------------------------------------------------------------------------|--------------|--------------|--|--|--|--|--|--|--|--|--|--|
| LP Mode, $V_{DDD}$ = 3.3 V, $V_{CCD}$ = 1.1 V, with  | LP Mode, V <sub>DDD</sub> = 3.3 V, V <sub>CCD</sub> = 1.1 V, with buck regulator |              |              |  |  |  |  |  |  |  |  |  |  |
| CM4 active, CM0+ sleep                               |                                                                                  | 0.9–6.3 mA   | 1.5–7 mA     |  |  |  |  |  |  |  |  |  |  |
| CM0+ active, CM4 sleep                               | Across CPUs clock ranges: 8–150/100 MHz; Dhrystone                               | 0.8–3.8 mA   | 1.3–4.5 mA   |  |  |  |  |  |  |  |  |  |  |
| CM4 sleep, CM0+ sleep                                | with flash cache enabled                                                         | 0.7–1.5 mA   | 1.3–2.2 mA   |  |  |  |  |  |  |  |  |  |  |
| CM0+ sleep, CM4 off                                  |                                                                                  | 0.7–1.3 mA   | 1.3–2 mA     |  |  |  |  |  |  |  |  |  |  |
| Minimum regulator current mode                       | Across CM4/CM0+ CPU active/sleep modes                                           | 0.6–0.7 mA   | 1.1–1.1 mA   |  |  |  |  |  |  |  |  |  |  |
| ULP Mode, $V_{DDD}$ = 3.3 V, $V_{CCD}$ = 0.9 V, with | h buck regulator                                                                 |              |              |  |  |  |  |  |  |  |  |  |  |
| CM4 active, CM0+ sleep                               |                                                                                  | 0.65–1.6 mA  | 0.8–2.2mA    |  |  |  |  |  |  |  |  |  |  |
| CM0+ active, CM4 sleep                               | Across CPUs clock ranges: 8 – 50/25 MHz; Dhrystone                               | 0.51–0.91 mA | 0.72–1.25 mA |  |  |  |  |  |  |  |  |  |  |
| CM4 sleep, CM0+ sleep                                | with flash cache enabled                                                         | 0.42–0.76 mA | 0.65–1.1 mA  |  |  |  |  |  |  |  |  |  |  |
| CM0+ sleep, CM4 off                                  |                                                                                  | 0.41–0.62 mA | 0.6–0.9 mA   |  |  |  |  |  |  |  |  |  |  |
| Minimum regulator current mode                       | Across CM4/CM0+ CPU active/sleep modes                                           | 0.39–0.54 mA | 0.6–0.76 mA  |  |  |  |  |  |  |  |  |  |  |
| Deep Sleep                                           | Across SRAM retention                                                            | 7–9 µA       | -            |  |  |  |  |  |  |  |  |  |  |
| Hibernate                                            | Across V <sub>DDD</sub>                                                          | 300–800 nA   | -            |  |  |  |  |  |  |  |  |  |  |

Note

<sup>3.</sup> Usage above the absolute maximum conditions listed in Table 11 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.







Figure 17. Typical Device Currents vs. CPU Frequency; System Low Power (LP) Mode

Power Supplies

# Table 13. Power Supply DC Specifications

| Spec ID# | Parameter           | Description                                                                                   | Min | Тур | Max | Units | Details / Conditions                                                         |
|----------|---------------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|-------|------------------------------------------------------------------------------|
| SID6     | V <sub>DDD</sub>    | Internal regulator                                                                            | 1.7 | -   | 3.6 | V     | -                                                                            |
| SID7     | V <sub>DDA</sub>    | Analog power supply voltage. Shorted to V <sub>DDIOA</sub> on PCB.                            | 1.7 | -   | 3.6 | V     | Internally unregulated supply                                                |
| SID7A    | V <sub>DDIO1</sub>  | GPIO supply for Ports 5 to 8 when present                                                     | 1.7 | _   | 3.6 | v     | Must be $\ge V_{DDA}$ if the CapSense (CSD) block is used in the application |
| SID7B    | V <sub>DDIO0</sub>  | GPIO supply for Ports 11 and 12                                                               | 1.7 | -   | 3.6 | V     | -                                                                            |
| SID7C    | V <sub>DDIO2</sub>  | GPIO supply for Ports 2 and 3 when present                                                    | 1.7 | -   | 3.6 | V     | -                                                                            |
| SID7D    | V <sub>DDIOA</sub>  | GPIO supply for Ports 9 and 10 when present.<br>Must be connected to V <sub>DDA</sub> on PCB. | 1.7 | -   | 3.6 | V     | -                                                                            |
| SID7F    | V <sub>DDUSB</sub>  | Supply for Port 14 (USB or GPIO) when<br>present                                              | 1.7 | -   | 3.6 | V     | Min supply is 2.85 V for USB                                                 |
| SID6B    | V <sub>BACKUP</sub> | Backup power and GPIO Port 0 supply when<br>present                                           | 1.7 | -   | 3.6 | V     | Min. is 1.4 V when V <sub>DDD</sub> is removed                               |
| SID8     | V <sub>CCD1</sub>   | Output voltage (for core logic bypass)                                                        | -   | 1.1 | -   | V     | System LP mode                                                               |
| SID9     | V <sub>CCD2</sub>   | Output voltage (for core logic bypass)                                                        | -   | 0.9 | -   |       | ULP mode. Valid for –20 to<br>85 °C.                                         |
| SID10    | C <sub>EFC</sub>    | External regulator voltage (V <sub>CCD</sub> ) bypass                                         | 3.8 | 4.7 | 5.6 | μF    | X5R ceramic or better. Value<br>for 0.8 to 1.2 V                             |
| SID11    | C <sub>EXC</sub>    | Power supply decoupling capacitor                                                             | -   | 10  | -   | μF    | X5R ceramic or better                                                        |



# CPU Current and Transition Times

# Table 14. CPU Current and Transition Times

| Spec ID#     | Parameter        | Description                                                                                 | Min | Тур  | Max  | Units | Details / Conditions                                   |
|--------------|------------------|---------------------------------------------------------------------------------------------|-----|------|------|-------|--------------------------------------------------------|
| LP Range Po  | ower Specificati | ons (for V <sub>CCD</sub> = 1.1 V with Buck and LDO)                                        | •   |      | •    |       |                                                        |
| Cortex-M4.   | Active Mode      |                                                                                             |     |      |      |       |                                                        |
| Execute with | h Cache Disable  | d (Flash)                                                                                   |     |      |      |       |                                                        |
|              |                  | Europh from flock, OMA Asting 50 Mile                                                       | -   | 2.3  | 3.2  | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDF1        | I <sub>DD1</sub> | Execute from flash; CM4 Active 50 MHz,<br>CM0+ Sleep 25 MHz. With IMO and FLL.<br>While(1). | -   | 3.1  | 3.6  | mA    | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                  |                                                                                             | -   | 5.7  | 6.5  | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>max at 85 °C. |
|              |                  |                                                                                             | -   | 0.9  | 1.5  | mA    | V <sub>DDD</sub> = 3.3 V, Buck ON, Max<br>at 60 °C.    |
| SIDF2        | I <sub>DD2</sub> | Execute from flash; CM4 Active 8 MHz,<br>CM0+ Sleep 8 MHz.With IMO. While(1).               | -   | 1.2  | 1.6  | mA    | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                  |                                                                                             | -   | 2.8  | 3.5  | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
| Execute with | h Cache Enable   | d                                                                                           |     |      |      |       |                                                        |
|              |                  |                                                                                             | _   | 6.3  | 7    | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDC1        | I <sub>DD3</sub> | Execute from cache;CM4 Active 150 MHz,<br>CM0+ Sleep 75 MHz. IMO and PLL.<br>Dhrystone.     | _   | 9.7  | 11.2 | mA    | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                  | Dhiystone.                                                                                  | _   | 14.4 | 15.1 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>max at 85 °C. |
|              |                  |                                                                                             | _   | 4.8  | 5.8  | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDC2        | I <sub>DD4</sub> | Execute from cache;CM4 Active 100 MHz,<br>CM0+ Sleep 100MHz. IMO and FLL.<br>Dhrystone.     | -   | 7.4  | 8.4  | mA    | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                  |                                                                                             | -   | 11.3 | 12   | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
|              |                  | Evenues from cookerCM4 Active E0 MU                                                         | -   | 2.4  | 3.4  | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDC3        | I <sub>DD5</sub> | Execute from cache;CM4 Active 50 MHz,<br>CM0+ Sleep 25MHz. IMO and FLL.<br>Dhrystone.       | -   | 3.7  | 4.1  | mA    | V <sub>DDD</sub> = 1.8V, Buck ON, Max<br>at 60 °C.     |
|              |                  |                                                                                             | -   | 6.3  | 7.2  | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
|              |                  |                                                                                             | -   | 0.90 | 1.5  | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDC4        | I <sub>DD6</sub> | Execute from cache;CM4 Active 8 MHz,<br>CM0+ Sleep 8 MHz. IMO. Dhrystone.                   |     | 1.3  | 1.8  | mA    | V <sub>DDD</sub> =1.8 V, Buck ON, Max<br>at 60 °C.     |
|              |                  |                                                                                             | -   | 3    | 3.8  | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |



| Spec ID#     | Parameter         | Description                                                                  | Min | Тур | Мах | Units | Details / Conditions                                   |
|--------------|-------------------|------------------------------------------------------------------------------|-----|-----|-----|-------|--------------------------------------------------------|
|              | Active Mode       |                                                                              |     |     |     |       |                                                        |
| Execute with | Cache Disable     | d (Flash)                                                                    |     |     |     |       |                                                        |
|              |                   |                                                                              | -   | 2.4 | 3.3 | mA    | $V_{DDD}$ = 3.3 V, Buck ON, Max at 60 °C.              |
| SIDF3        | I <sub>DD7</sub>  | Execute from flash;CM4 OFF, CM0+ Active 50 MHz. With IMO and FLL. While (1). | _   | 3.2 | 3.7 | mA    | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                   |                                                                              | -   | 5.6 | 6.3 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
|              |                   |                                                                              | Ι   | 0.8 | 1.5 | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDF4        | I <sub>DD8</sub>  | Execute from flash;CM4 OFF, CM0+ Active 8 MHz. With IMO. While (1).          | Ι   | 1.1 | 1.6 | mA    | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                   |                                                                              | 1   | 2.6 | 3.4 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
| Execute with | Cache Enable      | k                                                                            |     |     | -   | -     |                                                        |
|              |                   |                                                                              | Ι   | 3.8 | 4.5 | mA    | V <sub>DDD</sub> = 3.3V, Buck ON, Max<br>at 60 °C.     |
| SIDC5        | I <sub>DD9</sub>  | Execute from cache;CM4 OFF, CM0+Active 100 MHz. With IMO and FLL. Dhrystone. | Ι   | 5.9 | 6.5 | mA    | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                   |                                                                              | -   | 9   | 9.7 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
|              |                   |                                                                              |     | 0.8 | 1.3 | mA    | $V_{DDD}$ = 3.3 V, Buck ON, Max at 60 °C.              |
| SIDC6        | I <sub>DD10</sub> | Execute from cache;CM4 OFF, CM0+Active 8 MHz. With IMO. Dhrystone.           | Ι   | 1.2 | 1.7 | mA    | $V_{DDD}$ = 1.8 V, Buck ON, Max at 60 °C.              |
|              |                   |                                                                              | Ι   | 2.6 | 3.4 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
| Cortex-M4. S | Sleep Mode        |                                                                              |     |     |     |       |                                                        |
|              |                   |                                                                              | -   | 1.5 | 2.2 | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDS1        | I <sub>DD11</sub> | CM4 Sleep 100 MHz, CM0+ Sleep 25 MHz.<br>With IMO and FLL.                   | _   | 2.2 | 2.7 | mA    | V <sub>DDD</sub> =1.8 V, Buck ON, Max<br>at 60 °C.     |
|              |                   |                                                                              | -   | 4   | 4.6 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>max at 85 °C. |
|              |                   |                                                                              | _   | 1.2 | 1.9 | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDS2        | I <sub>DD12</sub> | CM4 Sleep 50 MHz, CM0+ Sleep 25 MHz.<br>With IMO & FLL.                      | -   | 1.7 | 2.2 | mA    | V <sub>DDD</sub> =1.8 V, Buck ON, Max<br>at 60 °C.     |
|              |                   |                                                                              | _   | 3.4 | 4.3 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
|              |                   |                                                                              | -   | 0.7 | 1.3 | mA    | $V_{DDD}$ = 3.3 V, Buck ON, Max at 60 °C.              |
| SIDS3        | I <sub>DD13</sub> | CM4 Sleep 8 MHz, CM0+ Sleep 8 MHz. With IMO.                                 | _   | 1   | 1.5 | mA    | $V_{DDD}$ = 1.8 V, Buck ON, Max at 60 °C.              |
|              |                   |                                                                              | _   | 2.4 | 3.3 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |



| Spec ID#     | Parameter         | Description                                                                     | Min | Тур | Max | Units | Details / Conditions                                   |
|--------------|-------------------|---------------------------------------------------------------------------------|-----|-----|-----|-------|--------------------------------------------------------|
| Cortex-M0+.  | Sleep Mode        |                                                                                 |     |     |     |       |                                                        |
|              |                   |                                                                                 | -   | 1.3 | 2   | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDS4        | I <sub>DD14</sub> | CM4 Off, CM0+ Sleep 50 MHz. With IMO and FLL.                                   | Ι   | 1.9 | 2.4 | mA    | $V_{DDD}$ = 1.8 V, Buck ON, Max at 60 °C.              |
|              |                   |                                                                                 | Ι   | 3.8 | 4.6 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
|              |                   |                                                                                 | _   | 0.7 | 1.3 | mA    | $V_{DDD}$ = 3.3V, Buck ON, Max at 60 °C.               |
| SIDS5        | I <sub>DD15</sub> | CM4 Off, CM0+ Sleep 8 MHz. With IMO.                                            | -   | 1   | 1.5 | mA    | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                   |                                                                                 | -   | 2.4 | 3.3 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
| Cortex-M4. N | Ainimum Regula    | ar Current Mode                                                                 |     |     |     |       |                                                        |
|              |                   |                                                                                 | -   | 0.9 | 1.5 | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDLPA1      | I <sub>DD16</sub> | Execute from flash; CM4 Active 8 MHz,<br>CM0+ Sleep 8 MHz. With IMO. While (1). | -   | 1.2 | 1.7 | mA    | $V_{DDD}$ = 1.8 V, Buck ON, Max at 60 °C.              |
|              |                   |                                                                                 | Ι   | 2.8 | 3.5 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>max at 85 °C. |
|              |                   |                                                                                 | Ι   | 0.9 | 1.5 | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDLPA2      | I <sub>DD17</sub> | Execute from cache; CM4 Active 8 MHz,<br>CM0+ Sleep 8 MHz. With IMO. Dhrystone. | -   | 1.3 | 1.8 | mA    | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                   |                                                                                 | -   | 2.9 | 3.7 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
| Cortex-M0+.  | Minimum Regu      | lator Current Mode                                                              |     |     |     |       |                                                        |
|              |                   |                                                                                 | -   | 0.8 | 1.4 | mA    | $V_{DDD}$ = 3.3 V, Buck ON, Max at 60 °C.              |
| SIDLPA3      | I <sub>DD18</sub> | Execute from flash; CM4 OFF, CM0+ Active 8 MHz. With IMO. While (1).            | -   | 1.1 | 1.6 | mA    | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                   |                                                                                 | -   | 2.7 | 3.6 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
|              |                   |                                                                                 | -   | 0.8 | 1.4 | mA    | $V_{DDD}$ = 3.3 V, Buck ON, Max at 60 °C.              |
| SIDLPA4      | I <sub>DD19</sub> | Execute from cache; CM4 Off, CM0+ Active<br>8 MHz. With IMO. Dhrystone          | -   | 1.2 | 1.7 | mA    | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                   |                                                                                 | _   | 2.7 | 3.6 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
| Cortex-M4. N | /linimum Regula   | ator Current Mode                                                               |     |     |     |       |                                                        |
|              |                   |                                                                                 | _   | 0.7 | 1.1 | mA    | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDLPS1      | I <sub>DD20</sub> | CM4 Sleep 8 MHz, CM0+ Sleep 8 MHz. With IMO.                                    | -   | 1   | 1.5 | mA    | V <sub>DDD</sub> =1.8 V, Buck ON, Max<br>at 60 °C.     |
|              |                   |                                                                                 | -   | 2.4 | 3.3 | mA    | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |



| Spec ID#     | Parameter         | Description                                                                    | Min     | Тур      | Мах        | Units  | Details / Conditions                                   |
|--------------|-------------------|--------------------------------------------------------------------------------|---------|----------|------------|--------|--------------------------------------------------------|
| Cortex-M0+.  | Minimum Regu      | lator Current Mode                                                             |         |          |            |        |                                                        |
|              |                   |                                                                                | _       | 0.6      | 1.1        | mA     | $V_{DDD}$ = 3.3 V, Buck ON, Max at 60 °C.              |
| SIDLPS3      | I <sub>DD22</sub> | CM4 Off, CM0+ Sleep 8 MHz. With IMO.                                           | -       | 0.9      | 1.5        | mA     | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              |                   |                                                                                | _       | 2.4      | 3.3        | mA     | V <sub>DDD</sub> = 1.8 to 3.3 V, LDO,<br>Max at 85 °C. |
| ULP RANGE    | POWER SPECI       | FICATIONS (for V <sub>CCD</sub> = 0.9 V using the Buc                          | k). ULF | o mode i | s valid fr | om –20 | to +85 °C.                                             |
| Cortex-M4. A | Active Mode       |                                                                                |         |          |            |        |                                                        |
| Execute with | n Cache Disable   | d (Flash)                                                                      |         |          |            |        |                                                        |
| SIDF5        |                   | Execute from flash; CM4 Active 50 MHz,<br>CM0+ Sleep 25 MHz. With IMO and FLL. | _       | 1.7      | 2.2        | mA     | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
|              | I <sub>DD3</sub>  | While(1).                                                                      | _       | 2.1      | 2.4        | mA     | V <sub>DDD</sub> =1.8 V, Buck ON, Max<br>at 60 °C.     |
| SIDF6        |                   | Execute from flash; CM4 Active 8 MHz,                                          | -       | 0.56     | 0.8        | mA     | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| ΟΙΟΓΟ        | I <sub>DD4</sub>  | CM0+ Sleep 8 MHz. With IMO. While (1).                                         | _       | 0.75     | 1          | mA     | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
| Execute with | n Cache Enableo   | 1                                                                              |         |          |            |        |                                                        |
| SIDC8        |                   | Execute from cache; CM4 Active 50 MHz,                                         | -       | 1.6      | 2.2        | mA     | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| 31000        | I <sub>DD10</sub> | CM0+ Sleep 25 MHz. With IMO and FLL. Dhrystone.                                | -       | 2.4      | 2.7        | mA     | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
|              | 1200              | Execute from cache; CM4 Active 8 MHz,                                          | _       | 0.65     | 0.8        | mA     | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDC9        | I <sub>DD11</sub> | CM0+ Sleep 8 MHz. With IMO. Dhrystone.                                         | _       | 0.8      | 1.1        | mA     | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
| Cortex-M0+.  | Active Mode       | 1                                                                              |         |          |            |        | L                                                      |
| Execute with | n Cache Disable   | d (Flash)                                                                      |         |          |            |        |                                                        |
| SIDF7        |                   | Execute from flash; CM4 OFF, CM0+ Active                                       | -       | 1        | 1.4        | mA     | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDFI        | IDD16             | 25 MHz. With IMO and FLL. Write(1).                                            | -       | 1.34     | 1.6        | mA     | V <sub>DDD</sub> =1.8 V, Buck ON, Max<br>at 60 °C.     |
| SIDF8        |                   | Execute from flash; CM4 OFF, CM0+ Active                                       | -       | 0.54     | 0.75       | mA     | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDFO        | IDD17             | 8 MHz. With IMO. While(1).                                                     | -       | 0.73     | 1          | mA     | V <sub>DDD</sub> = 1.8 V, Buck ON, Max<br>at 60 °C.    |
| Execute with | n Cache Enableo   | 1                                                                              |         |          |            |        |                                                        |
|              |                   | Execute from cache; CM4 OFF, CM0+ Active                                       | _       | 0.91     | 1.25       | mA     | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDC10       | I <sub>DD18</sub> | 25 MHz. With IMO and FLL. Dhrystone.                                           | _       | 1.34     | 1.6        | mA     | V <sub>DDD</sub> =1.8 V, Buck ON, Max<br>at 60 °C.     |
|              |                   | Execute from cache; CM4 OFF, CM0+ Active                                       | _       | 0.51     | 0.72       | mA     | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDC11       | I <sub>DD19</sub> | 8 MHz. With IMO. Dhrystone.                                                    | _       | 0.73     | 0.95       | mA     | V <sub>DDD</sub> =1.8 V, Buck ON, Max<br>at 60 °C.     |
| Cortex-M4. S | Sleep Mode        |                                                                                |         | •        |            |        |                                                        |
| 01007        |                   | CM4 Sleep 50 MHz, CM0+ Sleep 25 MHz.                                           | _       | 0.76     | 1.1        | mA     | V <sub>DDD</sub> =3.3 V, Buck ON, Max<br>at 60 °C.     |
| SIDS7        | I <sub>DD21</sub> | With IMO and FLL.                                                              | _       | 1.1      | 1.4        | mA     | V <sub>DDD</sub> =1.8 V, Buck ON, Max<br>at 60 °C.     |



#### Spec ID# Parameter Description Min Max Units **Details / Conditions** Тур V<sub>DDD</sub>=3.3 V, Buck ON, Max 0.65 0.42 mΑ at 60 °C. CM4 Sleep 8 MHz, CM0+ Sleep 8 MHz. With SIDS8 1<sub>22</sub> IMO. V<sub>DDD</sub> = 1.8 V, Buck ON, Max 0.59 0.8 mΑ at 60 °C. Cortex-M0+. Sleep Mode V<sub>DDD</sub>=3.3 V, Buck ON, Max 0.62 0.9 mΑ \_ at 60 °C. CM4 Off, CM0+ Sleep 25 MHz. With IMO SIDS9 I<sub>DD23</sub> and FLL. V<sub>DDD</sub> = 1.8 V, Buck ON, Max 0.88 1.1 mΑ at 60 °C. $V_{DDD} = 3.3 V$ , Buck ON, Max 0.41 0.6 mΑ at 60 °C. SIDS10 CM4 Off, CM0+ Sleep 8 MHz. With IMO. I<sub>DD24</sub> $V_{DDD} = 1.8^{\circ}V$ , Buck ON, 0.58 0.8 mΑ \_ Max at 60 °C. Cortex-M4. Minimum Regulator Current Mode V<sub>DDD</sub> = 3.3 V, Buck ON, Max 0.52 0.75 mΑ Execute from flash. CM4 Active 8 MHz, at 60 °C. SIDLPA5 I<sub>DD25</sub> CM0+ Sleep 8 MHz. With IMO. While(1). V<sub>DDD</sub> = 1.8 V, Buck ON, Max 1 0.76 mΑ \_ at 60 °C. V<sub>DDD</sub> = 3.3 V, Buck ON, Max 0.76 0.54 mΑ at 60 °C. Execute from cache. CM4 Active 8 MHz, SIDLPA6 IDD26 V<sub>DDD</sub> = 1.8 V, Buck ON, Max CM0+ Sleep 8 MHz. With IMO. Dhrystone. 0.78 \_ 1 mΑ at 60 °C. Cortex-M0+. Minimum Regulator Current Mode V<sub>DDD</sub> = 3.3 V, Buck ON, Max 0.51 0.75 mΑ \_ at 60 °C. Execute from flash. CM4 OFF, CM0+ Active SIDLPA7 I<sub>DD27</sub> 8 Hz. With IMO. While (1). V<sub>DDD</sub> = 1.8 V, Buck ON, Max 0.75 1 mΑ \_ at 60 °C. V<sub>DDD</sub> = 3.3 V, Buck ON, Max 0.48 0.7 mΑ at 60 °C. Execute from cache. CM4 OFF, CM0+ Active SIDLPA8 I<sub>DD28</sub> 8 MHz. With IMO. Dhrystone. V<sub>DDD</sub> = 1.8 V, Buck ON, Max 0.7 0.95 mΑ at 60 °C. Cortex-M4. Minimum Regulator Current Mode V<sub>DDD</sub> = 3.3 V, Buck ON, Max 0.4 0.6 mΑ \_ at 60 °C. CM4 Sleep 8 MHz, CM0+ Sleep 8 MHz. With SIDLPS5 I<sub>DD29</sub> IMO. V<sub>DDD</sub> = 1.8 V, Buck ON, Max 0.57 0.8 mΑ at 60 °C. Cortex-M0+. Minimum Regulator Current Mode V<sub>DDD</sub> = 3.3 V, Buck ON, Max 0.39 0.6 mΑ \_ at 60 °C. SIDLPS7 CM4 Off, CM0+ Sleep 8 MHz. With IMO. I<sub>DD31</sub> V<sub>DDD</sub> = 1.8 V, Buck ON, Max \_ 0.56 0.8 mΑ at 60 °C. Deep Sleep Mode With internal Buck enabled and 128-KB SIDDS2 8 μΑ \_ \_ DD33B SRAM retention



| Spec ID#    | Parameter                   | Description                                     | Min | Тур  | Max | Units | Details / Conditions    |  |  |  |  |
|-------------|-----------------------------|-------------------------------------------------|-----|------|-----|-------|-------------------------|--|--|--|--|
| Hibernate M | Hibernate Mode              |                                                 |     |      |     |       |                         |  |  |  |  |
| SIDHIB1     | I <sub>DD34</sub>           | V <sub>DDD</sub> = 1.8 V                        | -   | 300  | -   | nA    | No clocks running       |  |  |  |  |
| SIDHIB2     | I <sub>DD34A</sub>          | V <sub>DDD</sub> = 3.3 V                        | -   | 800  | -   | nA    | No clocks running       |  |  |  |  |
| Power Mode  | Power Mode Transition Times |                                                 |     |      |     |       |                         |  |  |  |  |
| SID12       | T <sub>LPACT_ACT</sub>      | Minimum regulator current to LP transition time | -   | -    | 35  | μs    | Including PLL lock time |  |  |  |  |
| SID13       | T <sub>DS_LPACT</sub>       | Deep Sleep to LP transition time                | -   | -    | 15  | μs    | Guaranteed by design    |  |  |  |  |
| SID14       | T <sub>HIB_ACT</sub>        | Hibernate to LP transition time                 | -   | 2000 | -   | μs    | Including PLL lock time |  |  |  |  |

#### XRES

### Table 15. XRES DC Specifications

| Spec ID# | Parameter               | Description                                         | Min                   | Тур | Max                   | Units | Details / Conditions     |
|----------|-------------------------|-----------------------------------------------------|-----------------------|-----|-----------------------|-------|--------------------------|
| SID17    | T <sub>XRES_IDD</sub>   | I <sub>DD</sub> when XRES asserted                  | -                     | 300 | -                     | nA    | V <sub>DDD</sub> = 1.8 V |
| SID17A   | T <sub>XRES_IDD_1</sub> | I <sub>DD</sub> when XRES asserted                  | -                     | 800 | -                     | nA    | V <sub>DDD</sub> = 3.3 V |
| SID77    | V <sub>IH</sub>         | Input voltage HIGH threshold                        | 0.7 * V <sub>DD</sub> | -   | -                     | V     | CMOS input               |
| SID78    | V <sub>IL</sub>         | Input voltage LOW threshold                         | -                     | -   | 0.3 * V <sub>DD</sub> | V     | CMOS input               |
| SID80    | C <sub>IN</sub>         | Input capacitance                                   | -                     | 3   | -                     | pF    | -                        |
| SID81    | V <sub>HYSXRES</sub>    | Input voltage hysteresis                            | -                     | 100 | -                     | mV    | -                        |
| SID82    | I <sub>DIODE</sub>      | Current through protection diode to $V_{DD}/V_{SS}$ | -                     | 1   | 100                   | μA    | -                        |

#### Table 16. XRES AC Specifications

| Spec ID# | Parameter             | Description                                      | Min | Тур  | Max | Units | Details / Conditions        |
|----------|-----------------------|--------------------------------------------------|-----|------|-----|-------|-----------------------------|
| SID15    | T <sub>XRES_ACT</sub> | POR or XRES release to Active<br>transition time | -   | 2000 | _   | μs    | Normal mode, 50-MHz<br>CM0+ |
| SID16    | T <sub>XRES_PW</sub>  | XRES pulse width                                 | 5   | -    | -   | μs    | -                           |

#### GPIO

### Table 17. GPIO DC Specifications

| Spec ID# | Parameter             | Description                                                  | Min                   | Тур | Max                   | Units | Details / Conditions      |
|----------|-----------------------|--------------------------------------------------------------|-----------------------|-----|-----------------------|-------|---------------------------|
| SID57    | V <sub>IH</sub>       | Input voltage HIGH threshold                                 | 0.7 * V <sub>DD</sub> | -   | -                     | V     | CMOS Input                |
| SID57A   | I <sub>IHS</sub>      | Input current when Pad > V <sub>DDIO</sub> for<br>OVT inputs | -                     | -   | 10                    | μA    | Per I <sup>2</sup> C Spec |
| SID58    | V <sub>IL</sub>       | Input voltage LOW threshold                                  | -                     | -   | 0.3 * V <sub>DD</sub> | V     | CMOS Input                |
| SID241   | V <sub>IH</sub>       | LVTTL input, V <sub>DD</sub> < 2.7 V                         | 0.7 * V <sub>DD</sub> | -   | -                     | V     | -                         |
| SID242   | V <sub>IL</sub>       | LVTTL input, V <sub>DD</sub> < 2.7 V                         | -                     | -   | 0.3 * V <sub>DD</sub> | V     | -                         |
| SID243   | V <sub>IH</sub>       | LVTTL input, $V_{DD} \ge 2.7 V$                              | 2.0                   | -   | -                     | V     | -                         |
| SID244   | V <sub>IL</sub>       | LVTTL input, $V_{DD} \ge 2.7 V$                              | -                     | -   | 0.8                   | V     | -                         |
| SID59    | V <sub>OH</sub>       | Output voltage HIGH level                                    | V <sub>DD</sub> – 0.5 | -   | -                     | V     | I <sub>OH</sub> = 8 mA    |
| SID62A   | V <sub>OL</sub>       | Output voltage LOW level                                     | -                     | -   | 0.4                   | V     | I <sub>OL</sub> = 8 mA    |
| SID63    | R <sub>PULLUP</sub>   | Pull-up resistor                                             | 3.5                   | 5.6 | 8.5                   | kΩ    | -                         |
| SID64    | R <sub>PULLDOWN</sub> | Pull-down resistor                                           | 3.5                   | 5.6 | 8.5                   | kΩ    | _                         |



| Spec ID# | Parameter             | Description                                         | Min                    | Тур | Max | Units      | Details / Conditions           |
|----------|-----------------------|-----------------------------------------------------|------------------------|-----|-----|------------|--------------------------------|
| SID65    | I <sub>IL</sub>       | Input leakage current (absolute value)              | _                      | -   | 2   | nA         | 25 °C, V <sub>DD</sub> = 3.0 V |
| SID66    | C <sub>IN</sub>       | Input capacitance                                   | -                      | -   | 5   | pF         | -                              |
| SID67    | V <sub>HYSTTL</sub>   | Input hysteresis LVTTL $V_{DD}$ > 2.7 V             | 100                    | 0   | -   | mV         | _                              |
| SID68    | V <sub>HYSCMOS</sub>  | Input hysteresis CMOS                               | 0.05 * V <sub>DD</sub> | -   | -   | mV         | _                              |
| SID69    | I <sub>DIODE</sub>    | Current through protection diode to $V_{DD}/V_{SS}$ | _                      | 1   | 100 | μ <b>A</b> | -                              |
| SID69A   | I <sub>TOT_GPIO</sub> | Maximum total source or sink chip current           | _                      | -   | 200 | mA         | -                              |

#### Table 17. GPIO DC Specifications (continued)

#### Table 18. GPIO AC Specifications

| Spec ID# | Parameter             | Description                                                                | Min                             | Тур | Max | Units | Details / Conditions                                           |
|----------|-----------------------|----------------------------------------------------------------------------|---------------------------------|-----|-----|-------|----------------------------------------------------------------|
| SID70    | T <sub>RISEF</sub>    | Rise time in Fast Strong Mode. 10% to 90% of $V_{DD}$ .                    | -                               | -   | 2.5 | ns    | Cload = 15 pF, 8-mA<br>drive strength                          |
| SID71    | T <sub>FALLF</sub>    | Fall time in Fast Strong Mode. 10% to 90% of $\rm V_{\rm DD}.$             | -                               | _   | 2.5 | ns    | Cload = 15 pF, 8-mA<br>drive strength                          |
| SID72    | T <sub>RISES_1</sub>  | Rise time in Slow Strong Mode. 10% to 90% of $V_{DD}$ .                    | 52                              | -   | 142 | ns    | Cload = 15 pF, 8-mA drive strength, $V_{DD} \le$ 2.7 V         |
| SID72A   | T <sub>RISES_2</sub>  | Rise time in Slow Strong Mode. 10% to 90% of $V_{DD}$ .                    | 48                              | -   | 102 | ns    | Cload = 15 pF, 8-mA drive strength, 2.7 V < $V_{DD} \le 3.6$ V |
| SID73    | T <sub>FALLS_1</sub>  | Fall time in Slow Strong Mode. 10% to 90% of $\rm V_{\rm DD}.$             | 44                              | _   | 211 | ns    | Cload = 15 pF, 8 mA drive strength, $V_{DD} \le 2.7 \text{ V}$ |
| SID73A   | T <sub>FALLS_2</sub>  | Fall time in Slow Strong Mode. 10% to 90% of $V_{DD}$ .                    | 42                              | -   | 93  | ns    | Cload = 15 pF, 8-mA drive strength, 2.7 V < $V_{DD} \le 3.6$ V |
| SID73G   | T <sub>FALL_I2C</sub> | Fall time (30% to 70% of V <sub>DD</sub> ) in Slow Strong mode.            | 20 * V <sub>DDIO</sub> /<br>5.5 | -   | 250 | ns    | Cload = 10 pF to 400 pF,<br>8-mA drive strength                |
| SID74    | F <sub>GPIOUT1</sub>  | GPIO Fout. Fast Strong mode.                                               | -                               | _   | 100 | MHz   | 90/10%, 15-pF load,<br>60/40 duty cycle                        |
| SID75    | F <sub>GPIOUT2</sub>  | GPIO Fout; Slow Strong mode.                                               | -                               | -   | 1.5 | MHz   | 90/10%, 15-pF load,<br>60/40 duty cycle                        |
| SID76    | F <sub>GPIOUT3</sub>  | GPIO Fout; Fast Strong mode.                                               | -                               | -   | 100 | MHz   | 90/10%, 25-pF load,<br>60/40 duty cycle                        |
| SID245   | F <sub>GPIOUT4</sub>  | GPIO Fout; Slow Strong mode.                                               | -                               | _   | 1.3 | MHz   | 90/10%, 25-pF load,<br>60/40 duty cycle                        |
| SID246   | F <sub>GPIOIN</sub>   | GPIO input operating frequency; 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | -                               | _   | 100 | MHz   | 90/10% V <sub>IO</sub>                                         |



# **Analog Peripherals**

Low-Power (LP) Comparator

### Table 19. LP Comparator DC Specifications

| Spec ID# | Parameter            | Description                                          | Min | Тур | Max                      | Units | Details/Conditions |
|----------|----------------------|------------------------------------------------------|-----|-----|--------------------------|-------|--------------------|
| SID84    | V <sub>OFFSET1</sub> | Input offset voltage. Normal power mode.             | -10 | -   | 10                       | mV    | -                  |
| SID85A   | V <sub>OFFSET2</sub> | Input offset voltage. Low-power mode.                | -25 | ±12 | 25                       | mV    | -                  |
| SID85B   | V <sub>OFFSET3</sub> | Input offset voltage. Ultra low-power mode.          | -25 | ±12 | 25                       | mV    | -                  |
| SID86    | V <sub>HYST1</sub>   | Hysteresis when enabled in Normal mode               | -   | -   | 60                       | mV    | -                  |
| SID86A   | V <sub>HYST2</sub>   | Hysteresis when enabled in Low-power mode            | -   | -   | 80                       | mV    | -                  |
| SID87    | V <sub>ICM1</sub>    | Input common mode voltage in Normal mode             | 0   | -   | V <sub>DDIO1</sub> – 0.1 | V     | -                  |
| SID247   | V <sub>ICM2</sub>    | Input common mode voltage in Low power mode          | 0   | -   | V <sub>DDIO1</sub> – 0.1 | V     | -                  |
| SID247A  | V <sub>ICM3</sub>    | Input common mode voltage in Ultra<br>low power mode | 0   | -   | V <sub>DDIO1</sub> – 0.1 | V     | -                  |
| SID88    | CMRR                 | Common mode rejection ratio in<br>Normal power mode  | 50  | -   | -                        | dB    | -                  |
| SID89    | I <sub>CMP1</sub>    | Block current, Normal mode                           | _   | -   | 150                      | μA    | -                  |
| SID248   | I <sub>CMP2</sub>    | Block current, Low-power mode                        | _   | -   | 10                       | μA    | -                  |
| SID259   | I <sub>CMP3</sub>    | Block current in Ultra low-power mode                | _   | 0.3 | 0.85                     | μA    | -                  |
| SID90    | ZCMP                 | DC input impedance of comparator                     | 35  | -   | -                        | MΩ    | -                  |

#### Table 20. LP Comparator AC Specifications

| Spec ID#   | Parameter                      | Description                                           | Min | Тур | Max  | Units | Details/Conditions         |  |  |  |
|------------|--------------------------------|-------------------------------------------------------|-----|-----|------|-------|----------------------------|--|--|--|
| LP Compara | P Comparator AC Specifications |                                                       |     |     |      |       |                            |  |  |  |
| SID91      | T <sub>RESP1</sub>             | Response time, Normal mode, 100 mV overdrive          | -   | -   | 100  | ns    | _                          |  |  |  |
| SID258     | T <sub>RESP2</sub>             | Response time, Low power mode, 100 mV overdrive       | -   | -   | 1000 | ns    | _                          |  |  |  |
| SID92      | T <sub>RESP3</sub>             | Response time, Ultra-low power mode, 100 mV overdrive | _   | _   | 20   | μs    | -                          |  |  |  |
| SID92E     | T_CMP_EN1                      | Time from Enabling to operation                       | _   | _   | 10   | μs    | Normal and low-power modes |  |  |  |
| SID92F     | T_CMP_EN2                      | Time from Enabling to operation                       | _   | -   | 50   | μs    | Ultra-low-power mode       |  |  |  |



#### Temperature Sensor

# Table 21. Temperature Sensor Specifications

| Spec ID | Parameter            | Description                 | Min | Тур | Max | Units | Details/Conditions |
|---------|----------------------|-----------------------------|-----|-----|-----|-------|--------------------|
| SID93   | T <sub>SENSACC</sub> | Temperature sensor accuracy | -5  | ±1  | 5   | °C    | –40 to +85 °C      |

Internal Reference

#### Table 22. Internal Reference Specification

| Spec ID | Parameter          | Description | Min   | Тур | Max   | Units | Details/Conditions |
|---------|--------------------|-------------|-------|-----|-------|-------|--------------------|
| SID93R  | V <sub>REFBG</sub> | -           | 1.188 | 1.2 | 1.212 | V     | -                  |

#### SAR ADC

#### Table 23. 12-bit SAR ADC DC Specifications

| Spec ID | Parameter | Description                        | Min             | Тур | Max              | Units | Details/Conditions                 |
|---------|-----------|------------------------------------|-----------------|-----|------------------|-------|------------------------------------|
| SID94   | A_RES     | SAR ADC Resolution                 | -               | -   | 12               | bits  |                                    |
| SID95   | A_CHNLS_S | Number of channels - single-ended  | -               | -   | 16               |       | 8 full speed.                      |
| SID96   | A-CHNKS_D | Number of channels - differential  | -               | -   | 8                |       | Diff inputs use neighboring I/O    |
| SID97   | A-MONO    | Monotonicity                       | -               | -   | -                |       | Yes.                               |
| SID98   | A_GAINERR | Gain error                         | -               | -   | ±0.2             | %     | With external reference.           |
| SID99   | A_OFFSET  | Input offset voltage               | -               | -   | 2                | mV    | Measured with 1-V reference        |
| SID100  | A_ISAR_1  | Current consumption at 1 Msps      | -               | -   | 1.05             | mA    | At 1 Msps. External reference mode |
| SID100A | A_ISAR_2  | Current consumption at 1 Msps      | -               | -   | 1.3              | mA    | At 1 Msps. Internal reference mode |
| SID1002 | A_ISAR_3  | Current consumption at 2 Msps      | -               | -   | 1.65             | mA    | At 2 Msps. External reference mode |
| SID1003 | A_ISAR_4  | Current consumption at 2 Msps      | -               | -   | 2.15             | mA    | At 2 Msps. Internal reference mode |
| SID101  | A_VINS    | Input voltage range - single-ended | V <sub>SS</sub> | -   | V <sub>DDA</sub> | V     |                                    |
| SID102  | A_VIND    | Input voltage range - differential | V <sub>SS</sub> | -   | V <sub>DDA</sub> | V     |                                    |
| SID103  | A_INRES   | Input resistance                   | -               | 1   | -                | kΩ    |                                    |
| SID104  | A_INCAP   | Input capacitance                  | -               | 5   | -                | pF    |                                    |

#### Table 24. 12-bit SAR ADC AC Specifications

| Spec ID  | Parameter | Description                                                  | Min | Тур | Max | Units | Details/Conditions         |
|----------|-----------|--------------------------------------------------------------|-----|-----|-----|-------|----------------------------|
| SID106   | A_PSRR    | Power supply rejection ratio                                 | 70  | -   | -   | dB    |                            |
| SID107   | A_CMRR    | Common mode rejection ratio                                  | 66  | -   | -   | dB    | Measured at 1 V            |
| SID1081  | A_SAMP_1  | Sample rate with external reference<br>With bypass cap       | -   | -   | 2   | Msps  | V <sub>DDA</sub> 2.7 - 3.6 |
| SID1082  | A_SAMP_1  | Sample rate with external reference<br>With bypass cap       | _   | _   | 1   | Msps  | V <sub>DDA</sub> 1.7 - 3.6 |
| SID108A1 | A_SAMP_2  | Sample rate with V <sub>DD</sub> reference;<br>No bypass cap | _   | _   | 2   | Msps  | V <sub>DDA</sub> 2.7 - 3.6 |
| SID108A2 | A_SAMP_2  | Sample rate with V <sub>DD</sub> reference;<br>No bypass cap | _   | _   | 1   | Msps  | V <sub>DDA</sub> 1.7 - 3.6 |
| SID108B  | A_SAMP_3  | Sample rate with internal reference;<br>With bypass cap      | _   | _   | 1   | Msps  | -                          |



| Spec ID | Parameter | Description                                           | Min  | Тур | Max | Units | Details/Conditions                                                                                                     |
|---------|-----------|-------------------------------------------------------|------|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------|
| SID108C | A_SAMP_4  | Sample rate with Internal Reference.<br>No bypass cap | -    | -   | 200 | ksps  | -                                                                                                                      |
| SID109  | A_SINAD   | Signal-to-noise and distortion ratio (SINAD).         | 64   | I   | _   | dB    | Fin = 10 kHz                                                                                                           |
| SID111A | A_INL     | Integral non-linearity.<br>Up to 1 Msps               | -2   | _   | 2   | LSB   | All Reference Mode                                                                                                     |
| SID111B | A_INL     | Integral non-linearity.<br>2 Msps.                    | -2.5 | _   | 2.5 | LSB   | External Reference or V <sub>DDA</sub><br>Reference Mode, V <sub>REF</sub> ≥ 2 V.<br>V <sub>DDA</sub> = 2.7 V to 3.6 V |
| SID112A | A_DNL     | Differential non-linearity.<br>Up to 1Msps            | -1   | -   | 1.5 | LSB   | All Reference Modes                                                                                                    |
| SID112B | A_DNL     | Differential non-linearity.<br>2Msps.                 | -1   | _   | 1.6 | LSB   | External Reference or $V_{DDA}$<br>Reference Mode, $V_{REF} \ge 2V$ .<br>$V_{DDA} = 2.7$ to 3.6 V                      |
| SID113  | A_THD     | Total harmonic distortion. 1 Msps.                    | -    | -   | -65 | dB    | Fin = 10 kHz. V <sub>DDA</sub> = 2.7 to 3.6 V.                                                                         |

#### Table 24. 12-bit SAR ADC AC Specifications (continued)

# CSD

### Table 25. CapSense Sigma-Delta (CSD) Specifications

| Spec ID#        | Parameter                  | Description                                                 | Min      | Тур         | Max                       | Units | Details / Conditions                                                                                                                     |
|-----------------|----------------------------|-------------------------------------------------------------|----------|-------------|---------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------|
| CSD V2 Specif   | ications                   |                                                             |          |             |                           |       | ·                                                                                                                                        |
| SYS.PER#3       | V <sub>DD_RIPPLE</sub>     | Max allowed ripple on power supply,<br>DC to 10 MHz         | -        | -           | ±50                       | mV    | V <sub>DDA</sub> > 2 V (with ripple),<br>25 °C T <sub>A</sub> ,<br>Sensitivity = 0.1 pF                                                  |
| SYS.PER#16      | V <sub>DD_RIPPLE_1.8</sub> | Max allowed ripple on power supply,<br>DC to 10 MHz         | _        | _           | ±25                       | mV    | $V_{DDA} > 1.75 V$ (with ripple),<br>25 ° C T <sub>A</sub> ,<br>Parasitic Capacitance (C <sub>P</sub> ) <<br>20 pF, Sensitivity ≥ 0.4 pF |
| SID.CSD.BLK     | I <sub>CSD</sub>           | Maximum block current                                       | -        | -           | 4500                      | μA    | -                                                                                                                                        |
| SID.CSD#15      | V <sub>REF</sub>           | Voltage reference for CSD and<br>Comparator                 | 0.6      | 1.2         | V <sub>DDA</sub> -<br>0.6 | V     | V <sub>DDA</sub> – V <sub>REF</sub> ≥ 0.6 V                                                                                              |
| SID.CSD#15A     | V <sub>REF_EXT</sub>       | External Voltage reference for CSD and Comparator           | 0.6      | -           | V <sub>DDA</sub> -<br>0.6 | V     | V <sub>DDA</sub> – V <sub>REF</sub> ≥ 0.6 V                                                                                              |
| SID.CSD#16      | I <sub>DAC1IDD</sub>       | IDAC1 (7-bits) block current                                | 1        | _           | 1900                      | μA    | -                                                                                                                                        |
| SID.CSD#17      | I <sub>DAC2IDD</sub>       | IDAC2 (7-bits) block current                                | -        | -           | 1900                      | μA    | -                                                                                                                                        |
| SID308          | V <sub>CSD</sub>           | Voltage range of operation                                  | 1.7      | -           | 3.6                       | V     | 1.71 to 3.6 V                                                                                                                            |
| SID308A         | V <sub>COMPIDAC</sub>      | Voltage compliance range of IDAC                            | 0.6      | -           | V <sub>DDA</sub> –<br>0.6 | V     | V <sub>DDA</sub> – V <sub>REF</sub> ≥ 0.6 V                                                                                              |
| SID309          | IDAC1DNL                   | DNL                                                         | -1       | -           | 1                         | LSB   | -                                                                                                                                        |
| SID310          | I <sub>DAC1INL</sub>       | INL                                                         | -3       | -           | 3                         | LSB   | If $V_{DDA}$ < 2 V then for LSB of 2.4 $\mu$ A or less                                                                                   |
| SID311          | I <sub>DAC2DNL</sub>       | DNL                                                         | -1       | -           | 1                         | LSB   | -                                                                                                                                        |
| SID312          | I <sub>DAC2INL</sub>       | INL                                                         | -3       | -           | 3                         | LSB   | If $V_{DDA}$ < 2 V then for LSB of 2.4 $\mu$ A or less                                                                                   |
| SNRC of the fol | lowing is Ratio of         | counts of finger to noise. Guaranteed                       | by chara | acterizatio | on.                       |       |                                                                                                                                          |
| SID313_1A       | SNRC_1                     | SRSS reference. IMO + FLL clock source. 0.1-pF sensitivity. | 5        | -           | -                         | Ratio | 9.5-pF max. capacitance                                                                                                                  |



| Spec ID#  | Parameter              | Description                                                                     | Min  | Тур | Max  | Units | Details / Conditions               |
|-----------|------------------------|---------------------------------------------------------------------------------|------|-----|------|-------|------------------------------------|
| SID313_1B | SNRC_2                 | SRSS reference. IMO + FLL clock source. 0.3-pF sensitivity.                     | 5    | _   | _    | Ratio | 31-pF max. capacitance             |
| SID313_1C | SNRC_3                 | SRSS reference. IMO + FLL clock source. 0.6-pF sensitivity.                     | 5    | _   | _    | Ratio | 61-pF max. capacitance             |
| SID313_2A | SNRC_4                 | PASS reference. IMO + FLL clock source. 0.1-pF sensitivity.                     | 5    | _   | _    | Ratio | 12-pF max. capacitance             |
| SID313_2B | SNRC_5                 | PASS reference. IMO + FLL clock source. 0.3-pF sensitivity.                     | 5    | _   | _    | Ratio | 47-pF max. capacitance             |
| SID313_2C | SNRC_6                 | PASS reference. IMO + FLL clock source. 0.6-pF sensitivity.                     | 5    | -   | -    | Ratio | 86-pF max. capacitance             |
| SID313_3A | SNRC_7                 | PASS reference. IMO + PLL clock source. 0.1-pF sensitivity.                     | 5    | -   | -    | Ratio | 27-pF max. capacitance             |
| SID313_3B | SNRC_8                 | PASS reference. IMO + PLL clock source. 0.3-pF sensitivity.                     | 5    | -   | -    | Ratio | 86-pF max. capacitance             |
| SID313_3C | SNRC_9                 | PASS reference. IMO + PLL clock source. 0.6-pf sensitivity.                     | 5    | -   | -    | Ratio | 168 pF Max. capacitance            |
| SID314    | IDAC <sub>1CRT1</sub>  | Output current of IDAC1 (7 bits) in low range                                   | 4.2  |     | 5.7  | μA    | LSB = 37.5-nA typ.                 |
| SID314A   | IDAC <sub>1CRT2</sub>  | Output current of IDAC1 (7 bits) in medium range                                | 33.7 |     | 45.6 | μA    | LSB = 300-nA typ.                  |
| SID314B   | IDAC <sub>1CRT3</sub>  | Output current of IDAC1 (7 bits) in high range                                  | 270  |     | 365  | μA    | LSB = 2.4-µA typ.                  |
| SID314C   | IDAC <sub>1CRT12</sub> | Output current of IDAC1 (7 bits) in low range, 2X mode                          | 8    |     | 11.4 | μA    | LSB = 37.5-nA typ. 2X output stage |
| SID314D   | IDAC <sub>1CRT22</sub> | Output current of IDAC1 (7 bits) in medium range, 2X mode                       | 67   |     | 91   | μA    | LSB = 300-nA typ. 2X output stage  |
| SID314E   | IDAC <sub>1CRT32</sub> | Output current of IDAC1 (7 bits) in high range, 2X mode. V <sub>DDA</sub> > 2 V | 540  |     | 730  | μA    | LSB = 2.4-µA typ. 2X output stage  |
| SID315    | IDAC <sub>2CRT1</sub>  | Output current of IDAC2 (7 bits) in low range                                   | 4.2  |     | 5.7  | μA    | LSB = 37.5-nA typ.                 |
| SID315A   | IDAC <sub>2CRT2</sub>  | Output current of IDAC2 (7 bits) in medium range                                | 33.7 |     | 45.6 | μA    | LSB = 300-nA typ.                  |
| SID315B   | IDAC <sub>2CRT3</sub>  | Output current of IDAC2 (7 bits) in high range                                  | 270  |     | 365  | μA    | LSB = 2.4-µA typ.                  |
| SID315C   | IDAC <sub>2CRT12</sub> | Output current of IDAC2 (7 bits) in<br>low range, 2X mode                       | 8    |     | 11.4 | μA    | LSB = 37.5-nA typ. 2X output stage |
| SID315D   | IDAC <sub>2CRT22</sub> | Output current of IDAC2 (7 bits) in medium range, 2X mode                       | 67   |     | 91   | μA    | LSB = 300-nA typ. 2X output stage  |
| SID315E   | IDAC <sub>2CRT32</sub> | Output current of IDAC2 (7 bits) in high range, 2X mode. V <sub>DDA</sub> > 2V  | 540  |     | 730  | μA    | LSB = 2.4-µA typ. 2X output stage  |
| SID315F   | IDAC <sub>3CRT13</sub> | Output current of IDAC in 8-bit mode in low range                               | 8    |     | 11.4 | μA    | LSB = 37.5-nA typ.                 |
| SID315G   | IDAC <sub>3CRT23</sub> | Output current of IDAC in 8-bit mode in medium range                            | 67   |     | 91   | μA    | LSB = 300-nA typ.                  |
| SID315H   | IDAC <sub>3CRT33</sub> | Output current of IDAC in 8-bit mode<br>in high range. V <sub>DDA</sub> > 2V    | 540  |     | 730  | μA    | LSB = 2.4-µA typ.                  |
| SID320    | IDAC <sub>OFFSET</sub> | All zeroes input                                                                | -    | -   | 1    | LSB   | Polarity set by Source or<br>Sink  |

#### Table 25. CapSense Sigma-Delta (CSD) Specifications (continued)



| Spec ID# | Parameter                 | Description                                     | Min | Тур | Max | Units | Details / Conditions                     |
|----------|---------------------------|-------------------------------------------------|-----|-----|-----|-------|------------------------------------------|
| SID321   | IDAC <sub>GAIN</sub>      | Full-scale error less offset                    | -   | -   | ±15 | %     | LSB = 2.4-µA typ.                        |
| SID322   | IDAC <sub>MISMATCH1</sub> | Mismatch between IDAC1 and IDAC2 in Low mode    | -   | -   | 9.2 | LSB   | LSB = 37.5-nA typ.                       |
| SID322A  | IDAC <sub>MISMATCH2</sub> | Mismatch between IDAC1 and IDAC2 in Medium mode | -   | -   | 6   | LSB   | LSB = 300-nA typ.                        |
| SID322B  | IDAC <sub>MISMATCH3</sub> | Mismatch between IDAC1 and IDAC2 in High mode   | -   | -   | 5.8 | LSB   | LSB = 2.4-µA typ.                        |
| SID323   | IDAC <sub>SET8</sub>      | Settling time to 0.5 LSB for 8-bit IDAC         | -   | -   | 10  | μs    | Full-scale transition. No external load. |
| SID324   | IDAC <sub>SET7</sub>      | Settling time to 0.5 LSB for 7-bit<br>IDAC      | -   | -   | 10  | μs    | Full-scale transition. No external load. |
| SID325   | CMOD                      | External modulator capacitor.                   | -   | 2.2 | _   | nF    | 5-V rating, X7R or NP0 cap.              |

### Table 25. CapSense Sigma-Delta (CSD) Specifications (continued)

#### Table 26. CSD ADC Specifications

| Spec ID#  | Parameter        | Description                       | Min | Тур | Max | Units | Details / Conditions                                                                                                                                                                |
|-----------|------------------|-----------------------------------|-----|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CSDv2 AD0 | C Specifications | •                                 |     |     |     |       |                                                                                                                                                                                     |
| SIDA94    | A_RES            | Resolution                        | -   | -   | 10  | bits  | Auto-zeroing is required every milli-<br>second                                                                                                                                     |
| SID95     | A_CHNLS_S        | Number of channels - single ended | -   | -   | -   | 16    | -                                                                                                                                                                                   |
| SIDA97    | A-MONO           | Monotonicity                      | -   | -   | Yes | -     | V <sub>REF</sub> mode                                                                                                                                                               |
|           |                  |                                   | -   | 0.6 | _   | %     | Reference Source: SRSS                                                                                                                                                              |
| SIDA98    | A_GAINERR_VREF   | Gain error                        |     |     |     |       | (V <sub>REF</sub> = 1.20 V, V <sub>DDA</sub> < 2.2 V),<br>(V <sub>REF</sub> = 1.6 V, 2.2 V < V <sub>DDA</sub> <<br>2.7 V), (V <sub>REF</sub> = 2.13 V, V <sub>DDA</sub> ><br>2.7 V) |
|           |                  |                                   | -   | 0.2 | _   | %     | Reference Source: SRSS                                                                                                                                                              |
| SIDA98A   | A_GAINERR_VDDA   | Gain error                        |     |     |     |       | (V <sub>REF</sub> =1.20 V, V <sub>DDA</sub> < 2.2V),<br>(V <sub>REF</sub> =1.6 V,<br>2.2 V < V <sub>DDA</sub> < 2.7 V),<br>(V <sub>REF</sub> = 2.13 V, V <sub>DDA</sub> > 2.7 V)    |
| SIDA99    | A_OFFSET_VREF    | Input offset voltage              | _   | 0.5 | _   | LSB   | After ADC calibration, Ref. Src =<br>SRSS, (V <sub>REF</sub> = 1.20 V, V <sub>DDA</sub> <<br>2.2 V),<br>(V <sub>REF</sub> = 1.6 V, 2.2 V < V <sub>DDA</sub> <                       |
|           |                  |                                   |     |     |     |       | 2.7 V),<br>(V <sub>REF</sub> = 2.13 V, V <sub>DDA</sub> > 2.7 V)                                                                                                                    |
| SIDA99A   | A_OFFSET_VDDA    | Input offset voltage              | -   | 0.5 | -   | LSB   | After ADC calibration, Ref. Src =<br>SRSS, (V <sub>REF</sub> = 1.20 V, V <sub>DDA</sub> <<br>2.2 V),<br>(V <sub>REF</sub> = 1.6 V, 2.2 V < V <sub>DDA</sub> <                       |
|           |                  |                                   |     |     |     |       | (V <sub>REF</sub> = 2.13 V, V <sub>DDA</sub> > 2.7 V)                                                                                                                               |
| SIDA100   | A_ISAR_VREF      | Current consumption               | _   | 0.3 | _   | mA    | CSD ADC Block current                                                                                                                                                               |
| SIDA100A  | A_ISAR_VDDA      | Current consumption               | -   | 0.3 | _   | mA    | CSD ADC Block current                                                                                                                                                               |



#### Table 26. CSD ADC Specifications (continued)

| Spec ID# | Parameter   | Description                                                                                                     | Min              | Тур | Max              | Units | Details / Conditions                                                                                                                                                                |
|----------|-------------|-----------------------------------------------------------------------------------------------------------------|------------------|-----|------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SIDA101  | A_VINS_VREF | Input voltage range - single ended                                                                              | V <sub>SSA</sub> | -   | V <sub>REF</sub> | V     | (V <sub>REF</sub> = 1.20 V, V <sub>DDA</sub> < 2.2 V),<br>(V <sub>REF</sub> = 1.6 V, 2.2 V < V <sub>DDA</sub> <<br>2.7 V),<br>(V <sub>REF</sub> = 2.13 V, V <sub>DDA</sub> > 2.7 V) |
| SIDA101A | A_VINS_VDDA | Input voltage range - single ended                                                                              | V <sub>SSA</sub> | -   | V <sub>DDA</sub> | V     | (V <sub>REF</sub> = 1.20 V, V <sub>DDA</sub> < 2.2 V),<br>(V <sub>REF</sub> = 1.6 V, 2.2 V < V <sub>DDA</sub> < 2.7 V),<br>(V <sub>REF</sub> = 2.13 V, V <sub>DDA</sub> > 2.7 V)    |
| SIDA103  | A_INRES     | Input charging resistance                                                                                       | -                | 15  | -                | kΩ    | -                                                                                                                                                                                   |
| SIDA104  | A_INCAP     | Input capacitance                                                                                               | 1                | 41  | -                | pF    | -                                                                                                                                                                                   |
| SIDA106  | A_PSRR      | Power supply rejection ratio (DC)                                                                               | 1                | 60  | -                | dB    | -                                                                                                                                                                                   |
| SIDA107  | A_TACQ      | Sample acquisition time                                                                                         | _                | 10  | _                | μs    | Measured with 50-Ω source<br>impedance. 10 μs is default<br>software driver acquisition time<br>setting. Settling to within 0.05%.                                                  |
| SIDA108  | A_CONV8     | Conversion time for 8-bit resolution at conversion rate = Fhclk / $(2"(N + 2))$ .<br>Clock frequency = 50 MHz.  | -                | 25  | _                | μs    | Does not include acquisition time.                                                                                                                                                  |
| SIDA108A | A_CONV10    | Conversion time for 10-bit resolution at conversion rate = Fhclk / $(2"(N + 2))$ .<br>Clock frequency = 50 MHz. | -                | 60  | -                | μs    | Does not include acquisition time.                                                                                                                                                  |
| SIDA109  | A_SND_VRE   | Signal-to-noise and distortion ratio (SINAD)                                                                    | -                | 57  | -                | dB    | Measured with 50- $\Omega$ source impedance                                                                                                                                         |
| SIDA109A | A_SND_VDDA  | Signal-to-noise and distortion ratio (SINAD)                                                                    | Ι                | 52  | -                | dB    | Measured with 50- $\Omega$ source impedance                                                                                                                                         |
| SIDA111  | A_INL_VREF  | Integral non-linearity. 11.6 ksps                                                                               | Ι                | -   | 2                | LSB   | Measured with 50- $\Omega$ source impedance                                                                                                                                         |
| SIDA111A | A_INL_VDDA  | Integral non-linearity. 11.6 ksps                                                                               | -                | -   | 2                | LSB   | Measured with 50- $\Omega$ source impedance                                                                                                                                         |
| SIDA112  | A_DNL_VREF  | Differential non-linearity. 11.6 ksps                                                                           | -                | -   | 1                | LSB   | Measured with 50- $\Omega$ source impedance                                                                                                                                         |
| SIDA112A | A_DNL_VDDA  | Differential non-linearity. 11.6 ksps                                                                           | _                | -   | 1                | LSB   | Measured with 50- $\Omega$ source impedance                                                                                                                                         |



# **Digital Peripherals**

Timer/Counter/PWM

#### Table 27. Timer/Counter/PWM (TCPWM) Specifications

| Spec ID#     | Parameter             | Description                                         | Min    | Тур | Max | Units | Details/Conditions                                                                                                                                                     |
|--------------|-----------------------|-----------------------------------------------------|--------|-----|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SID.TCPWM.1  | I <sub>TCPWM1</sub>   | Block current consumption at 8 MHz                  | _      | _   | 70  | μA    | All modes (TCPWM)                                                                                                                                                      |
| SID.TCPWM.2  | I <sub>TCPWM2</sub>   | Block current consumption at 24 MHz                 | -      | -   | 180 | μA    | All modes (TCPWM)                                                                                                                                                      |
| SID.TCPWM.2A | I <sub>TCPWM3</sub>   | Block current consumption at 50 MHz                 | -      | -   | 270 | μA    | All modes (TCPWM)                                                                                                                                                      |
| SID.TCPWM.2B | I <sub>TCPWM4</sub>   | Block current consumption at 100 MHz                | -      | _   | 540 | μA    | All modes (TCPWM)                                                                                                                                                      |
| SID.TCPWM.3  | TCPWM <sub>FREQ</sub> | Operating frequency                                 | _      | _   | 100 | MHz   | Maximum = 100 MHz                                                                                                                                                      |
| SID.TCPWM.4  | TPWM <sub>ENEXT</sub> | Input trigger pulse width for all trigger<br>events | 2/Fc   | _   | _   | ns    | Trigger events can be Stop,<br>Start, Reload, Count, Capture,<br>or Kill depending on which<br>mode of operation is selected.<br>Fc is counter operating<br>frequency. |
| SID.TCPWM.5  | TPWM <sub>EXT</sub>   | Output trigger pulse widths                         | 1.5/Fc | _   | _   | ns    | Minimum possible width of<br>Overflow, Underflow, and CC<br>(Counter equals Compare<br>value) trigger outputs                                                          |
| SID.TCPWM.5A | TC <sub>RES</sub>     | Resolution of counter                               | 1/Fc   | _   | Ι   | ns    | Minimum time between successive counts                                                                                                                                 |
| SID.TCPWM.5B | PWM <sub>RES</sub>    | PWM resolution                                      | 1/Fc   | -   | _   | ns    | Minimum pulse width of PWM output                                                                                                                                      |
| SID.TCPWM.5C | Q <sub>RES</sub>      | Quadrature inputs resolution                        | 2/Fc   | _   | _   | ns    | Minimum pulse width between<br>Quadrature phase inputs.<br>Delays from pins should be<br>similar.                                                                      |

Serial Communication Block (SCB)

#### Table 28. Serial Communication Block (SCB) Specifications

| Spec ID#                     | Parameter          | Description                                 | Min | Тур | Max | Units      | Details / Conditions |
|------------------------------|--------------------|---------------------------------------------|-----|-----|-----|------------|----------------------|
| Fixed I <sup>2</sup> C DC Sp | ecifications       | •                                           |     |     |     |            |                      |
| SID149                       | I <sub>I2C1</sub>  | Block current consumption at 100 kHz        | -   | -   | 30  | μ <b>A</b> | _                    |
| SID150                       | I <sub>I2C2</sub>  | Block current consumption at 400 kHz        | -   | -   | 80  | μ <b>A</b> | -                    |
| SID151                       | I <sub>I2C3</sub>  | Block current consumption at 1 Mbps         | -   | -   | 180 | μ <b>A</b> | -                    |
| SID152                       | I <sub>I2C4</sub>  | I <sup>2</sup> C enabled in Deep Sleep mode | -   | -   | 1.7 | μ <b>A</b> | At 60°C.             |
| Fixed I <sup>2</sup> C AC Sp | ecifications       | •                                           |     |     |     |            |                      |
| SID153                       | F <sub>I2C1</sub>  | Bit Rate                                    | -   | -   | 1   | Mbps       | _                    |
| Fixed UART DC                | Specifications     |                                             |     |     |     |            |                      |
| SID160                       | I <sub>UART1</sub> | Block current consumption at 100 kbps       | -   | -   | 30  | μ <b>A</b> | _                    |
| SID161                       | I <sub>UART2</sub> | Block current consumption at 1000 kbps      | -   | -   | 180 | μ <b>A</b> | _                    |
| Fixed UART AC                | Specifications     |                                             |     |     |     |            |                      |
| SID162A                      | F <sub>UART1</sub> | Bit Rate                                    | -   | -   | 3   | Mbps       | ULP Mode             |
| SID162B                      | F <sub>UART2</sub> |                                             | -   | -   | 8   |            | LP Mode              |
| Fixed SPI DC Sp              | ecifications       | •                                           | •   | •   |     | •          |                      |
| SID163                       | I <sub>SPI1</sub>  | Block current consumption at 1 Mbps         | -   | -   | 220 | μ <b>A</b> | _                    |



| Spec ID#        | Parameter             | Description                                                                                    | Min    | Тур    | Max                                             | Units      | Details / Conditions                                                          |
|-----------------|-----------------------|------------------------------------------------------------------------------------------------|--------|--------|-------------------------------------------------|------------|-------------------------------------------------------------------------------|
| SID164          | I <sub>SPI2</sub>     | Block current consumption at 4 Mbps                                                            | —      | -      | 340                                             | μ <b>A</b> | -                                                                             |
| SID165          | I <sub>SPI3</sub>     | Block current consumption at 8 Mbps                                                            | _      | _      | 360                                             | μ <b>A</b> | -                                                                             |
| SID165A         | I <sub>SP14</sub>     | Block current consumption at 25 Mbps                                                           | —      | -      | 800                                             | μ <b>A</b> | -                                                                             |
| Fixed SPI AC S  | pecifications for L   | P Mode (1.1 V) unless noted otherwise.                                                         |        |        |                                                 |            |                                                                               |
| SID166          | F <sub>SPI</sub>      | SPI Operating frequency externally clocked slave                                               | -      | -      | 25                                              | MHz        | 12-MHz max for ULP (0.9 V)<br>mode                                            |
| SID166B         | F <sub>SPI_EXT</sub>  | SPI operating frequency master (F <sub>scb</sub> is SPI clock).                                | _      | -      | F <sub>scb</sub> /4                             | MHz        | F <sub>scb</sub> max is 100 MHz in LP<br>(1.1 V) mode, 25 MHz in ULP<br>mode. |
| SID166A         | F <sub>SPI_IC</sub>   | SPI slave internally clocked                                                                   | -      | -      | 15                                              | MHz        | 5 MHz max for ULP (0.9 V)<br>mode                                             |
| Fixed SPI Maste | er mode AC Speci      | fications for LP Mode (1.1 V) unless note                                                      | d othe | rwise. |                                                 |            |                                                                               |
| SID167          | Т <sub>DMO</sub>      | MOSI valid after SClock driving edge                                                           | -      | -      | 12                                              | ns         | 20 ns max for ULP (0.9 V)<br>mode                                             |
| SID168          | T <sub>DSI</sub>      | MISO valid before SClock capturing edge                                                        | 5      | _      | -                                               | ns         | Full clock, late MISO<br>sampling                                             |
| SID169          | Т <sub>НМО</sub>      | MOSI data hold time                                                                            | 0      | -      | -                                               | ns         | Referred to Slave capturing edge                                              |
| Fixed SPI Slave | mode AC Specifi       | cations for LP Mode (1.1 V) unless noted                                                       | otherv | wise.  |                                                 |            |                                                                               |
| SID170          | T <sub>DMI</sub>      | MOSI valid before Sclock capturing edge                                                        | 5      | -      | -                                               | ns         | _                                                                             |
| SID171A         | T <sub>DSO_EXT</sub>  | MISO valid after Sclock driving edge in Ext.<br>Clk. mode                                      | _      | -      | 20                                              | ns         | 35 ns max. for ULP (0.9 V)<br>mode                                            |
| SID171          | T <sub>DSO</sub>      | MISO valid after Sclock driving edge in<br>Internally Clk. mode                                | -      | -      | T <sub>DSO</sub><br><sub>EXT</sub> +3<br>* Tscb | ns         | Tscb is Serial Comm. Block<br>clock period.                                   |
| SID171B         | T <sub>DSO</sub>      | MISO Valid after Sclock driving edge in<br>Internally Clk. Mode with median filter<br>enabled. | -      | -      | T <sub>DSO</sub><br>EXT +<br>4 *<br>Tscb        | ns         | Tscb is Serial Comm. Block<br>clock period.                                   |
| SID172          | T <sub>HSO</sub>      | Previous MISO data hold time                                                                   | 5      | -      | -                                               | ns         | -                                                                             |
| SID172A         | TSSEL <sub>SCK1</sub> | SSEL Valid to first SCK valid edge                                                             | 65     | -      | -                                               | ns         | -                                                                             |
| SID172B         | TSSEL <sub>SCK2</sub> | SSEL Hold after Last SCK valid edge                                                            | 65     | _      | -                                               | ns         | _                                                                             |

#### Table 28. Serial Communication Block (SCB) Specifications (continued)



LCD Specifications

#### Table 29. LCD Direct Drive DC Specifications

| Spec ID# | Parameter             | Description                                                                 | Min | Тур | Max  | Units | Details / Conditions                                                                       |
|----------|-----------------------|-----------------------------------------------------------------------------|-----|-----|------|-------|--------------------------------------------------------------------------------------------|
| SID154   | I <sub>LCDLOW1</sub>  | Operating current with 100-kHz LCD<br>block clock in ULP mode in Deep Sleep | _   | 90  | Ι    | μA    | 32×4 small display. 30-Hz.<br>PWM mode. Slow slew rate.<br>460-k $\Omega$ series resistors |
| SID154A  | I <sub>LCDLOW2</sub>  | Operating current with 32- kHz LCD block<br>clock in ULP mode in Deep Sleep | _   | 50  | Ι    | μA    | 32×4 small display. 30-Hz.<br>PWM mode. Slow slew rate.<br>460-k $\Omega$ series resistors |
| SID155   | C <sub>LCDCAP</sub>   | LCD capacitance per segment/common driver                                   | -   | 500 | 5000 | pF    | -                                                                                          |
| SID156   | LCD <sub>OFFSET</sub> | Long-term segment offset                                                    | -   | 20  | -    | mV    | _                                                                                          |
| SID157   | I <sub>LCDOP1</sub>   | PWM Mode current.<br>3.3 V bias. 8 MHz IMO. 25 °C.                          | _   | 0.6 | -    | mA    | 32 × 4 segments<br>50 Hz                                                                   |
| SID158   | I <sub>LCDOP2</sub>   | PWM Mode current.<br>3.3 V bias. 8 MHz IMO. 25 °C.                          | _   | 0.5 | -    | mA    | 32 × 4 segments<br>50 Hz                                                                   |

#### Table 30. LCD Direct Drive AC Specifications

| Spec ID | Parameter        | Description    | Min | Тур | Мах | Units | Details/Conditions |
|---------|------------------|----------------|-----|-----|-----|-------|--------------------|
| SID159  | F <sub>LCD</sub> | LCD frame rate | 10  | 50  | 150 | Hz    | -                  |



### Memory

Table 31. Flash Specifications<sup>[6]</sup>

| Spec ID     | Parameter                | Description                                        | Min  | Тур | Max | Units   | Details/Conditions   |
|-------------|--------------------------|----------------------------------------------------|------|-----|-----|---------|----------------------|
| Flash DC Sp | ecifications             | •                                                  |      |     |     |         |                      |
| SID173A     | IPE                      | Erase and Program current                          | _    | _   | 6   | mA      |                      |
| Flash AC Sp | ecifications             | -                                                  |      |     |     |         |                      |
| SID174      | T <sub>ROWWRITE</sub>    | Row write time (erase and program)                 | _    | _   | 16  | ms      | Row = 512 bytes      |
| SID175      | T <sub>ROWERASE</sub>    | Row erase time                                     | -    | -   | 11  | ms      | -                    |
| SID176      | T <sub>ROWPROGRAM</sub>  | Row program time after erase                       | -    | -   | 5   | ms      | -                    |
| SID178      | T <sub>BULKERASE</sub>   | Bulk erase time (512 KB)                           | -    | -   | 11  | ms      | -                    |
| SID179      | T <sub>SECTORERASE</sub> | Sector erase time (256 KB)                         | -    | -   | 11  | ms      | 512 rows per sector  |
| SID178S     | T <sub>SSERIAE</sub>     | Subsector erase time                               | -    | -   | 11  | ms      | 8 rows per subsector |
| SID179S     | T <sub>SSWRITE</sub>     | Subsector write time; 1 erase plus 8 program times | -    | -   | 51  | ms      | _                    |
| SID180S     | T <sub>SWRITE</sub>      | Sector write time; 1 erase plus 512 program times  | _    | _   | 2.6 | seconds | _                    |
| SID180      | T <sub>DEVPROG</sub>     | Total device write time                            | _    | -   | 7.5 | seconds | -                    |
| SID181      | F <sub>END</sub>         | Flash endurance                                    | 100K | -   | -   | cycles  | -                    |
| SID182      | F <sub>RET1</sub>        | Flash retention. Ta $\leq$ 25 °C, 100K P/E cycles  | 10   | _   | -   | years   | _                    |
| SID182A     | F <sub>RET2</sub>        | Flash retention. Ta $\leq$ 85 °C, 10K P/E cycles   | 10   | -   | -   | years   | -                    |
| SID182B     | F <sub>RET3</sub>        | Flash retention. Ta $\leq$ 55 °C, 20K P/E cycles   | 20   | _   | _   | years   | -                    |
| SID256      | T <sub>WS100</sub>       | Number of Wait states at 100 MHz                   | 3    | -   | -   |         | -                    |
| SID257      | T <sub>WS50</sub>        | Number of Wait states at 50 MHz                    | 2    | -   | _   |         | _                    |

Note

<sup>4.</sup> It can take as much as 16 milliseconds to write to flash. During this time, the device should not be reset, or flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.



#### **System Resources**

#### Table 32. System Resources

| Spec ID    | Parameter              | Description                                                    | Min  | Тур  | Max  | Units | Details/Conditions                           |
|------------|------------------------|----------------------------------------------------------------|------|------|------|-------|----------------------------------------------|
| Power-On-F | Reset with Brown       | -out DC Specifications                                         |      |      |      | •     | •                                            |
| Precise PO | R (PPOR)               |                                                                |      |      |      |       |                                              |
| SID190     | V <sub>FALLPPOR</sub>  | BOD trip voltage in Active and Sleep modes. V <sub>DDD</sub> . | 1.54 | -    | _    | V     | BOD reset guaranteed for levels below 1.54 V |
| SID192     | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep Sleep. V <sub>DDD</sub> .             | 1.54 | -    | —    | V     | -                                            |
| SID192A    | V <sub>DDRAMP</sub>    | Maximum power supply ramp rate (any supply)                    | -    | _    | 100  | mV/µs | Active mode                                  |
| POR with B | rown-out AC Spe        | ecification                                                    |      |      |      | •     |                                              |
| SID194A    | V <sub>DDRAMP_DS</sub> | Maximum power supply ramp rate (any supply) in Deep Sleep      | -    | _    | 10   | mV/µs | BOD operation guaranteed                     |
| Voltage Mo | nitors DC Specifi      | cations                                                        |      | L    |      |       |                                              |
| SID195     | V <sub>HVDI1</sub>     | -                                                              | 1.38 | 1.43 | 1.47 | V     | -                                            |
| SID196     | V <sub>HVDI2</sub>     | -                                                              | 1.57 | 1.63 | 1.68 | V     | -                                            |
| SID197     | V <sub>HVDI3</sub>     | _                                                              | 1.76 | 1.83 | 1.89 | V     | -                                            |
| SID198     | V <sub>HVDI4</sub>     | -                                                              | 1.95 | 2.03 | 2.1  | V     | -                                            |
| SID199     | V <sub>HVDI5</sub>     | _                                                              | 2.05 | 2.13 | 2.2  | V     | -                                            |
| SID200     | V <sub>HVDI6</sub>     | _                                                              | 2.15 | 2.23 | 2.3  | V     | -                                            |
| SID201     | V <sub>HVDI7</sub>     | _                                                              | 2.24 | 2.33 | 2.41 | V     | -                                            |
| SID202     | V <sub>HVDI8</sub>     | -                                                              | 2.34 | 2.43 | 2.51 | V     | -                                            |
| SID203     | V <sub>HVDI9</sub>     | -                                                              | 2.44 | 2.53 | 2.61 | V     | -                                            |
| SID204     | V <sub>HVDI10</sub>    | -                                                              | 2.53 | 2.63 | 2.72 | V     | -                                            |
| SID205     | V <sub>HVDI11</sub>    | -                                                              | 2.63 | 2.73 | 2.82 | V     | -                                            |
| SID206     | V <sub>HVDI12</sub>    | -                                                              | 2.73 | 2.83 | 2.92 | V     | -                                            |
| SID207     | V <sub>HVDI13</sub>    | -                                                              | 2.82 | 2.93 | 3.03 | V     | -                                            |
| SID208     | V <sub>HVDI14</sub>    | -                                                              | 2.92 | 3.03 | 3.13 | V     | -                                            |
| SID209     | V <sub>HVDI15</sub>    | _                                                              | 3.02 | 3.13 | 3.23 | V     | -                                            |
| SID211     | LVI_IDD                | Block current                                                  | -    | 5    | 15   | μA    | -                                            |
| Voltage Mo | nitors AC Specifi      | cation                                                         |      |      |      |       |                                              |
| SID212     | T <sub>MONTRIP</sub>   | Voltage monitor trip time                                      | -    | -    | 170  | ns    | -                                            |



#### SWD Interface

#### Table 33. SWD and Trace Specifications

| Spec ID#  | Parameter      | Description                                                   | Min      | Тур | Max     | Units | Details / Conditions                   |
|-----------|----------------|---------------------------------------------------------------|----------|-----|---------|-------|----------------------------------------|
| SWD and T | race Interface |                                                               |          |     |         |       |                                        |
| SID214    | F_SWDCLK2      | $1.7 \text{ V} \leq \text{V}_{\text{DDD}} \leq 3.6 \text{ V}$ | -        | _   | 25      | MHz   | LP Mode.<br>V <sub>CCD</sub> = 1.1 V.  |
| SID214L   | F_SWDCLK2L     | $1.7 \text{ V} \le \text{V}_{\text{DDD}} \le 3.6 \text{ V}$   | _        | -   | 12      | MHz   | ULP Mode.<br>V <sub>CCD</sub> = 0.9 V. |
| SID215    | T_SWDI_SETUP   | T = 1/f SWDCLK                                                | 0.25 * T | -   | _       | ns    | -                                      |
| SID216    | T_SWDI_HOLD    | T = 1/f SWDCLK                                                | 0.25 * T | -   | -       | ns    | -                                      |
| SID217    | T_SWDO_VALID   | T = 1/f SWDCLK                                                | -        | -   | 0.5 * T | ns    | -                                      |
| SID217A   | T_SWDO_HOLD    | T = 1/f SWDCLK                                                | 1        | -   | -       | ns    | -                                      |
| SID214T   | F_TRCLK_LP1    | With Trace Data setup/hold times of<br>2/1 ns respectively    | -        | -   | 50      | MHz   | LP Mode. V <sub>DD</sub> = 1.1 V.      |
| SID215T   | F_TRCLK_LP2    | With Trace Data setup/hold times of 3/2 ns respectively       | -        | _   | 50      | MHz   | LP Mode. V <sub>DD</sub> = 1.1 V.      |
| SID216T   | F_TRCLK_ULP    | With Trace Data setup/hold times of 3/2 ns respectively       | _        | _   | 20      | MHz   | ULP Mode. V <sub>DD</sub> = 0.9 V.     |

#### Internal Main Oscillator

### Table 34. IMO DC Specifications

| Spec ID | Parameter         | Description                    | Min | Тур | Мах | Units | Details/Conditions |
|---------|-------------------|--------------------------------|-----|-----|-----|-------|--------------------|
| SID218  | I <sub>IMO1</sub> | IMO operating current at 8 MHz |     | 9   | 15  | μA    | -                  |

#### Table 35. IMO AC Specifications

| Spec ID | Parameter            | Description                           | Min | Тур | Max | Units | Details/Conditions |
|---------|----------------------|---------------------------------------|-----|-----|-----|-------|--------------------|
| SID223  | F <sub>IMOTOL1</sub> | Frequency variation centered on 8 MHz | -   | _   | ±2  | %     | -                  |
| SID227  | T <sub>JITR</sub>    | Cycle-to-Cycle and Period jitter      | -   | 250 | _   | ps    | -                  |

#### Internal Low-Speed Oscillator

Table 36. ILO DC Specification

| Spec ID | Parameter         | Description                     | Min | Тур | Мах | Units | Details/Conditions |
|---------|-------------------|---------------------------------|-----|-----|-----|-------|--------------------|
| SID231  | I <sub>ILO2</sub> | ILO operating current at 32 kHz | _   | 0.3 | 0.7 | μA    | -                  |

#### Table 37. ILO AC Specifications

| Spec ID | Parameter              | Description              | Min  | Тур | Max  | Units | Details/Conditions                        |
|---------|------------------------|--------------------------|------|-----|------|-------|-------------------------------------------|
| SID234  | T <sub>STARTILO1</sub> | ILO startup time         | _    | _   | 7    | 115   | Startup time to 95% of<br>final frequency |
| SID236  | TLIODUTY               | ILO Duty cycle           | 45   | 50  | 55   | %     | -                                         |
| SID237  | F <sub>ILOTRIM1</sub>  | 32 kHz trimmed frequency | 28.8 | 32  | 35.2 | kHz   | ±10% variation                            |



### Crystal Oscillator Specifications

#### Table 38. ECO Specifications

| Spec ID   | Parameter           | Description                                    | Min | Тур    | Max  | Units | Details/Conditions                                   |
|-----------|---------------------|------------------------------------------------|-----|--------|------|-------|------------------------------------------------------|
| MHz ECO   | DC Specification    |                                                |     |        |      |       |                                                      |
| SID316    | I <sub>DD_MHz</sub> | Block operating current with Cload up to 18 pF | _   | 800    | 1600 | μA    | Max = 35 MHz,<br>Typ = 16 MHz                        |
| MHz ECO   | AC Specification    |                                                |     |        |      |       |                                                      |
| SID317    | F_MHz               | Crystal frequency range                        | 16  | -      | 35   | MHz   | Some restrictions apply.<br>Refer to the device TRM. |
| kHz ECO [ | DC Specification    |                                                |     |        |      |       | ·                                                    |
| SID318    | I <sub>DD_kHz</sub> | Block operating current with 32-kHz crystal    | -   | 0.38   | 1    | μA    | -                                                    |
| SID321E   | ESR32K              | Equivalent series resistance                   | —   | 80     | -    | kΩ    | -                                                    |
| SID322E   | PD32K               | Drive level                                    | -   | -      | 1    | μW    | -                                                    |
| kHz ECO A | AC Specification    |                                                |     |        |      |       | •                                                    |
| SID319    | F_kHz               | 32 kHz frequency                               | —   | 32.768 | -    | kHz   | -                                                    |
| SID320    | Ton_kHz             | Startup time                                   | -   | -      | 500  | ms    | -                                                    |
| SID320E   | F <sub>TOL32K</sub> | Frequency tolerance                            | -   | 50     | 250  | ppm   | -                                                    |

External Clock Specifications

#### Table 39. External Clock Specifications

| Spec ID | Parameter              | Description                                | Min | Тур | Max | Units | Details/Conditions |
|---------|------------------------|--------------------------------------------|-----|-----|-----|-------|--------------------|
| SID305  | EXTCLK <sub>FREQ</sub> | External clock input frequency             | 0   | -   | 100 | MHz   | -                  |
| SID306  | EXTCLK <sub>DUTY</sub> | Duty cycle; measured at V <sub>DD</sub> /2 | 45  | -   | 55  | %     | -                  |

#### PLL Specifications

#### Table 40. PLL Specifications

| Spec ID | Parameter | Description                     | Min    | Тур  | Max | Units | Details/Conditions          |
|---------|-----------|---------------------------------|--------|------|-----|-------|-----------------------------|
| SID304P | PLL_IN    | Input frequency to PLL block    | 4      | -    | 64  | MHz   |                             |
| SID305P | PLL_LOCK  | Time to achieve PLL lock        | -      | 16   | 35  | μs    | -                           |
| SID306P | PLL_OUT   | Output frequency from PLL block | 10.625 | -    | 150 | MHz   | -                           |
| SID307P | PLL_IDD   | PLL current                     | -      | 0.55 | 1.1 | mA    | Typ. at 100 MHz out.        |
| SID308P | PLL_JTR   | Period jitter                   | -      | -    | 150 | ps    | 100-MHz output<br>frequency |

#### Table 41. Clock Source Switching Time

| Spec ID | Parameter              | Description                                                                                                       | Min | Тур | Мах                | Units   | Details/Conditions |
|---------|------------------------|-------------------------------------------------------------------------------------------------------------------|-----|-----|--------------------|---------|--------------------|
| SID262  | TCLK <sub>SWITCH</sub> | Clock switching from clk1 to clk2 in clock periods; for example, from IMO (clk1) to FLL $(clk2)$ . <sup>[5]</sup> | _   | _   | 4 clk1 +<br>3 clk2 | periods | -                  |

Note

5. As an example, if the clk\_path[1] source is changed from the IMO to the FLL (see Figure 3) then clk1 is the IMO and clk2 is the FLL.



#### FLL Specifications

# Table 42. Frequency Locked Loop (FLL) Specifications

| Spec ID#    | Parameter          | Description                                                                  | Min   | Тур | Max    | Units  | Details / Conditions                                                                                   |
|-------------|--------------------|------------------------------------------------------------------------------|-------|-----|--------|--------|--------------------------------------------------------------------------------------------------------|
| Frequency L | ocked Loop (FLL) S | pecifications                                                                |       |     |        |        |                                                                                                        |
| SID450      | FLL_RANGE          | Input frequency range.                                                       | 0.001 | -   | 100    | MHz    | Lower limit allows lock to<br>USB SOF signal (1 kHz).<br>Upper limit is for External<br>input.         |
| SID451      | FLL_OUT_DIV2       | Output frequency range.<br>V <sub>CCD</sub> = 1.1 V                          | 24.00 | -   | 100.00 | MHz    | Output range of FLL<br>divided-by-2 output                                                             |
| SID451A     | FLL_OUT_DIV2       | Output frequency range.<br>V <sub>CCD</sub> = 0.9 V                          | 24.00 | -   | 50.00  | MHz    | Output range of FLL<br>divided-by-2 output                                                             |
| SID452      | FLL_DUTY_DIV2      | Divided-by-2 output; High or Low                                             | 47.00 | _   | 53.00  | %      | -                                                                                                      |
| SID454      | FLL_WAKEUP         | Time from stable input clock to 1%<br>of final value on Deep Sleep<br>wakeup | -     | -   | 7.50   | μs     | With IMO input, less than<br>10 °C change in<br>temperature while in Deep<br>Sleep, and Fout ≥ 50 MHz. |
| SID455      | FLL_JITTER         | Period jitter (1 sigma) at 100 MHz                                           | -     | _   | 35.00  | ps     | 50 ps at 48 MHz, 35 ps at<br>100 MHz                                                                   |
| SID456      | FLL_CURRENT        | CCO + Logic current                                                          | -     | -   | 5.50   | µA/MHz | _                                                                                                      |

USB

# Table 43. USB Specifications (USB requires LP Mode 1.1-V internal supply)

| Spec ID   | Parameter            | Description                                                 | Min  | Тур | Max  | Units | Details/Conditions                               |
|-----------|----------------------|-------------------------------------------------------------|------|-----|------|-------|--------------------------------------------------|
| USB Block | Specifications       |                                                             |      |     |      |       | ·                                                |
| SID322U   | V <sub>USB_3.3</sub> | Device supply for USB operation                             | 3.15 | _   | 3.6  | V     | USB Configured                                   |
| SID323U   | V <sub>USB_3</sub>   | Device supply for USB operation (functional operation only) | 2.85 | -   | 3.6  | V     | USB Configured                                   |
| SID325U   | lusb_config          | Block supply current in Active mode                         | -    | 8   | _    | mA    | V <sub>DDD</sub> = 3.3 V                         |
| SID328    | lusb_suspend         | Block supply current in suspend mode                        | -    | 0.5 | -    | mA    | V <sub>DDD</sub> = 3.3 V, Device<br>connected    |
| SID329    | lusb_suspend         | Block supply current in suspend mode                        | -    | 0.3 | -    | mA    | V <sub>DDD</sub> = 3.3 V, Device<br>disconnected |
| SID330U   | USB_Drive_Res        | USB driver impedance                                        | 28   | -   | 44   | Ω     | Series resistors are on<br>chip                  |
| SID332U   | USB_Pullup_Idle      | Idle mode range                                             | 900  | _   | 1575 | Ω     | Bus idle                                         |
| SID333U   | USB_Pullup           | Active mode                                                 | 1425 | _   | 3090 | Ω     | Upstream device trans-<br>mitting                |



#### Table 44. QSPI Specifications

| Spec ID#     | Parameter         | Description                                                          | Min      | Тур      | Max       | Units     | Details / Conditions                     |
|--------------|-------------------|----------------------------------------------------------------------|----------|----------|-----------|-----------|------------------------------------------|
| SMIF QSPI Sp | ecifications. All | specs with 15-pF load. Measured fro                                  | m 50% to | o 50% wa | aveform t | ransitior | ıs.                                      |
| SID390Q      | Fsmifclock        | SMIF QSPI output clock frequency                                     | -        | -        | 80        | MHz       | LP mode (1.1 V)                          |
| SID390QU     | Fsmifclocku       | SMIF QSPI output clock frequency                                     | -        | _        | 50        | MHz       | ULP mode (0.9 V).<br>Guaranteed by Char. |
| SID399Q      | Clk_dutycycle     | Clock duty cycle (high or low time)                                  | 45       | _        | 55        | %         |                                          |
| SID397Q      | ldd_qspi          | Block current in LP mode (1.1 V)                                     | -        | -        | 1900      | μA        | LP mode (1.1 V)                          |
| SID398Q      | ldd_qspi_u        | Block current in ULP mode (0.9 V)                                    | -        | -        | 590       | μA        | ULP mode (0.9 V)                         |
| SID391Q      | Tsetup            | Input data set-up time with respect to clock capturing falling edge  | 4.5      | _        | _         | ns        | -                                        |
| SID392Q      | Tdatahold         | Input data hold time with respect to<br>clock capturing falling edge | 1        | -        | _         | ns        | -                                        |
| SID393Q      | Tdataoutvalid     | Output data valid time with respect to clock falling edge            | -        | -        | 3.7       | ns        | 7.5-ns max for ULP<br>mode (0.9 V)       |
| SID394Q      | Tholdtime         | Output data hold time with respect to clock rising edge              | 3        | _        | -         | ns        | -                                        |
| SID395Q      | Tseloutvalid      | Output Select valid time with respect to clock rising edge           | -        | -        | 7.5       | ns        | 15-ns max for ULP<br>mode (0.9 V)        |
| SID396Q      | Tselouthold       | Output Select hold time with respect to clock rising edge            | Tsclk/2  | _        | -         | ns        | Tsclk = Fsmifclk cycle<br>time           |

Smart I/O

#### Table 45. Smart I/O Specifications

| Spec ID# | Parameter | Description              | Min | Тур | Max | Units | <b>Details/Conditions</b> |
|----------|-----------|--------------------------|-----|-----|-----|-------|---------------------------|
| SID420   | SMIO_BYP  | Smart I/O bypass delay   | -   | -   | 2   | ns    | -                         |
| SID421   | SMIO_LUT  | Smart I/O LUT prop delay | -   | 8   | _   | ns    | -                         |

#### SD Host Controller and eMMC

#### Table 46. SD Host Controller and eMMC Specifications

| Spec ID#     | Parameter                                                                                                                                                                            | Description                                | Min | Тур | Max | Units | Details / Conditions              |  |  |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|-------|-----------------------------------|--|--|--|--|
|              | SD Host Controller and eMMC Specifications (SD Host clock (see the Clocking Diagram) must be divided by 2 or more when used as source in DDR modes. Specs are Guaranteed by Design.) |                                            |     |     |     |       |                                   |  |  |  |  |
| SID_SD390    | SD_DS                                                                                                                                                                                | I/O drive select                           | 4   | -   | 4   | mA    | drive_sel = '01' for all<br>modes |  |  |  |  |
| SID_SD391    | SD_TR                                                                                                                                                                                | Input transition time                      | 0.7 | -   | 3   | ns    | -                                 |  |  |  |  |
| SD:DS Timing | SD:DS Timing                                                                                                                                                                         |                                            |     |     |     |       |                                   |  |  |  |  |
| SID_SD392    | SD_CLK                                                                                                                                                                               | Interface clock period (LP mode)           | -   | _   | 25  | MHz   | (40-ns period)                    |  |  |  |  |
| SID_SD393    | SD_CLK                                                                                                                                                                               | Interface clock period (ULP mode)          | -   | _   | 8   | MHz   | (125-ns period)                   |  |  |  |  |
| SID_SD394    | SD_DCMD_CL                                                                                                                                                                           | I/O loading at DATA/CMD pins               | -   | 30  | 1   | pF    | _                                 |  |  |  |  |
| SID_SD395    | SD_CLK_CL                                                                                                                                                                            | I/O loading at CLK pins                    | -   | 30  | 1   | pF    | _                                 |  |  |  |  |
| SID_SD396    | SD_TS_OUT                                                                                                                                                                            | Output: Setup time of CMD/DAT prior to CLK | 5.1 | _   | _   | ns    | -                                 |  |  |  |  |



| SID_SD397         SD_HLD_OUT         Output: Hold time of CMD/DAT after<br>CLK         5.1         -         -         ns         -           SID_SD398         SD_TS_IN         Input: Setup time of CMD/DAT prior to<br>CLK (LP mode)         24         -         -         ns         -           SID_SD399         SD_TS_IN         Input: Setup time of CMD/DAT prior to<br>CLK (ULP mode)         109         -         -         ns         -           SID_SD400         SD_HLD_IN         Input: Hold time of CMD/DAT after CLK         0         -         -         ns         -           SID_SD401         SD_CLK         Interface clock period (LP mode)         -         -         45         MHz         (22.5-ns period)           SID_SD403         SD_CCMD_CL         I/O loading at DATA/CMD pins         -         30         -         pF         -           SID_SD404         SD_CLK_CL         I/O loading at DATA/CMD pins         -         30         -         pF         -           SID_SD405         SD_TS_OUT         Output: Setup time of CMD/DAT prior to<br>CLK         6.1         -         -         ns         -           SID_SD406         SD_TS_IN         Input: Setup time of CMD/DAT prior to<br>CLK         6.1         -         ns         -         - <th>Spec ID#</th> <th>Parameter</th> <th>Description</th> <th>Min</th> <th>Тур</th> <th>Max</th> <th>Units</th> <th><b>Details / Conditions</b></th> | Spec ID#     | Parameter  | Description                                         | Min  | Тур | Max | Units | <b>Details / Conditions</b> |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|-----------------------------------------------------|------|-----|-----|-------|-----------------------------|
| SID_SD396         SD_1S_IN         CLK (LP mode)         Z4         -         -         Ins         -           SID_SD399         SD_TS_IN         Input: Setup time of CMD/DAT prior to<br>CLK (ULP mode)         109         -         -         ns         -           SID_SD400         SD_HLD_IN         Input: Hold time of CMD/DAT after CLK         0         -         -         ns         -           SD_SD401         SD_CLK         Interface clock period (LP mode)         -         -         45         MHz         (22.5-ns period)           SID_SD402         SD_CLK         Interface clock period (LP mode)         -         -         45         MHz         (62.5-ns period)           SID_SD403         SD_CMD_CL         I/O loading at DATA/CMD pins         -         30         -         pF         -           SID_SD404         SD_CLK_CL         I/O loading at CLK pins         -         30         -         pF         -           SID_SD406         SD_HLD_OUT         Output: Setup time of CMD/DAT prior to<br>CLK         6.1         -         -         ns         -           SID_SD408         SD_TS_IN         Input: Setup time of CMD/DAT prior to<br>CLK (LP mode)         8         -         -         ns         -           <                                                                                                                                                                              | SID_SD397    | SD_HLD_OUT |                                                     | 5.1  | -   | -   | ns    | _                           |
| SID_SD39         SD_1S_IN         CLK (ULP mode)         109         -         -         ns         -           SID_SD400         SD_HLD_IN         Input: Hold time of CMD/DAT after CLK         0         -         -         ns         -           SD_SD401         SD_CLK         Interface clock period (LP mode)         -         -         45         MHz         (22.5-ns period)           SID_SD402         SD_CLK         Interface clock period (ULP mode)         -         -         16         MHz         (62.5-ns period)           SID_SD403         SD_DCMD_CL         I/O loading at DATA/CMD pins         -         30         -         pF         -           SID_SD404         SD_CLK_CL         I/O loading at CLK pins         -         30         -         pF         -           SID_SD406         SD_HLD_OUT         Output: Setup time of CMD/DAT prior to<br>CLK         6.1         -         -         ns         -           SID_SD406         SD_HLD_OUT         Output: Setup time of CMD/DAT prior to<br>CLK (UP mode)         8         -         -         ns         -           SID_SD408         SD_TS_IN         Input: Setup time of CMD/DAT after CLK         2.5         -         -         ns         -           SID_SD                                                                                                                                                                                     | SID_SD398    | SD_TS_IN   |                                                     | 24   | _   | Ι   | ns    | -                           |
| SD:HS Timing         SID_SD401       SD_CLK       Interface clock period (LP mode)       -       -       45       MHz       (22.5-ns period)         SID_SD402       SD_CLK       Interface clock period (ULP mode)       -       -       16       MHz       (62.5-ns period)         SID_SD403       SD_DCMD_CL       I/O loading at DATA/CMD pins       -       30       -       pF       -         SID_SD404       SD_CLK_CL       I/O loading at CLK pins       -       30       -       pF       -         SID_SD405       SD_TS_OUT       Output: Setup time of CMD/DAT prior to<br>CLK       6.1       -       -       ns       -         SID_SD406       SD_HLD_OUT       Output: Hold time of CMD/DAT after<br>CLK       2.1       -       -       ns       -         SID_SD406       SD_TS_IN       Input: Setup time of CMD/DAT prior to<br>CLK (LP mode)       8       -       -       ns       -         SID_SD408       SD_TS_IN       Input: Setup time of CMD/DAT after CLK       2.5       -       ns       -         SID_SD409       SD_HLD_IN       Input: Setup time of CMD/DAT after CLK       2.5       -       ns       -         SID_SD410       SD_CLK       Interface clock period (LP mode)       -                                                                                                                                                                                                                                   | SID_SD399    | SD_TS_IN   |                                                     | 109  | _   | _   | ns    | -                           |
| SID_SD401       SD_CLK       Interface clock period (LP mode)       -       -       45       MHz       (22.5-ns period)         SID_SD402       SD_CLK       Interface clock period (ULP mode)       -       -       16       MHz       (62.5-ns period)         SID_SD403       SD_DCMD_CL       I/O loading at DATA/CMD pins       -       30       -       pF       -         SID_SD404       SD_CLK_CL       I/O loading at CLK pins       -       30       -       pF       -         SID_SD405       SD_TS_OUT       Output: Setup time of CMD/DAT prior to<br>CLK       6.1       -       -       ns       -         SID_SD406       SD_HLD_OUT       Output: Hold time of CMD/DAT after<br>CLK       2.1       -       -       ns       -         SID_SD407       SD_TS_IN       Input: Setup time of CMD/DAT prior to<br>CLK (LP mode)       8       -       -       ns       -         SID_SD408       SD_TS_IN       Input: Setup time of CMD/DAT after CLK       2.5       -       ns       -         SID_SD409       SD_HLD_IN       Input: Setup time of CMD/DAT after CLK       2.5       -       ns       -         SID_SD410       SD_CLK       Interface clock period (LP mode)       -       -       8       MHz                                                                                                                                                                                                                              | SID_SD400    | SD_HLD_IN  | Input: Hold time of CMD/DAT after CLK               | 0    | -   | -   | ns    | -                           |
| SID_SD402       SD_CLK       Interface clock period (ULP mode)       -       -       16       MHz       (62.5-ns period)         SID_SD403       SD_DCMD_CL       I/O loading at DATA/CMD pins       -       30       -       pF       -         SID_SD404       SD_CLK_CL       I/O loading at CLK pins       -       30       -       pF       -         SID_SD405       SD_TS_OUT       Output: Setup time of CMD/DAT prior to<br>CLK       6.1       -       -       ns       -         SID_SD406       SD_HLD_OUT       Output: Hold time of CMD/DAT after<br>CLK (LP mode)       2.1       -       -       ns       -         SID_SD408       SD_TS_IN       Input: Setup time of CMD/DAT prior to<br>CLK (UP mode)       8       -       -       ns       -         SID_SD409       SD_HLD_IN       Input: Hold time of CMD/DAT after CLK       2.5       -       -       ns       -         SID_SD409       SD_LKK       Interface clock period (LP mode)       -       -       25       MHz       (40-ns period)         SID_SD410       SD_CLK       Interface clock period (LP mode)       -       -       8       MHz       (125-ns period)         SID_SD411       SD_CLK       Interface clock period (LP mode)       -                                                                                                                                                                                                                            | SD:HS Timing | I          |                                                     |      |     |     |       |                             |
| SID_SD403SD_DCMD_CLI/O loading at DATA/CMD pins-30-pF-SID_SD404SD_CLK_CLI/O loading at CLK pins-30-pF-SID_SD405SD_TS_OUTOutput: Setup time of CMD/DAT prior to<br>CLK6.1ns-SID_SD406SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK2.1ns-SID_SD407SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK (LP mode)8ns-SID_SD408SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK (ULP mode)48.3ns-SID_SD409SD_HLD_INInput: Hold time of CMD/DAT after CLK2.5ns-SID_SD410SD_CLKInterface clock period (LP mode)25MHz(40-ns period)SID_SD411SD_CLKInterface clock period (ULP mode)8MHz(125-ns period)SID_SD413SD_DCMD_CLI/O loading at DATA/CMD pins-30-pF-SID_SD414SD_CLK_CLI/O loading at CLK pins-30-pF-SID_SD415SD_TS_OUTOutput: Setup time of CMD/DAT after<br>CLK3.1-ns-SID_SD416SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK0.9ns-SID_SD416SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK0.9ns- </td <td>SID_SD401</td> <td>SD_CLK</td> <td>Interface clock period (LP mode)</td> <td>-</td> <td>-</td> <td>45</td> <td>MHz</td> <td>(22.5-ns period)</td>                                                                                                                                                                                                                                                                                                                                                                                | SID_SD401    | SD_CLK     | Interface clock period (LP mode)                    | -    | -   | 45  | MHz   | (22.5-ns period)            |
| SID_SD404SD_CLK_CLI/O loading at CLK pins-30-pF-SID_SD405SD_TS_OUTOutput: Setup time of CMD/DAT prior to<br>CLK6.1ns-SID_SD406SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK2.1ns-SID_SD407SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK (LP mode)8ns-SID_SD408SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK (ULP mode)48.3ns-SID_SD409SD_HLD_INInput: Hold time of CMD/DAT after CLK2.5ns-SID_SD410SD_CLKInterface clock period (LP mode)25MHz(40-ns period)SID_SD411SD_CLK_DCDuty cycle of output CLK30-70%-SID_SD413SD_DCMD_CLI/O loading at DATA/CMD pins-30-pF-SID_SD414SD_CLK_CLI/O loading at CLK pins-30-pF-SID_SD415SD_TS_OUTOutput: Setup time of CMD/DAT prior to<br>CLK3.1-ns-SID_SD416SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK0.9ns-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SID_SD402    | SD_CLK     | Interface clock period (ULP mode)                   | _    | -   | 16  | MHz   | (62.5-ns period)            |
| SID_SD405SD_TS_OUTOutput: Setup time of CMD/DAT prior to<br>CLK6.1ns-SID_SD406SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK2.1ns-SID_SD407SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK (LP mode)8ns-SID_SD408SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK (ULP mode)48.3ns-SID_SD409SD_HLD_INInput: Hold time of CMD/DAT after CLK2.5ns-SD_SDR-12 TimingSID_SD410SD_CLKInterface clock period (LP mode)8MHz(125-ns period)SID_SD411SD_CLKInterface clock period (ULP mode)8MHz(125-ns period)SID_SD412SD_CLK_DCDuty cycle of output CLK30-70%-SID_SD413SD_DCMD_CLI/O loading at DATA/CMD pins-30-pF-SID_SD414SD_CLK_CLI/O loading at CLK pins-30-pF-SID_SD415SD_TS_OUTOutput: Setup time of CMD/DAT prior to<br>CLK3.1ns-SID_SD416SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK0.9ns-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SID_SD403    | SD_DCMD_CL | I/O loading at DATA/CMD pins                        | -    | 30  | -   | pF    | -                           |
| SID_SD403SD_TS_001CLK6.1IIS-SID_SD406SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK2.1ns-SID_SD407SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK (LP mode)8ns-SID_SD408SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK (ULP mode)48.3ns-SID_SD409SD_HLD_INInput: Hold time of CMD/DAT after CLK2.5ns-SD_SDR-12 TimingSID_SD410SD_CLKInterface clock period (LP mode)25MHz(40-ns period)SID_SD411SD_CLKInterface clock period (ULP mode)8MHz(125-ns period)SID_SD413SD_CLK_DCDuty cycle of output CLK30-70%-SID_SD414SD_CLK_CLI/O loading at DATA/CMD pins-30-pF-SID_SD415SD_TS_OUTOutput: Setup time of CMD/DAT prior to<br>CLK3.1ns-SID_SD416SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK0.9ns-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SID_SD404    | SD_CLK_CL  | I/O loading at CLK pins                             | -    | 30  | -   | pF    | -                           |
| SID_SD406SD_FILD_OUTCLK2.1Ins-SID_SD407SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK (LP mode)8ns-SID_SD408SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK (ULP mode)48.3ns-SID_SD409SD_HLD_INInput: Hold time of CMD/DAT after CLK2.5ns-SID_SD8-12 TimingSID_SD410SD_CLKInterface clock period (LP mode)8MHz(40-ns period)SID_SD411SD_CLKInterface clock period (ULP mode)8MHz(125-ns period)SID_SD412SD_CLK_DCDuty cycle of output CLK30-70%-SID_SD413SD_DCMD_CLI/O loading at DATA/CMD pins-30-pF-SID_SD414SD_CLK_CLI/O loading at CLK pins-30-pF-SID_SD415SD_TS_OUTOutput: Setup time of CMD/DAT prior to<br>CLK3.1-ns-SID_SD416SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK0.9ns-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SID_SD405    | SD_TS_OUT  |                                                     | 6.1  | -   | -   | ns    | -                           |
| SID_SD407SD_IS_INCLK (LP mode)8ns-SID_SD408SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK (ULP mode)48.3ns-SID_SD409SD_HLD_INInput: Hold time of CMD/DAT after CLK2.5ns-SD_SDR-12 TimingSID_SD410SD_CLKInterface clock period (LP mode)25MHz(40-ns period)SID_SD411SD_CLKInterface clock period (ULP mode)8MHz(125-ns period)SID_SD412SD_CLK_DCDuty cycle of output CLK30-70%-SID_SD413SD_DCMD_CLI/O loading at DATA/CMD pins-30-pF-SID_SD414SD_CLK_CLI/O loading at CLK pins-30-pF-SID_SD415SD_TS_OUTOutput: Setup time of CMD/DAT prior to<br>CLK3.1-ns-SID_SD416SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK0.9ns-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SID_SD406    | SD_HLD_OUT |                                                     | 2.1  | _   | _   | ns    | -                           |
| SID_SD408SD_TS_INCLK (ULP mode)48.3Ins-SID_SD409SD_HLD_INInput: Hold time of CMD/DAT after CLK2.5ns-SD:SDR-12 TimingSID_SD410SD_CLKInterface clock period (LP mode)25MHz(40-ns period)SID_SD411SD_CLKInterface clock period (ULP mode)8MHz(125-ns period)SID_SD412SD_CLK_DCDuty cycle of output CLK30-70%-SID_SD413SD_DCMD_CLI/O loading at DATA/CMD pins-30-pF-SID_SD414SD_CLK_CLI/O loading at CLK pins-30-pF-SID_SD415SD_TS_OUTOutput: Setup time of CMD/DAT prior to<br>CLK3.1ns-SID_SD416SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK0.9ns-SID_SD417SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK24-ns-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | SID_SD407    | SD_TS_IN   |                                                     | 8    | -   | _   | ns    | _                           |
| SD:SDR-12 Timing         SID_SD410       SD_CLK       Interface clock period (LP mode)       -       -       25       MHz       (40-ns period)         SID_SD411       SD_CLK       Interface clock period (ULP mode)       -       -       8       MHz       (125-ns period)         SID_SD412       SD_CLK_DC       Duty cycle of output CLK       30       -       70       %       -         SID_SD413       SD_DCMD_CL       I/O loading at DATA/CMD pins       -       30       -       pF       -         SID_SD414       SD_CLK_CL       I/O loading at CLK pins       -       30       -       pF       -         SID_SD415       SD_TS_OUT       Output: Setup time of CMD/DAT prior to<br>CLK       3.1       -       -       ns       -         SID_SD416       SD_HLD_OUT       Output: Hold time of CMD/DAT after<br>CLK       0.9       -       -       ns       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SID_SD408    | SD_TS_IN   |                                                     | 48.3 | -   | _   | ns    | _                           |
| SID_SD410SD_CLKInterface clock period (LP mode)25MHz(40-ns period)SID_SD411SD_CLKInterface clock period (ULP mode)8MHz(125-ns period)SID_SD412SD_CLK_DCDuty cycle of output CLK30-70%-SID_SD413SD_DCMD_CLI/O loading at DATA/CMD pins-30-pF-SID_SD414SD_CLK_CLI/O loading at CLK pins-30-pF-SID_SD415SD_TS_OUTOutput: Setup time of CMD/DAT prior to<br>CLK3.1ns-SID_SD416SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK0.9ns-SID_SD417SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK24ns-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SID_SD409    | SD_HLD_IN  | Input: Hold time of CMD/DAT after CLK               | 2.5  | _   | -   | ns    | -                           |
| SID_SD411SD_CLKInterface clock period (ULP mode)8MHz(125-ns period)SID_SD412SD_CLK_DCDuty cycle of output CLK30-70%-SID_SD413SD_DCMD_CLI/O loading at DATA/CMD pins-30-pF-SID_SD414SD_CLK_CLI/O loading at CLK pins-30-pF-SID_SD415SD_TS_OUTOutput: Setup time of CMD/DAT prior to<br>CLK3.1ns-SID_SD416SD_HLD_OUTOutput: Hold time of CMD/DAT after<br>CLK0.9ns-SID_SD417SD_TS_INInput: Setup time of CMD/DAT prior to<br>CLK24-ns-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SD:SDR-12 Ti | ming       | ·                                                   |      |     |     | •     |                             |
| SID_SD412       SD_CLK_DC       Duty cycle of output CLK       30       -       70       %       -         SID_SD413       SD_DCMD_CL       I/O loading at DATA/CMD pins       -       30       -       pF       -         SID_SD414       SD_CLK_CL       I/O loading at CLK pins       -       30       -       pF       -         SID_SD414       SD_CLK_CL       I/O loading at CLK pins       -       30       -       pF       -         SID_SD415       SD_TS_OUT       Output: Setup time of CMD/DAT prior to<br>CLK       3.1       -       -       ns       -         SID_SD416       SD_HLD_OUT       Output: Hold time of CMD/DAT after<br>CLK       0.9       -       -       ns       -         SID_SD417       SD_TS_IN       Input: Setup time of CMD/DAT prior to       24       -       -       ns       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | SID_SD410    | SD_CLK     | Interface clock period (LP mode)                    | -    | _   | 25  | MHz   | (40-ns period)              |
| SID_SD413       SD_DCMD_CL       I/O loading at DATA/CMD pins       -       30       -       pF       -         SID_SD414       SD_CLK_CL       I/O loading at CLK pins       -       30       -       pF       -         SID_SD414       SD_CLK_CL       I/O loading at CLK pins       -       30       -       pF       -         SID_SD415       SD_TS_OUT       Output: Setup time of CMD/DAT prior to<br>CLK       3.1       -       -       ns       -         SID_SD416       SD_HLD_OUT       Output: Hold time of CMD/DAT after<br>CLK       0.9       -       -       ns       -         SID_SD417       SD_TS_IN       Input: Setup time of CMD/DAT prior to       24       -       -       ns       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SID_SD411    | SD_CLK     | Interface clock period (ULP mode)                   | -    | _   | 8   | MHz   | (125-ns period)             |
| SID_SD414       SD_CLK_CL       I/O loading at CLK pins       -       30       -       pF       -         SID_SD414       SD_CLK_CL       I/O loading at CLK pins       -       30       -       pF       -         SID_SD415       SD_TS_OUT       Output: Setup time of CMD/DAT prior to<br>CLK       3.1       -       -       ns       -         SID_SD416       SD_HLD_OUT       Output: Hold time of CMD/DAT after<br>CLK       0.9       -       -       ns       -         SID_SD417       SD_TS_IN       Input: Setup time of CMD/DAT prior to       24       -       -       ns       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SID_SD412    | SD_CLK_DC  | Duty cycle of output CLK                            | 30   | _   | 70  | %     | -                           |
| SID_SD415       SD_TS_OUT       Output: Setup time of CMD/DAT prior to<br>CLK       3.1       -       -       ns       -         SID_SD416       SD_HLD_OUT       Output: Hold time of CMD/DAT after<br>CLK       0.9       -       -       ns       -         SID_SD417       SD_TS_IN       Input: Setup time of CMD/DAT prior to       24       -       -       ns       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SID_SD413    | SD_DCMD_CL | I/O loading at DATA/CMD pins                        | -    | 30  | -   | pF    | -                           |
| SID_SD415       SD_TS_OUT       CLK       3.1       -       -       ns       -         SID_SD416       SD_HLD_OUT       Output: Hold time of CMD/DAT after<br>CLK       0.9       -       -       ns       -         SID_SD417       SD_TS_IN       Input: Setup time of CMD/DAT prior to       24       -       -       ns       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SID_SD414    | SD_CLK_CL  | I/O loading at CLK pins                             | -    | 30  | -   | pF    | -                           |
| SID_SD416 SD_HLD_OUT CLK 0.9 ns -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SID_SD415    | SD_TS_OUT  |                                                     | 3.1  | _   | _   | ns    | -                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SID_SD416    | SD_HLD_OUT |                                                     | 0.9  | -   | -   | ns    | -                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SID_SD417    | SD_TS_IN   | Input: Setup time of CMD/DAT prior to CLK (LP mode) | 24   | -   | -   | ns    | -                           |
| SID_SD418       SD_TS_IN       Input: Setup time of CMD/DAT prior to<br>CLK (ULP mode)       109       -       -       ns       -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | SID_SD418    | SD_TS_IN   |                                                     | 109  | -   | _   | ns    | _                           |
| SID_SD419 SD_HLD_IN Input: Hold time of CMD/DAT after CLK 1.5 – – ns –                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | SID_SD419    | SD_HLD_IN  | Input: Hold time of CMD/DAT after CLK               | 1.5  | _   | -   | ns    | -                           |
| SD:SDR-25 Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | SD:SDR-25 Ti | ming       | ·                                                   |      |     |     | •     |                             |
| SID_SD420         SD_CLK         Interface clock period (LP mode)         -         -         50         MHz         (20-ns period)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SID_SD420    | SD_CLK     | Interface clock period (LP mode)                    | _    | -   | 50  | MHz   | (20-ns period)              |
| SID_SD421 SD_CLK Interface clock period (ULP mode) – – 16 MHz (62.5-ns period)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | SID_SD421    | SD_CLK     | Interface clock period (ULP mode)                   | _    | -   | 16  | MHz   | (62.5-ns period)            |
| SID_SD422 SD_CLK_DC Duty cycle of output CLK 30 - 70 % -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | SID_SD422    | SD_CLK_DC  | Duty cycle of output CLK                            | 30   | -   | 70  | %     | -                           |
| SID_SD423 SD_DCMD_CL I/O loading at DATA/CMD pins – 30 – pF –                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | SID_SD423    | SD_DCMD_CL | I/O loading at DATA/CMD pins                        | _    | 30  | _   | pF    | -                           |
| SID_SD424         SD_CLK_CL         I/O loading at CLK pins         –         30         –         pF         –                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | SID_SD424    | SD_CLK_CL  | I/O loading at CLK pins                             | -    | 30  | _   | pF    | -                           |

#### Table 46. SD Host Controller and eMMC Specifications (continued)



| Spec ID#    | Parameter  | Description                                          | Min  | Тур | Max | Units | Details / Conditions |
|-------------|------------|------------------------------------------------------|------|-----|-----|-------|----------------------|
| SID_SD425   | SD_TS_OUT  | Output: Setup time of CMD/DAT prior to CLK           | 3.1  | _   | _   | ns    | -                    |
| SID_SD426   | SD_HLD_OUT | Output: Hold time of CMD/DAT after<br>CLK            | 0.9  | -   | -   | ns    | -                    |
| SID_SD427   | SD_TS_IN   | Input: Setup time of CMD/DAT prior to CLK (LP mode)  | 5.8  | _   | _   | ns    | -                    |
| SID_SD428   | SD_TS_IN   | Input: Setup time of CMD/DAT prior to CLK (ULP mode) | 48.3 | _   | _   | ns    | -                    |
| SID_SD429   | SD_HLD_IN  | Input: Hold time of CMD/DAT after CLK                | 1.5  | _   | _   | ns    | -                    |
| SD:SDR-50 T | iming      |                                                      |      |     |     |       |                      |
| SID_SD430   | SD_CLK     | Interface clock period (LP mode)                     | -    | -   | 80  | MHz   | (12.5-ns period)     |
| SID_SD431   | SD_CLK     | Interface clock period (ULP mode)                    | -    | -   | 32  | MHz   | (31.25-ns period)    |
| SID_SD432   | SD_CLK_DC  | Duty cycle of output CLK                             | 30   | -   | 70  | %     | -                    |
| SID_SD433   | SD_DCMD_CL | I/O loading at DATA/CMD pins                         | -    | 20  | -   | pF    | -                    |
| SID_SD434   | SD_CLK_CL  | I/O loading at CLK pins                              | -    | 20  | _   | pF    | -                    |
| SID_SD435   | SD_TS_OUT  | Output: Setup time of CMD/DAT prior to CLK           | 3.1  | _   | _   | ns    | -                    |
| SID_SD436   | SD_HLD_OUT | Output: Hold time of CMD/DAT after CLK               | 0.9  | _   | _   | ns    | -                    |
| SID_SD437   | SD_TS_IN   | Input: Setup time of CMD/DAT prior to CLK (LP mode)  | 5    | -   | _   | ns    | -                    |
| SID_SD438   | SD_TS_IN   | Input: Setup time of CMD/DAT prior to CLK (ULP mode) | 23.6 | -   | -   | ns    | -                    |
| SID_SD439   | SD_HLD_IN  | Input: Hold time of CMD/DAT after CLK                | 1.5  | -   | -   | ns    | -                    |
| SD:DDR-50 T | iming      |                                                      |      |     |     |       |                      |
| SID_SD440   | SD_CLK     | Interface clock period (LP mode)                     | I    | _   | 40  | MHz   | (25-ns period).      |
| SID_SD441   | SD_CLK     | Interface clock period (ULP mode)                    | I    | _   | 16  | MHz   | (62.5-ns period)     |
| SID_SD442   | SD_CLK_DC  | Duty cycle of output CLK                             | 45   | _   | 55  | %     | -                    |
| SID_SD443   | SD_DCMD_CL | I/O loading at DATA/CMD pins                         | I    | 30  | _   | pF    | -                    |
| SID_SD444   | SD_CLK_CL  | I/O loading at CLK pins                              | -    | 30  | -   | pF    | -                    |
| SID_SD445   | SD_TS_OUT  | Output: Setup time of CMD/DAT prior to CLK           | 3.1  | -   | _   | ns    | -                    |
| SID_SD446   | SD_HLD_OUT | Output: Hold time of CMD/DAT after<br>CLK            | 0.9  | -   | -   | ns    | -                    |
| SID_SD447   | SD_TS_IN   | Input: Setup time of CMD/DAT prior to CLK (LP mode)  | 5.7  | -   | _   | ns    | -                    |
| SID_SD448   | SD_TS_IN   | Input: Setup time of CMD/DAT prior to CLK (ULP mode) | 24   | -   | _   | ns    | -                    |
| SID_SD449   | SD_HLD_IN  | Input: Hold time of CMD/DAT after CLK                | 1.5  | -   | -   | ns    | -                    |
| eMMC:BWC    | Timing     |                                                      |      |     |     |       |                      |
| SID_SD450   | SD_CLK     | Interface clock period (LP mode)                     | _    | -   | 26  | MHz   | (38.4-ns period)     |
| SID_SD451   | SD_CLK     | Interface clock period (ULP mode)                    | I    | -   | 8   | MHz   | (125-ns period)      |
| SID_SD452   | SD_DCMD_CL | I/O loading at DATA/CMD pins                         | I    | 30  | _   | pF    | -                    |

#### Table 46. SD Host Controller and eMMC Specifications (continued)



| Spec ID#      | Parameter       | Description                                             | Min  | Тур  | Max | Units | Details / Conditions |
|---------------|-----------------|---------------------------------------------------------|------|------|-----|-------|----------------------|
| SID_SD453     | SD_CLK_CL       | I/O loading at CLK pins                                 | -    | 30   | -   | pF    | -                    |
| SID_SD454     | SD_TS_OUT       | Output: Setup time of CMD/DAT prior to CLK              | 3.1  | -    | -   | ns    | -                    |
| SID_SD455     | SD_HLD_OUT      | Output: Hold time of CMD/DAT after<br>CLK               | 3.1  | -    | -   | ns    | _                    |
| SID_SD456     | SD_TS_IN        | Input: Setup time of CMD/DAT prior to<br>CLK (LP mode)  | 9.7  | -    | _   | ns    | _                    |
| SID_SD457     | SD_TS_IN        | Input: Setup time of CMD/DAT prior to CLK (ULP mode)    | 96.3 | _    | _   | ns    | _                    |
| SID_SD458     | SD_HLD_IN       | Input: Hold time of CMD/DAT after CLK                   | 8.3  | -    | -   | ns    | -                    |
| eMMC:SDR Ti   | ming            |                                                         |      |      |     |       |                      |
| SID_SD459     | SD_CLK          | Interface clock period (LP mode)                        | -    | -    | 52  | MHz   | (19.2-ns period)     |
| SID_SD460     | SD_CLK          | Interface clock period (ULP mode)                       | -    | -    | 16  | MHz   | (62.5-ns period)     |
| SID_SD461     | SD_DCMD_CL      | I/O loading at DATA/CMD pins                            | -    | 30   | -   | pF    | -                    |
| SID_SD462     | SD_CLK_CL       | I/O loading at CLK pins                                 | -    | 30   | _   | pF    | -                    |
| SID_SD463     | SD_TS_OUT       | Output: Setup time of CMD/DAT prior to CLK              | 3.1  | -    | -   | ns    | _                    |
| SID_SD464     | SD_HLD_OUT      | Output: Hold time of CMD/DAT after<br>CLK               | 3.1  | -    | -   | ns    | _                    |
| SID_SD465     | SD_TS_IN        | Input: Setup time of CMD/DAT prior to CLK (LP mode)     | 5.3  | _    | _   | ns    | _                    |
| SID_SD466     | SD_TS_IN        | Input: Setup time of CMD/DAT prior to<br>CLK (ULP mode) | 48.6 | -    | -   | ns    | _                    |
| SID_SD467     | SD_HLD_IN       | Input: Hold time of CMD/DAT after CLK                   | 2.5  | -    | _   | ns    | -                    |
| SD Host Block | k Current Specs |                                                         |      |      |     |       |                      |
| SID400SD      | IDD_SD_1        | SD Host block current consumption at 100 MHz            | _    | 4.65 | 5   | mA    | SDR-50               |
| SID401SD      | IDD_SD_2        | SD Host block current consumption at 50 MHz             | _    | 3.75 | 4.3 | mA    | SDR-25               |

#### Table 46. SD Host Controller and eMMC Specifications (continued)

JTAG Boundary Scan

# Table 47. JTAG Boundary Scan

| Spe                                                          | ec ID#                        | Parameter                                            | Min | Тур | Max | Units | Details / Conditions |  |  |  |  |  |
|--------------------------------------------------------------|-------------------------------|------------------------------------------------------|-----|-----|-----|-------|----------------------|--|--|--|--|--|
| JTAG Bounda                                                  | JTAG Boundary Scan Parameters |                                                      |     |     |     |       |                      |  |  |  |  |  |
| JTAG Boundary Scan Parameters for 1.1 V (LP) Mode Operation: |                               |                                                      |     |     |     |       |                      |  |  |  |  |  |
| SID468                                                       | TCKLOW                        | TCK LOW                                              | 52  | -   | -   | ns    | -                    |  |  |  |  |  |
| SID469                                                       | TCKHIGH                       | TCK HIGH                                             | 10  | -   | -   | ns    | -                    |  |  |  |  |  |
| SID470                                                       | TCK_TDO                       | TCK falling edge to output valid                     |     | -   | 40  | ns    | -                    |  |  |  |  |  |
| SID471                                                       | TSU_TCK                       | Input valid to TCK rising edge                       | 12  | -   | _   | ns    | -                    |  |  |  |  |  |
| SID472                                                       | TCk_THD                       | Input hold time to TCK rising edge                   | 10  | -   | _   | ns    | -                    |  |  |  |  |  |
| SID473                                                       | TCK_TDOV                      | TCK falling edge to output valid (High-Z to Active). | 40  | -   | -   | ns    | -                    |  |  |  |  |  |
| SID474                                                       | TCK_TDOZ                      | TCK falling edge to output valid (Active to High-Z). | 40  | -   | _   | ns    | -                    |  |  |  |  |  |



| Spe         | ec ID#         | Parameter                                            | Min | Тур | Max | Units | Details / Conditions |
|-------------|----------------|------------------------------------------------------|-----|-----|-----|-------|----------------------|
| JTAG Bounda | ry Scan Parame | ters for 0.9 V (ULP) Mode Operation:                 |     |     |     |       |                      |
| SID468A     | TCKLOW         | TCK low                                              | 102 | -   | -   | ns    | -                    |
| SID469A     | TCKHIGH        | TCK high                                             | 20  | -   | -   | ns    | -                    |
| SID470A     | TCK_TDO        | TCK falling edge to output valid                     |     | -   | 80  | ns    | -                    |
| SID471A     | TSU_TCK        | Input valid to TCK rising edge                       | 22  | -   | -   | ns    | -                    |
| SID472A     | TCk_THD        | Input hold time to TCK rising edge                   | 20  | -   | -   | ns    | -                    |
| SID473A     | TCK_TDOV       | TCK falling edge to output valid (high-Z to active). | 80  | -   | _   | ns    | -                    |
| SID474A     | TCK_TDOZ       | TCK falling edge to output valid (active to high-Z). | 80  | -   | _   | ns    | -                    |

#### Table 47. JTAG Boundary Scan (continued)



# **Ordering Information**

Table 51 lists the CYB06445LQI-S3D42 part numbers and features. See also the product selector guide.

Table 48. Ordering Information

| Family | Base Features                                                                                                        | Marketing<br>Part Number | Flash (KB) | SRAM (KB) | CapSense | CAN FD | Crypto | GPIO | Package |
|--------|----------------------------------------------------------------------------------------------------------------------|--------------------------|------------|-----------|----------|--------|--------|------|---------|
| 64     | Arm CM4 and CM0+, DC-DC<br>converter, 12-bit SAR ADC, 2<br>LPCOMPs, 7 SCBs, 12 TCPWMs,<br>SD Host Controller, USB-FS | CYB06445LQI-S3D42        | 512        | 256       | Y        | 1      | Y      | 53   | 68-QFN  |



# PSoC 6 MPN Decoder

CY XX 6 A B C DD E - FF G H I JJ K L

| Field | Description                 | Values        | Meaning                    |
|-------|-----------------------------|---------------|----------------------------|
| CY    | Cypress                     | CY            | Cypress                    |
|       |                             | 8C            | Standard                   |
| xx    | Firmware                    | B0            | "Secure Boot" v1           |
| 701   |                             | S0            | "Standard Secure" -<br>AWS |
| 6     | Architecture                | 6             | PSoC 6                     |
|       |                             | 0             | Value                      |
|       |                             | 1             | Programmable               |
| Α     | Line                        | 2             | Performance                |
|       |                             | 3             | Connectivity               |
|       |                             | 4             | Secured                    |
|       |                             | 2             | 100 MHz                    |
| В     | Speed                       | 3             | 150 MHz                    |
|       |                             | 4             | 150/50 MHz                 |
|       |                             | 0-3           | Reserved                   |
|       |                             | 4             | 256K/128K                  |
|       |                             | 5             | 512K/256K                  |
| С     | Memory Size<br>(Flash/SRAM) | 6             | 512K/128K                  |
|       |                             | 7             | 1024K/288K                 |
|       |                             | 8             | 1024K/512K                 |
|       |                             | 9             | Reserved                   |
|       |                             | Α             | 2048K/1024K                |
|       |                             | AZ, AX        | TQFP                       |
|       | Package                     | LQ            | QFN                        |
| DD    |                             | BZ            | BGA                        |
|       | , askage                    | FM            | M-CSP                      |
|       |                             | FN, FD,<br>FT | WLCSP                      |

| Field | Description                      | Values | Meaning                       |
|-------|----------------------------------|--------|-------------------------------|
|       |                                  | С      | Consumer                      |
| Е     | Temperature Range                | I      | Industrial                    |
|       |                                  | Q      | Extended Industrial           |
| FF    | Feature Code                     |        | Cypress internal              |
| ГГ    | reature Code                     | S2-S6  |                               |
|       |                                  | BL     | Integrated Bluetooth LE       |
| G     | CPU Core                         | F      | Single Core                   |
| G     | G CFU Cole                       |        | Dual Core                     |
| Н     | Attributes Code                  | 0–9    | Feature set                   |
|       |                                  | 1      | 31-50                         |
| I.    | GPIO count                       | 2      | 51-70                         |
|       |                                  | 3      | 71-90                         |
|       |                                  | 4      | 91-110                        |
| JJ    | Engineering sample<br>(optional) | ES     | Engineering samples or<br>not |
| к     | L Die Revision                   |        | Base                          |
| IX.   | (optional)                       | A1-A9  | Die revision                  |
| L     | Tape/Reel Shipment<br>(optional) | Т      | Tape and Reel shipment        |



# Packaging

This product line is offered in a 68-QFN package.

#### Table 49. Package Dimensions

| Spec ID# | Package | Description    | Package Dwg # |
|----------|---------|----------------|---------------|
| PKG_1    | 68-QFN  | 68-QFN package | 001-96836     |

#### Table 50. Package Characteristics

| Parameter       | Description                    | Conditions | Min | Тур  | Max | Units   |
|-----------------|--------------------------------|------------|-----|------|-----|---------|
| T <sub>A</sub>  | Operating ambient temperature  | -          | -40 | 25   | 85  | °C      |
| TJ              | Operating junction temperature | _          | -40 | -    | 100 | °C      |
| T <sub>JA</sub> | Package $\theta_{JA}$ (68-QFN) | -          | -   | 15.4 | -   | °C/watt |
| T <sub>JC</sub> | Package $\theta_{JC}$ (68-QFN) | _          | -   | 2    | -   | °C/watt |

#### Table 51. Solder Reflow Peak Temperature

| Package | Maximum Peak Temperature | Maximum Time at Peak Temperature |  |
|---------|--------------------------|----------------------------------|--|
| 68-QFN  | 260°C                    | 30 seconds                       |  |

#### Table 52. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2

| Package | MSL   |  |
|---------|-------|--|
| 68 QFN  | MSL 3 |  |



#### Figure 18. 68-QFN Package Diagram



#### NOTES:

1. 🗱 HATCH AREA IS SOLDERABLE EXPOSED METAL.

2. REFERENCE JEDEC#: MO-220

3. ALL DIMENSIONS ARE IN MILLIMETERS

001-96836 \*A



# Acronyms

| Acronym          | Description                                                                                        |
|------------------|----------------------------------------------------------------------------------------------------|
| 3DES             | triple DES (data encryption standard)                                                              |
| ADC              | analog-to-digital converter                                                                        |
| ADMA3            | advanced DMA version 3, a Secure Digital data transfer mode                                        |
| AES              | advanced encryption standard                                                                       |
| АНВ              | AMBA (advanced microcontroller bus architecture)<br>high-performance bus, an Arm data transfer bus |
| AMUX             | analog multiplexer                                                                                 |
| AMUXBUS          | analog multiplexer bus                                                                             |
| API              | application programming interface                                                                  |
| Arm <sup>®</sup> | advanced RISC machine, a CPU architecture                                                          |
| BGA              | ball grid array                                                                                    |
| BOD              | brown-out detect                                                                                   |
| BREG             | backup registers                                                                                   |
| BWC              | backward compatibility (eMMC data transfer mode)                                                   |
| CAD              | computer aided design                                                                              |
| CCO              | current controlled oscillator                                                                      |
| ChaCha           | a stream cipher                                                                                    |
| CM0+             | Cortex-M0+, an Arm CPU                                                                             |
| CM4              | Cortex-M4, an Arm CPU                                                                              |
| CMAC             | cypher-based messge authentication code                                                            |
| CMOS             | complementary metal-oxide-semicondutor, a process technology for IC fabrication                    |
| CMRR             | common-mode rejection ratio                                                                        |
| CPU              | central processing unit                                                                            |
| CRC              | cyclic redundancy check, an error-checking protocol                                                |
| CSD              | CapSense Sigma-Delta                                                                               |
| CSV              | clock supervisor                                                                                   |
| CSX              | Cypress mutual capacitance sensing method. See also CSD                                            |
| СТІ              | cross trigger interface                                                                            |
| DAC              | digital-to-analog converter, see also IDAC, VDAC                                                   |
| DAP              | debug access port                                                                                  |
| DDR              | double data rate                                                                                   |
| DES              | data encryption standard                                                                           |
| DFT              | design for test                                                                                    |
| DMA              | direct memory access, see also TD                                                                  |
| DNL              | differential nonlinearity, see also INL                                                            |
| DSI              | digital system interconnect                                                                        |
| DU               | data unit                                                                                          |
| DW               | data wire, a DMA implementation                                                                    |

| Acronym                  | Description                                           |
|--------------------------|-------------------------------------------------------|
| ECC                      | error correcting code                                 |
| ECC                      | elliptic curve cryptography                           |
| ECO                      | external crystal oscillator                           |
| EEPROM                   | electrically erasable programmable read-only memory   |
| EMI                      | electromagnetic interference                          |
| eMMC                     | embedded MultiMediaCard                               |
| ESD                      | electrostatic discharge                               |
| ETM                      | embedded trace macrocell                              |
| FIFO                     | first-in, first-out                                   |
| FLL                      | frequency locked loop                                 |
| FPU                      | floating-point unit                                   |
| FS                       | full-speed                                            |
| GND                      | Ground                                                |
| GPIO                     | general-purpose input/output, applies to a PSoC pin   |
| HMAC                     | Hash-based message authentication code                |
| HSIOM                    | high-speed I/O matrix                                 |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO          |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol   |
| l <sup>2</sup> S         | inter-IC sound                                        |
| IC                       | integrated circuit                                    |
| IDAC                     | current DAC, see also DAC, VDAC                       |
| IDE                      | integrated development environment                    |
| ILO                      | internal low-speed oscillator, see also IMO           |
| IMO                      | internal main oscillator, see also ILO                |
| INL                      | integral nonlinearity, see also DNL                   |
| IOSS                     | input output subsystem                                |
| loT                      | internet of things                                    |
| IPC                      | inter-processor communication                         |
| IRQ                      | interrupt request                                     |
| ISR                      | interrupt service routine                             |
| ITM                      | instrumentation trace macrocell                       |
| JTAG                     | Joint Test Action Group                               |
| LCD                      | liquid crystal display                                |
| LIN                      | Local Interconnect Network, a communications protocol |
| LP                       | low power                                             |
| LS                       | low-speed                                             |
| LUT                      | lookup table                                          |
| LVD                      | low-voltage detect, see also LVI                      |
| LVI                      | low-voltage interrupt                                 |
| LVTTL                    | low-voltage transistor-transistor logic               |



# PSoC 6 MCU: CYB06445LQI-S3D42 Datasheet

| Acronym           | Description                                                     |
|-------------------|-----------------------------------------------------------------|
| MAC               | multiply-accumulate                                             |
| MCU               | microcontroller unit                                            |
| MISO              | master-in slave-out                                             |
| MMIO              | memory-mapped input output                                      |
| MOSI              | master-out slave-in                                             |
| MPU               | memory protection unit                                          |
| MSL               | moisture sensitivity level                                      |
| Msps              | million samples per second                                      |
| MTB               | micro trace buffer                                              |
| MUL               | multiplier                                                      |
| NC                | no connect                                                      |
| NMI               | nonmaskable interrupt                                           |
| NVIC              | nested vectored interrupt controller                            |
| NVL               | nonvolatile latch, see also WOL                                 |
| OTP               | one-time programmable                                           |
| OVP               | over voltage protection                                         |
| OVT               | overvoltage tolerant                                            |
| PASS              | programmable analog subsystem                                   |
| PCB               | printed circuit board                                           |
| PCM               | pulse code modulation                                           |
| PDM               | pulse density modulation                                        |
| PHY               | physical layer                                                  |
| PICU              | port interrupt control unit                                     |
| PLL               | phase-locked loop                                               |
| PMIC              | power management integrated circuit                             |
| POR               | power-on reset                                                  |
| PPU               | peripheral protection unit                                      |
| PRNG              | pseudo random number generator                                  |
| PSoC <sup>®</sup> | Programmable System-on-Chip™                                    |
| PSRR              | power supply rejection ratio                                    |
| PWM               | pulse-width modulator                                           |
| QD                | quadrature decoder                                              |
| QSPI              | quad serial peripheral interface                                |
| RAM               | random-access memory                                            |
| RISC              | reduced-instruction-set computing                               |
| RMS               | root-mean-square                                                |
| ROM               | read-only memory                                                |
| RSA               | Rivest–Shamir–Adleman, a public-key cryptog-<br>raphy algorithm |
| RTC               | real-time clock                                                 |
| RWW               | read-while-write                                                |
| RX                | receive                                                         |
| S/H               | sample and hold                                                 |
|                   |                                                                 |

| Acronym | Description                                                            |
|---------|------------------------------------------------------------------------|
| SAR     | successive approximation register                                      |
| SARMUX  | SAR ADC multiplexer bus                                                |
| SC/CT   | switched capacitor/continuous time                                     |
| SCB     | serial communication block                                             |
| SCL     | I <sup>2</sup> C serial clock                                          |
| SD      | Secure Digital                                                         |
| SDA     | I <sup>2</sup> C serial data                                           |
| SDHC    | Secure Digital host controller                                         |
| SDR     | single data rate                                                       |
| Sflash  | supervisory flash                                                      |
| SHA     | secure hash algorithm                                                  |
| SINAD   | signal to noise and distortion ratio                                   |
| SMPU    | shared memory protection unit                                          |
| SNR     | signal-to-noise ration                                                 |
| SOF     | start of frame                                                         |
| SONOS   | silicon-oxide-nitride-oxide-silicon, a flash memory technology         |
| SPI     | Serial Peripheral Interface, a communications protocol                 |
| SRAM    | static random access memory                                            |
| SROM    | supervisory read-only memory                                           |
| SRSS    | system resources subsystem                                             |
| SWD     | serial wire debug, a test protocol                                     |
| SWJ     | serial wire JTAG                                                       |
| SWO     | single wire output                                                     |
| SWV     | single-wire viewer                                                     |
| TCPWM   | timer, counter, pulse-width modulator                                  |
| TDM     | time division multiplexed                                              |
| THD     | total harmonic distortion                                              |
| TQFP    | thin quad flat package                                                 |
| TRM     | technical reference manual                                             |
| TRNG    | true random number generator                                           |
| ТΧ      | transmit                                                               |
| UART    | Universal Asynchronous Transmitter Receiver, a communications protocol |
| ULP     | ultra-low power                                                        |
| USB     | Universal Serial Bus                                                   |
| WCO     | watch crystal oscillator                                               |
| WDT     | watchdog timer                                                         |
| WIC     | wakeup interrupt controller                                            |
| WLCSP   | wafer level chip scale package                                         |
| XIP     | execute-in-place                                                       |
| XRES    | external reset input pin                                               |



# **Document Conventions**

#### **Units of Measure**

Table 53. Units of Measure

| Symbol | Unit of Measure        |
|--------|------------------------|
| °C     | degrees Celsius        |
| dB     | decibel                |
| fF     | femto farad            |
| Hz     | hertz                  |
| KB     | 1024 bytes             |
| kbps   | kilobits per second    |
| khr    | kilohour               |
| kHz    | kilohertz              |
| kΩ     | kilo ohm               |
| ksps   | kilosamples per second |
| LSB    | least significant bit  |
| Mbps   | megabits per second    |
| MHz    | megahertz              |
| MΩ     | mega-ohm               |
| Msps   | megasamples per second |
| μA     | microampere            |
| μF     | microfarad             |

| Symbol | Unit of Measure      |
|--------|----------------------|
| μH     | microhenry           |
| μs     | microsecond          |
| μV     | microvolt            |
| μW     | microwatt            |
| mA     | milliampere          |
| ms     | millisecond          |
| mV     | millivolt            |
| nA     | nanoampere           |
| ns     | nanosecond           |
| nV     | nanovolt             |
| W      | ohm                  |
| pF     | picofarad            |
| ppm    | parts per million    |
| ps     | picosecond           |
| s      | second               |
| sps    | samples per second   |
| sqrtHz | square root of hertz |
| V      | volt                 |

#### Table 53. Units of Measure (continued)



# Errata

This section describes the errata for the CYB06445LQI-S3D42 product line. Details include errata trigger conditions, scope of impact, available workarounds, and silicon revision applicability. Compare this document to the device's datasheet for a complete functional description.

Contact your local Cypress Sales Representative if you have questions.

#### Part Numbers Affected

| Part Number       | Device Characteristics         |
|-------------------|--------------------------------|
| CYB06445LQI-S3D42 | CYB06445LQI-S3D42 Product Line |

#### **Qualification Status**

Engineering Samples

#### Errata Summary

This table defines the errata applicability to available PSoC 6 CYB06445LQI-S3D42 devices.

| Items                                  | <b>PSoC</b><br>CYB06445LQI-S3D42 | Silicon Revision   | Fix Status                   |
|----------------------------------------|----------------------------------|--------------------|------------------------------|
| [1.] DMA controllers are not available | All                              | Production silicon | Resolution planned by Q4 '22 |

| 1. DMA controllers are not available |                                                                                                                                                                                                     |  |  |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Problem Definition                   | The 32- and 29-channel DMA controllers are not available. Register access to these controllers is no available. The 2-channel controller is available; there are no USB or audio connections to it. |  |  |
| Parameters Affected                  | The 32- and 29-channel DMA controllers                                                                                                                                                              |  |  |
| Trigger Condition(s)                 | Attempt to use the 32- or the 29-channel DMA controller, by accessing their registers                                                                                                               |  |  |
| Scope of Impact                      | CPU exceptions are generated                                                                                                                                                                        |  |  |
| Workaround                           | Use the 2-channel controller for DMA operations                                                                                                                                                     |  |  |
| Fix Status                           | Investigation underway. Fix planned by Q3'21.                                                                                                                                                       |  |  |



# **Revision History**

| Revision | ECN     | Submission<br>Date | Description of Change                                                                                                    |
|----------|---------|--------------------|--------------------------------------------------------------------------------------------------------------------------|
| **       | 6711017 | 10/22/2019         | New datasheet.                                                                                                           |
|          |         |                    | Updated Features.                                                                                                        |
| *A       | 6776070 | 01/16/2020         | Updated Blocks and Functionality and Functional Description.                                                             |
| A        | 6776273 |                    | Updated Pinouts and Power Supply Considerations.                                                                         |
|          |         |                    | Updated Packaging.                                                                                                       |
|          |         | 04/10/2020         | Updated Features.                                                                                                        |
| *B       | 6851682 |                    | Updated Functional Description.                                                                                          |
| D        | 0001002 | 04/10/2020         | Updated Pinouts.                                                                                                         |
|          |         |                    | Updated PSoC 6 MPN Decoder.                                                                                              |
|          |         | 06/16/2020         | Updated Development Ecosystem, GPIO, and LCD sections.                                                                   |
| *C       | 6894902 |                    | Added External Crystal Oscillators.                                                                                      |
|          |         |                    | Updated Revision History                                                                                                 |
|          |         |                    | Updated Flexible Clocking Options, Block Diagram, and CPUs.                                                              |
|          |         |                    | Updated list of application notes and links and the kit link in PSoC 6 MCU Resources.                                    |
|          |         | 11/16/2020         | Updated the amount of available SRAM in Features, Blocks and Functionality, Memory, Table 3,                             |
|          |         |                    | and Ordering Information. Updated the PSoC 64 Security section.                                                          |
|          |         |                    | Updated ModusToolbox Software.                                                                                           |
|          |         |                    | Updated Quad-SPI (QSPI)/Serial Memory Interface (SMIF).                                                                  |
|          |         |                    | Added InterProcessor Communication (IPC).                                                                                |
| *D       | 6981432 |                    | Updated Analog Subsystem diagram.                                                                                        |
|          |         |                    | Updated Direct Memory Access (DMA) Controllers.                                                                          |
|          |         |                    | Updated VDDA bullet in Power Supply Considerations.                                                                      |
|          |         |                    | Updated the XRES bullet in Reset, SID15 Description and Conditions, and System Resources (Power-On-Reset specifications) |
|          |         |                    | Updated SID7A conditions, SID7D description, and SID8 conditions.                                                        |
|          |         |                    | Updated SD Host Controller and eMMC Specifications.                                                                      |
|          |         |                    | Integrated ECO erratum into External Crystal Oscillators. Added ECO Usage Guidelines table.                              |
|          |         |                    | Added Errata items.                                                                                                      |
|          |         | 05/13/2021         | Updated Security terminology to Infineon standards.                                                                      |
|          |         |                    | Changed BLE references to Bluetooth LE.                                                                                  |
| *E       | 7139142 |                    | Added Table 14 and Figure 33 in Electrical Specifications.                                                               |
|          |         |                    | Removed SIDDS1 and SIDDS1_B and updated Typ values for SIDDS2 and SIDDS2_B                                               |
|          |         |                    | Added "DMA controllers are not available" errata item.                                                                   |
| *F       | 7231613 | 08/20/2021         | Updated SIDDS2 - Corrected Deep Sleep current values.                                                                    |
| Г        | 1231013 | 00/20/2021         | Removed "System Deep Sleep power higher than specification" errata item.                                                 |
| *G       | 7487079 | 12/03/2021         | Removed Preliminary tag from the datasheet.                                                                              |
|          |         |                    | Updated Figure 6.                                                                                                        |
|          |         |                    | Added note regarding unused USB pins in USB Full-Speed Device Interface, Power Supply                                    |
|          |         |                    | Considerations, and Pinouts.                                                                                             |
|          |         |                    | Updated SIDC1 description.                                                                                               |
|          |         |                    | Updated details/conditions for SID7A.                                                                                    |
|          |         |                    | Updated SID325U, SID328, and SID329 description.                                                                         |
|          |         |                    | Updated Errata.                                                                                                          |
| *H       | 7758801 | 05/05/2022         | Corrected typo in Figure 14 and Figure 15.                                                                               |



| Description Title: PSoC 6 MCU: CYB06445LQI-S3D42 Datasheet<br>Document Number: 002-28785 |         |            |                                                                                                                                                                       |
|------------------------------------------------------------------------------------------|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *                                                                                        | 7788568 | 10/26/2022 | Added device identification and revision information in Features.<br>Added spec SID304P.<br>Updated PLL Specifications and Clock System.<br>Updated Protection Units. |



# Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Arm <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |
|                                                       |                        |

PSoC<sup>®</sup> Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

Cypress Developer Community Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

© Cypress Semiconductor Corporation, 2019-2022. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware solely for use, reproduction, modification, translation, or compilation of the Software is products. Any other use, reproduction, modification, translation, or compilation of the Software is production, modified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is provided by Cypress, un

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or system could cause personal injury, death, or properly damage ("Unintended Uses"). A critical component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.