

### Based on Arm® Cortex®-M0 CPU

## **General description**

PSOC<sup>™</sup> 4 is a scalable and reconfigurable platform architecture for a family of programmable embedded system controllers with an Arm® Cortex®-M0 CPU, while being AEC-Q100-compliant. It combines programmable and reconfigurable analog and digital blocks with flexible automatic routing. The PSOC<sup>™</sup> 4000 product family is the smallest member of the PSOC<sup>™</sup> 4 platform architecture. It is a combination of a microcontroller with standard communication and timing peripherals, a capacitive touch-sensing system (CAPSENSE<sup>™</sup>) with best-in-class performance, and general-purpose analog. PSOC<sup>™</sup> 4000 products will be fully upward compatible with members of the PSOC<sup>™</sup> 4 platform for new applications and design needs.

### **Features**

- 32-bit MCU subsystem
  - 16-MHz Arm® Cortex®-M0 CPU
  - Up to 16 KB of flash with Read Accelerator
  - Up to 2 KB of SRAM
- Programmable Analog
  - Two current DACs (IDACs) for general-purpose or capacitive sensing applications
  - One low-power comparator with internal reference
- Low power 1.71-V to 5.5-V operation
  - Deep Sleep mode with wake-up on interrupt and I<sup>2</sup>C address detect
- · Capacitive sensing
  - Capacitive sigma-delta provides best-in-class signal-to-noise ratio (SNR) and water tolerance
  - Infineon-supplied software component makes capacitive sensing design easy
  - Automatic hardware tuning (SmartSense)
- Serial communication
  - Multi-master I<sup>2</sup>C block with the ability to do address matching during Deep Sleep and generate a wake-up on match
- Timing and pulse-width modulation
  - One 16-bit timer/counter/pulse-width modulator (TCPWM) block
  - Center-aligned, Edge, and Pseudo-Random modes
  - Comparator-based triggering of Kill signals for motor drive and other high-reliability digital logic applications
- Up to 20 programmable GPIO pins
  - 24-pin QFN and 16-pin SOIC packages
  - GPIO pins on Ports 0, 1, and 2 can be CAPSENSE™ or have other functions
  - Drive modes, strengths, and slew rates are programmable
- Temperature ranges
  - A-Grade: -40°C to +85°C
  - S-Grade: -40°C to +105°C
  - E-Grade: -40°C to +125°C
  - Automotive Electronics Council (AEC) Q100 qualified
- PSOC<sup>™</sup> Creator Design Environment
  - Integrated Development Environment (IDE) provides schematic design entry and build (with analog and digital automatic routing)
  - Applications Programming Interface (API) component for all fixed-function and programmable peripherals
- Industry-Standard Tool Compatibility
  - After schematic entry, development can be done with Arm®-based industry-standard development tools





# Block diagram

Block diagram



### Based on Arm® Cortex®-M0 CPU





# Table of contents

| General description              | 1  |
|----------------------------------|----|
| Features                         |    |
| Block diagram                    | 2  |
| Table of contents                |    |
| 1 Functional description         | 4  |
| 2 Functional overview            | 4  |
| 2.1 CPU and memory subsystem     | 4  |
| 2.2 System resources             | 5  |
| 2.3 Analog blocks                | 6  |
| 2.4 Fixed function digital       | 6  |
| 2.5 GPIO                         | 7  |
| 2.6 Special function peripherals | 7  |
| 3 Pinouts                        | 8  |
| 4 Power                          | 10 |
| 4.1 Unregulated external supply  | 10 |
| 4.2 Regulated external supply    | 11 |
| 5 Development support            | 12 |
| 5.1 Documentation                | 12 |
| 5.2 Online                       | 12 |
| 5.3 Tools                        | 12 |
| 6 Electrical Specifications      | 13 |
| 6.1 Absolute Maximum Ratings     | 13 |
| 6.2 Device Level Specifications  |    |
| 6.3 Analog peripherals           | 18 |
| 6.4 Digital peripherals          | 21 |
| 6.5 Memory                       | 22 |
| 6.6 System resources             |    |
| 7 Ordering information           | 25 |
| 7.1 Part numbering conventions   | 25 |
| 8 Packaging                      |    |
| 8.1 Package outline drawings     |    |
| 9 Acronyms                       |    |
| 10 Document conventions          | 34 |
| 10.1 Units of measure            | 34 |
| Revision history                 | 35 |

3

## PSOC<sup>™</sup> 4000 Automotive MCU Based on Arm® Cortex®-M0 CPU

**Functional description** 



# 1 Functional description

The PSOC™ 4000 devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware.

The Arm® Serial-Wire Debug (SWD) interface supports all programming and debug features of the device.

Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debug.

The PSOC™ Creator IDE provides fully integrated programming and debug support for the PSOC™ 4000 devices. The SWD interface is fully compatible with industry-standard third-party tools. The PSOC™ 4000 family provides a level of security not possible with multi-chip application solutions or with microcontrollers.

It has the following advantages:

- · Allows disabling of debug features
- Robust flash protection
- Allows customer-proprietary functionality to be implemented in on-chip programmable blocks

By default, the debug circuits are enabled and can only be disabled in the firmware. If they are not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with new firmware that enables debugging.

Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. All programming, debug, and test interfaces are disabled when maximum device security is enabled. Therefore, PSOC™ 4000, with device security enabled, will have only limited capability for failure analysis. This is a trade-off the PSOC™ 4000 allows the customer to make.

### 2 Functional overview

### 2.1 CPU and memory subsystem

### 2.1.1 CPU

The Cortex®-M0 CPU in the PSOC<sup>™</sup> 4000 is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. Most instructions are 16 bits in length and the CPU executes a subset of the Thumb-2 instruction set. This enables fully compatible, binary, upward migration of the code to higher performance processors, such as the Cortex®-M3 and M4. It includes a Nested Vectored Interrupt Controller (NVIC) block with eight interrupt inputs and also includes a Wakeup Interrupt Controller (WIC). The WIC can wake the processor from the Deep Sleep mode, allowing power to be switched OFF to the main processor when the chip is in the Deep Sleep mode.

The CPU also includes a debug interface, the SWD interface, which is a 2-wire form of JTAG. The debug configuration used for PSOC™ 4000 has four breakpoint (address) comparators and two watchpoint (data) comparators.

### 2.1.2 Flash

The PSOC<sup>™</sup> 4000 device has a flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The low-power flash block is designed to deliver zero wait-state (WS) access time at 16 MHz. The flash accelerator delivers 85% of the single-cycle SRAM access performance on average.

### 2.1.3 SRAM

SRAM of 2 KB is provided with zero wait-state access at 16 MHz.

### 2.1.4 SROM

A supervisory ROM that contains boot and configuration routines is provided.

**Functional overview** 



### 2.2 System resources

### 2.2.1 Power system

The power system is described in detail in the section on "Power" on page 10. It provides an assurance that voltage levels are as required for each respective mode and either delays mode entry (for example, on power-on reset (POR)) until voltage levels are as required for proper functionality, or generates resets (for example, on brown-out detection). The PSOC™ 4000 operates with a single external supply over the range of either 1.8 V ±5% (externally regulated) or 1.8 V to 5.5 V (internally regulated) and has three different power modes, transitions between which are managed by the power system. The PSOC™ 4000 provides Active, Sleep, and Deep Sleep low-power modes.

All subsystems are operational in Active mode. The CPU subsystem (CPU, flash, and SRAM) is clock-gated OFF in the Sleep mode, while all peripherals and interrupts are active with instantaneous wake-up on a wake-up event. In Deep Sleep mode, the high-speed clock and associated circuitry is switched OFF; wake-up from this mode takes 35 µs.

### 2.2.2 Clock system

The PSOC™ 4000 clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that there are no metastable conditions.

The clock system for the PSOC<sup>™</sup> 4000 consists of the internal main oscillator (IMO) and the internal low-frequency oscillator (ILO) and provision for an external clock.



Figure 1 PSOC<sup>™</sup> 4000 MCU clocking architecture

The F<sub>CPU</sub> signal can be divided down to generate synchronous clocks for the analog and digital peripherals. There are four clock dividers for the PSOC<sup>™</sup> 4000, each with 16-bit divide capability The 16-bit capability allows flexible generation of fine-grained frequency values and is fully supported in PSOC<sup>™</sup> Creator.

### 2.2.3 IMO clock source

The IMO is the primary source of internal clocking in the PSOC<sup>™</sup> 4000. It is trimmed during testing to achieve the specified accuracy. The IMO default frequency is 24 MHz and it can be adjusted from 24 to 48 MHz in steps of 4 MHz. The IMO tolerance with Infineon-provided calibration settings is ±2% (24 and 32 MHz).

### 2.2.4 ILO clock source

The ILO is a very low power, 40-kHz oscillator, which is primarily used to generate clocks for the watchdog timer (WDT) and peripheral operation in Deep Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Infineon provides a software component, which does the calibration.

### 2.2.5 Watchdog timer (WDT)

The WDT is implemented in the clock block running from the ILO; this allows watchdog operation during Deep Sleep and generates a watchdog reset, if not serviced before the set timeout occurs. The watchdog reset is recorded in a Reset Cause register, which is firmware readable.

### Based on Arm® Cortex®-M0 CPU

**Functional overview** 



### 2.2.6 Reset

The PSOC<sup>™</sup> 4000 can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through reset and allows software to determine the cause of the reset. An XRES pin is reserved for external reset on the 24-pin package. An internal POR is provided on the 16-pin package. The XRES pin has an internal pull-up resistor that is always enabled.

### 2.2.7 Voltage reference

The PSOC™ 4000 reference system generates all internally required references. A 1.2-V voltage reference is provided for the comparator. The IDACs are based on a ±5% reference.

### 2.3 Analog blocks

### 2.3.1 Low-power comparators

The PSOC<sup>™</sup> 4000 has a low-power comparator, which uses the built-in voltage reference. Any one of up to 16 pins can be used as a comparator input and the output of the comparator can be brought out to a pin. The selected comparator input is connected to the minus input of the comparator with the plus input always connected to the 1.2-V voltage reference. This comparator is also used for CAPSENSE<sup>™</sup> purposes and is not available during CAPSENSE<sup>™</sup> operation.

### 2.3.2 Current DACs

The PSOC™ 4000 device has two IDACs, which can drive any of up to 16 pins on the chip. These IDACs have programmable current ranges.

### 2.3.3 Analog multiplexed buses

The PSOC™ 4000 has two concentric independent buses that go around the periphery of the chip. These buses (called amux buses) are connected to firmware-programmable analog switches that allow the chip's internal resources (IDACs, comparator) to connect to any pin on Ports 0, 1, and 2.

## 2.4 Fixed function digital

### 2.4.1 Timer/Counter/PWM (TCPWM) block

The TCPWM block consists of a 16-bit counter with user-programmable period length. There is a capture register to record the count value at the time of an event (which may be an I/O event), a period register that is used to either stop or auto-reload the counter when its count is equal to the period register, and compare registers to generate compare value signals that are used as PWM duty cycle outputs. The block also provides true and complementary outputs with programmable offset between them to allow use as dead-band programmable complementary PWM outputs. It also has a Kill input to force outputs to a predetermined state; for example, this is used in motor drive systems when an over-current state is indicated and the PWM driving the FETs needs to be shut off immediately with no time for software intervention.

# 2.4.2 Serial communication block (SCB)

The PSOC<sup>™</sup> 4000 has a serial communication block, which implements a multi-master I<sup>2</sup>C interface.

I<sup>2</sup>C mode: The hardware I<sup>2</sup>C block implements a full multi-master and slave interface (it is capable of multi-master arbitration). This block is capable of operating at speeds of up to 400 kbps (Fast Mode) and has flexible buffering options to reduce interrupt overhead and latency for the CPU. It also supports EZI2C that creates a mailbox address range in the memory of the PSOC™ 4000 and effectively reduces I<sup>2</sup>C communication to reading from and writing to an array in memory. In addition, the block supports an 8-deep FIFO for receive and transmit which, by increasing the time given for the CPU to read data, greatly reduces the need for clock stretching caused by the CPU not having read data on time.

## PSOC<sup>™</sup> 4000 Automotive MCU Based on Arm® Cortex®-M0 CPU

\_\_\_\_\_



**Functional overview** 

The  $I^2C$  peripheral is compatible with the  $I^2C$  Standard-mode and Fast-mode devices as defined in the NXP  $I^2C$ -bus specification and user manual (UM10204). The  $I^2C$  bus I/O is implemented with GPIO in open-drain modes.

The PSOC<sup>™</sup> 4000 is not completely compliant with the I<sup>2</sup>C spec in the following respect:

• GPIO cells are not overvoltage tolerant and, therefore, cannot be hot-swapped or powered up independently of the rest of the I<sup>2</sup>C system.

### 2.5 **GPIO**

The PSOC™ 4000 has up to 20 GPIOs. The GPIO block implements the following:

- · Eight drive modes:
  - Analog input mode (input and output buffers disabled)
  - Input only
  - Weak pull-up with strong pull-down
  - Strong pull-up with weak pull-down
  - Open drain with strong pull-down
  - Open drain with strong pull-up
  - Strong pull-up with strong pull-down
  - Weak pull-up with weak pull-down
- Input threshold select (CMOS or LVTTL).
- Individual control of input and output buffer enabling/disabling in addition to the drive strength modes
- Selectable slew rates for dV/dt related noise control to improve EMI

The pins are organized in logical entities called ports, which are 8-bit in width (less for Ports 2 and 3). During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix is used to multiplex between various signals that may connect to an I/O pin.

Data output and pin state registers store, respectively, the values to be driven on the pins and the states of the pins themselves.

Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (4 for PSOC™ 4000).

# 2.6 Special function peripherals

### 2.6.1 CAPSENSE™

CAPSENSE™ is supported in the PSOC™ 4000 through a CSD block that can be connected to up to 16 pins through an analog mux bus via an analog switch (pins on Port 3 are not available for CAPSENSE™ purposes). CAPSENSE™ function can thus be provided on any available pin or group of pins in a system under software control. A PSOC™ Creator component is provided for the CAPSENSE™ block to make it easy for the user.

Shield voltage can be driven on another mux bus to provide water-tolerance capability. Water tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input. Proximity sensing can also be implemented.

The CAPSENSE™ block has two IDACs, which can be used for general purposes if CAPSENSE™ is not being used (both IDACs are available in that case) or if CAPSENSE™ is used without water tolerance (one IDAC is available).

# PSOC<sup>™</sup> 4000 Automotive MCU Based on Arm® Cortex®-M0 CPU

**Pinouts** 



## 3 Pinouts

**Table 1** lists the pins for PSOC<sup>™</sup> 4000. All Port pins support GPIO. Ports 0, 1, and 2 support CSD CAPSENSE<sup>™</sup> and analog mux bus connections.

Table 1 PSOC™ 4000 pin descriptions

| 24-р | in QFN                      | 16-р | in SOIC                     |                                        |                                                                                                                   |
|------|-----------------------------|------|-----------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Pin  | Name                        | Pin  | Name                        | TCPWM signals                          | Alternate functions                                                                                               |
| 1    | P0.0/TRIN0                  | -    | -                           | TRIN0: Trigger Input 0                 | -                                                                                                                 |
| 2    | P0.1/TRIN1/CMPO_0           | 3    | P0.1/TRIN1/CMPO_0           | TRIN1: Trigger Input 1                 | CMPO_0: Sense Comp Out                                                                                            |
| 3    | P0.2/TRIN2                  | 4    | P0.2/TRIN2                  | TRIN2: Trigger Input 2                 | -                                                                                                                 |
| 4    | P0.3/TRIN3                  | -    | -                           | TRIN3: Trigger Input 3                 | -                                                                                                                 |
| 5    | P0.4/TRIN4/CMPO_0/EXT_CLK   | 5    | P0.4/TRIN4/CMPO_0/EXT_CLK   | TRIN4: Trigger Input 4                 | CMPO_0: Sense Comp Out,<br>External Clock, CMOD Cap                                                               |
| 6    | VCCD                        | 6    | VCCD                        | -                                      | -                                                                                                                 |
| 7    | VDD                         | 7    | VDD                         | -                                      | -                                                                                                                 |
| 8    | VSS                         | 8    | VSS                         | -                                      | -                                                                                                                 |
| 9    | P0.5                        | 9    | P0.5                        | -                                      | -                                                                                                                 |
| 10   | P0.6                        | 10   | P0.6                        | -                                      | -                                                                                                                 |
| 11   | P0.7                        | -    |                             | -                                      | -                                                                                                                 |
| 12   | P1.0                        | -    |                             | -                                      | -                                                                                                                 |
| 13   | P1.1/OUT0                   | 11   | P1.1/OUT0                   | OUT0: PWM OUT 0                        | -                                                                                                                 |
| 14   | P1.2/SCL                    | 12   | P1.2/SCL                    | -                                      | I2C Clock                                                                                                         |
| 15   | P1.3/SDA                    | 13   | P1.3/SDA                    | -                                      | I2C Data                                                                                                          |
| 16   | P1.4/UND0                   | -    | -                           | UND0: Underflow Out                    |                                                                                                                   |
| 17   | P1.5/OVF0                   | -    | -                           | OVF0: Overflow Out                     |                                                                                                                   |
| 18   | P1.6/OVF0/UND0/nOUT0/CMPO_0 | 14   | P1.6/OVF0/UND0/nOUT0/CMPO_0 | nOUT0: Complement of<br>OUT0 (not OUT) | CMPO_0: Sense Comp Out,<br>Internal Reset function<br>during POR (must not have<br>load to ground during<br>POR). |
| 19   | P1.7/MATCH/EXT_CLK          | 15   | P1.7/MATCH/EXT_CLK          | MATCH: Match Out                       | External Clock                                                                                                    |
| 20   | P2.0                        | 16   | P2.0                        | -                                      | -                                                                                                                 |
| 21   | P3.0/SDA/<br>SWD_IO         | 1    | P3.0/SDA/<br>SWD_IO         | -                                      | I2C Data, SWD IO                                                                                                  |
| 22   | P3.1/SCL/<br>SWD_CLK        | 2    | P3.1/SCL/<br>SWD_CLK        | -                                      | I2C Clock, SWD Clock                                                                                              |
| 23   | P3.2                        | -    | -                           | OUT0:PWM OUT 0                         | -                                                                                                                 |
| 24   | XRES                        | -    | -                           | _                                      | XRES: External Reset                                                                                              |

### Descriptions of the pin functions are as follows:

**VDD**: Power supply for both analog and digital sections.

VSS: Ground pin.

**VCCD**: Regulated digital supply (1.8 V ±5%).

Pins belonging to Ports 0, 1, and 2 can all be used as CSD sense and shield pins can be connected to AMUXBUS A or B or can all be used as GPIO pins that can be driven by the firmware.

Pins on Port 3 can be used as GPIO, in addition to their alternate functions listed above.

The following packages are provided: 24-pin QFN and 16-pin SOIC.

Based on Arm® Cortex®-MU

infineon

**Pinouts** 



Figure 2 24-pin QFN pinout



Figure 3 16-pin SOIC pinout

Power



### 4 Power

**Figure 4** through **Figure 5** show the set of power supply pins as implemented for the PSOC<sup>TM</sup> 4000. The system has one regulator in Active mode for the digital circuitry. There is no analog regulator; the analog circuits run directly from the  $V_{DD}$  input. There is a separate regulator for the Deep Sleep mode. The supply voltage range is either 1.8 V  $\pm$ 5% (externally regulated) or 1.8 V to 5.5 V (unregulated externally; regulated internally) with all functions and circuits operating over that range.

The PSOC™ 4000 family allows two distinct modes of power supply operation: Unregulated external supply and regulated external supply.

### 4.1 Unregulated external supply

In this mode, the PSOC<sup>TM</sup> 4000 is powered by an external power supply that can be anywhere in the range of 1.8 to 5.5 V. This range is also designed for battery-powered operation. For example, the chip can be powered from a battery system that starts at 3.5 V and works down to 1.8 V. In this mode, the internal regulator of the PSOC<sup>TM</sup> 4000 supplies the internal logic and the  $V_{CCD}$  output of the PSOC<sup>TM</sup> 4000 must be bypassed to ground via an external capacitor (0.1  $\mu$ F; X5R ceramic or better).

Bypass capacitors must be used from  $V_{DDD}$  to ground. The typical practice for systems in this frequency range is to use a capacitor in the 1- $\mu$ F range, in parallel with a smaller capacitor (for example, 0.1  $\mu$ F). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the bypass capacitor parasitic should be simulated to design and obtain optimal bypassing.

Figure 4 shows the bypass scheme (V<sub>DDIO</sub> is available on the 16-QFN package).



Figure 4 24-pin QFN bypass scheme example - Unregulated external supply

Power



# 4.2 Regulated external supply

In this mode, the PSOC<sup>TM</sup> 4000 is powered by an external power supply that must be within the range of  $1.71^{[1]}$  to 1.89 V; note that this range needs to include the power supply ripple too. In this mode, the V<sub>DD</sub> and V<sub>CCD</sub> pins are shorted together and bypassed. The internal regulator is disabled in the firmware.

Figure 5 shows the example for bypass scheme.



Figure 5 24-pin QFN bypass scheme example - Regulated external supply

### Note

1. 1.75 V for E-grade devices.

## PSOC<sup>™</sup> 4000 Automotive MCU Based on Arm® Cortex®-M0 CPU

Development support



## 5 Development support

The PSOC™ 4000 family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit www.infineon.com/psoc4 to find out more.

### 5.1 Documentation

A suite of documentation supports the PSOC™ 4000 family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents.

**Software user guide**: A step-by-step guide for using PSOC<sup>™</sup> Creator. The software user guide shows you how the PSOC<sup>™</sup> Creator build process works in detail, how to use source control with PSOC<sup>™</sup> Creator, and much more.

**Component datasheets**: The flexibility of PSOC™ allows the creation of new peripherals (components) long after the device has gone into production. Component data sheets provide all of the information needed to select and use a particular component, including a functional description, API documentation, example code, and AC/DC specifications.

**Application notes**: PSOC<sup>™</sup> application notes discuss a particular application of PSOC<sup>™</sup> in depth; examples include brushless DC motor control and on-chip filtering. Application notes often include example projects in addition to the application note document.

**Reference manual**: The Reference Manual (RM) contains all the technical detail you need to use a PSOC<sup>™</sup> device, including a complete description of all PSOC<sup>™</sup> registers. The RM is available in the Documentation section at www.infineon.com/psoc4.

### 5.2 Online

In addition to print documentation, the PSOC<sup>™</sup> forums connect you with fellow PSOC<sup>™</sup> users and experts in PSOC<sup>™</sup> from around the world, 24 hours a day, 7 days a week.

### 5.3 Tools

With industry standard cores, programming, and debugging interfaces, the PSOC<sup>™</sup> 4000 family is part of a development tool ecosystem. Visit us at **www.infineon.com/psoccreator** for the latest information on the revolutionary, easy to use PSOC<sup>™</sup> Creator IDE, supported third party compilers, programmers, debuggers, and development kits.

Based on Arm® Cortex®-M0 CPU

**Electrical specifications** 



# **6** Electrical specifications

### 6.1 Absolute maximum ratings

Table 2 Absolute maximum ratings<sup>[2]</sup>

| Spec ID# | Parameter                   | Description                                                                                                              | Min  | Тур | Max                   | Unit | Details/conditions          |
|----------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------------|------|-----------------------------|
| SID1     | V <sub>DDD_ABS</sub>        | Digital supply relative to V <sub>SS</sub>                                                                               | -0.5 | -   | 6                     | ٧    | -                           |
| SID2     | V <sub>CCD_ABS</sub>        | Direct digital core voltage input relative to V <sub>SS</sub>                                                            | -0.5 | -   | 1.95                  | V    | _                           |
| SID3     | V <sub>GPIO_ABS</sub>       | GPIO voltage                                                                                                             | -0.5 | -   | V <sub>DD</sub> + 0.5 | ٧    | -                           |
| SID4     | I <sub>GPIO_ABS</sub>       | Maximum current per GPIO                                                                                                 | -25  | -   | 25                    | mA   | _                           |
| SID5     | I <sub>GPIO_injection</sub> | GPIO injection current,<br>Max for V <sub>IH</sub> > V <sub>DDD</sub> , and<br>Min for V <sub>IL</sub> < V <sub>SS</sub> | -0.5 | -   | 0.5                   | mA   | Current injected per<br>pin |
| BID44    | ESD_HBM                     | Electrostatic discharge human body model                                                                                 | 2000 | -   | -                     | V    | _                           |
| BID45    | ESD_CDM                     | Electrostatic discharge charged device model                                                                             | 500  | -   | -                     | V    | -                           |
| BID46    | LU                          | Pin current for latch-up                                                                                                 | -140 | -   | 140                   | mA   | _                           |

### 6.2 Device-level specifications

All specifications are valid for  $-40\,^{\circ}\text{C} \le T_A \le 85\,^{\circ}\text{C}$  for A grade devices and  $-40\,^{\circ}\text{C} \le T_A \le 105\,^{\circ}\text{C}$  for S grade devices and  $-40\,^{\circ}\text{C} \le T_A \le 125\,^{\circ}\text{C}$  for Grade-E devices, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

Table 3 DC specifications

Typical values measured at V<sub>DD</sub> = 3.3 V and 25°C

| Spec ID# | Parameter        | Description                                     | Min  | Тур | Max             | Unit | Details/conditions            |
|----------|------------------|-------------------------------------------------|------|-----|-----------------|------|-------------------------------|
| SID53    | V <sub>DD</sub>  | Power supply input voltage                      | 1.8  | -   | 5.5             | V    | With regulator enabled        |
| SID255   | V <sub>DD</sub>  | Power supply input voltage $(V_{CCD} = V_{DD})$ | 1.71 | -   | 1.89            | V    | Internally unregulated supply |
|          |                  |                                                 | 1.75 | -   | 1.89            | V    | -40°C ≤ TA ≤ 125°C            |
| SID54    | V                | V <sub>DDIO</sub> domain supply                 | 1.71 | -   | V <sub>DD</sub> | V    | -                             |
| 31034    | V DDIO           |                                                 | 1.75 | -   | V <sub>DD</sub> | V    | 40°C ≤ TA ≤ 125°C             |
| SID55    | C <sub>EFC</sub> | External regulator voltage bypass               | _    | 0.1 | _               | μF   | X5R ceramic or better         |
| SID56    | C <sub>EXC</sub> | Power supply bypass capacitor                   | _    | 1   | _               | μF   | X5R ceramic or better         |

### Note

<sup>2.</sup> Usage above the absolute maximum conditions listed in **Table 1** may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150°C in compliance with JEDEC Standard JESD22-A103, high temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification.





**Electrical specifications** 

Table 3 **DC specifications** (continued)

Typical values measured at  $V_{DD} = 3.3 \text{ V}$  and 25°C

| Spec ID#   | Parameter                    | Description                                 | Min    | Тур   | Max  | Unit     | Details/conditions |
|------------|------------------------------|---------------------------------------------|--------|-------|------|----------|--------------------|
| Active mod | de, V <sub>DD</sub> = 1.8 to | 5.5 V                                       | -1     | •     | •    | <b>,</b> |                    |
| SID9       | I <sub>DD5</sub>             | Execute from flash;<br>CPU at 6 MHz         | _      | 2.0   | 2.85 | mA       | _                  |
| SID12      | I <sub>DD8</sub>             | Execute from flash;<br>CPU at 12 MHz        | _      | 3.2   | 3.75 | mA       | _                  |
| SID16      | I <sub>DD11</sub>            | Execute from flash;<br>CPU at 16 MHz        | _      | 4.0   | 4.5  | mA       | -                  |
| Sleep mod  | e, V <sub>DDD</sub> = 1.71   | to 5.5 V                                    |        | •     | •    | •        |                    |
| SID25      | I <sub>DD20</sub>            | I <sup>2</sup> C wakeup, WDT on. 6 MHz      | _      | 1.1   | -    | mA       | -                  |
| SID25A     | I <sub>DD20A</sub>           | I <sup>2</sup> C wakeup, WDT on. 12 MHz     | _      | 1.4   | -    | mA       | -                  |
| Deep Sleep | o mode, V <sub>DD</sub> =    | 1.8 to 3.6 V (Regulator ON)                 |        |       |      | •        |                    |
| SID31      | I <sub>DD26</sub>            | I <sup>2</sup> C wakeup and WDT ON          | _      | 2.5   | 8.2  | μД       | -                  |
| Deep Sleep | mode, V <sub>DD</sub> =      | 3.6 to 5.5 V (Regulator ON)                 |        | •     | •    | •        |                    |
| SID34      | I <sub>DD29</sub>            | I <sup>2</sup> C wakeup and WDT ON          | _      | 2.5   | 12   | μД       | -                  |
| Deep Sleep | mode, V <sub>DD</sub> =      | V <sub>CCD</sub> = 1.71 to 1.89 V (Regulato | r bypa | ssed) |      | •        | •                  |
| SID37      | I <sub>DD32</sub>            | I <sup>2</sup> C wakeup and WDT ON          | _      | 2.5   | 9.2  | μД       | -                  |
| XRES curre | ent                          | •                                           | •      | •     | •    | ,        |                    |
| SID307     | I <sub>DD_XR</sub>           | Supply current while XRES asserted          | _      | 2     | 5    | mA       | -                  |

### Table 4 **AC specifications**

| Spec ID#             | Parameter              | Description                    | Min | Тур | Max | Unit | Details/conditions        |
|----------------------|------------------------|--------------------------------|-----|-----|-----|------|---------------------------|
| SID48                | F <sub>CPU</sub>       | CPU frequency                  | DC  | _   | 16  | MHz  | $1.71 \le V_{DD} \le 5.5$ |
| SID49 <sup>[3]</sup> | T <sub>SLEEP</sub>     | Wakeup from Sleep mode         | _   | 0   | _   | μs   | -                         |
| SID50 <sup>[3]</sup> | T <sub>DEEPSLEEP</sub> | Wakeup from Deep Sleep<br>mode | _   | 35  | _   | μs   | -                         |

### Based on Arm® Cortex®-M0 CPU

**Electrical specifications** 



### **GPIO** 6.2.1

### Table 5 **GPIO DC specifications**

| Spec ID#              | Parameter                      | Description                                                          | Min                        | Тур | Max                    | Unit | Details/conditions                                  |
|-----------------------|--------------------------------|----------------------------------------------------------------------|----------------------------|-----|------------------------|------|-----------------------------------------------------|
| SID57                 | V <sub>IH</sub> <sup>[4]</sup> | Input voltage high<br>threshold                                      | $0.7 \times V_{DDD}$       | -   | _                      | ٧    | CMOS Input                                          |
| SID58                 | V <sub>IL</sub>                | Input voltage low<br>threshold                                       | -                          | -   | 0.3 × V <sub>DDD</sub> | ٧    | CMOS Input                                          |
| SID241                | V <sub>IH</sub> <sup>[4]</sup> | LVTTL input, V <sub>DDD</sub> < 2.7 V                                | 0.7× V <sub>DDD</sub>      | -   | _                      | V    | -                                                   |
| SID242                | $V_{IL}$                       | LVTTL input, V <sub>DDD</sub> < 2.7 V                                | _                          | ı   | $0.3 \times V_{DDD}$   | V    | _                                                   |
| SID243                | V <sub>IH</sub> <sup>[4]</sup> | LVTTL input, V <sub>DDD</sub> ≥ 2.7 V                                | 2.0                        | -   | _                      | V    | _                                                   |
| SID244                | $V_{IL}$                       | LVTTL input, V <sub>DDD</sub> ≥ 2.7 V                                | _                          | -   | 0.8                    | V    | _                                                   |
| SID59                 | V <sub>OH</sub>                | Output voltage high level                                            | V <sub>DDD</sub> -0.6      | ı   | _                      | V    | I <sub>OH</sub> = 4 mA<br>at 3 V V <sub>DDD</sub>   |
| SID60                 | V <sub>OH</sub>                | Output voltage high level                                            | V <sub>DDD</sub> -0.5      | -   | _                      | ٧    | I <sub>OH</sub> = 1 mA<br>at 1.8 V V <sub>DDD</sub> |
| SID61                 | V <sub>OL</sub>                | Output voltage low level                                             | -                          | -   | 0.6                    | V    | I <sub>OL</sub> = 4 mA<br>at 1.8 V V <sub>DDD</sub> |
| SID62                 | V <sub>OL</sub>                | Output voltage low level                                             | _                          | ı   | 0.6                    | V    | I <sub>OL</sub> = 10 mA<br>at 3 V V <sub>DDD</sub>  |
| SID62A                | V <sub>OL</sub>                | Output voltage low level                                             | _                          | -   | 0.4                    | ٧    | I <sub>OL</sub> = 3 mA<br>at 3 V V <sub>DDD</sub>   |
| SID63                 | R <sub>PULLUP</sub>            | Pull-up resistor                                                     | 3.5                        | 5.6 | 8.5                    | kΩ   | _                                                   |
| SID64                 | R <sub>PULLDOWN</sub>          | Pull-down resistor                                                   | 3.5                        | 5.6 | 8.5                    | kΩ   | _                                                   |
| SID65                 | I <sub>IL</sub>                | Input leakage current<br>(absolute value)                            | -                          | -   | 2                      | nA   | 25°C, V <sub>DDD</sub> = 3.0 V                      |
| SID66                 | C <sub>IN</sub>                | Input capacitance                                                    | _                          | 3   | 7                      | pF   | _                                                   |
| SID67 <sup>[5]</sup>  | V <sub>HYSTTL</sub>            | Input hysteresis LVTTL                                               | 15                         | 40  | _                      | mV   | $V_{DDD} \ge 2.7 \text{ V}$                         |
| SID68 <sup>[5]</sup>  | V <sub>HYSCMOS</sub>           | Input hysteresis CMOS                                                | 0.05 ×<br>V <sub>DDD</sub> | -   | _                      | mV   | V <sub>DD</sub> < 4.5 V                             |
| SID68A <sup>[5]</sup> | V <sub>HYSCMOS5V5</sub>        | Input hysteresis CMOS                                                | 200                        | -   | _                      | mV   | V <sub>DD</sub> > 4.5 V                             |
| SID69 <sup>[5]</sup>  | I <sub>DIODE</sub>             | Current through protection diode to V <sub>DD</sub> /V <sub>SS</sub> | -                          | -   | 100                    | μД   | -                                                   |
| SID69A <sup>[5]</sup> | I <sub>TOT_GPIO</sub>          | Maximum total source or sink chip current                            | -                          | -   | 85                     | mA   | -                                                   |

<sup>4.</sup> V<sub>IH</sub> must not exceed V<sub>DDD</sub> + 0.2 V.
5. Guaranteed by characterization.

# Based on Arm® Cortex®-M0 CPU



**Electrical specifications** 

### **GPIO AC specifications** Table 6

| Spec ID# | Parameter            | Description                                                                    | Min | Тур | Max | Unit | Details/conditions                        |
|----------|----------------------|--------------------------------------------------------------------------------|-----|-----|-----|------|-------------------------------------------|
| SID70    | T <sub>RISEF</sub>   | Rise time in Fast Strong mode                                                  | 2   | -   | 12  | ns   | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF |
| SID71    | T <sub>FALLF</sub>   | Fall time in Fast Strong mode                                                  | 2   | -   | 12  | ns   | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF |
| SID72    | T <sub>RISES</sub>   | Rise time in Slow Strong mode                                                  | 10  | -   | 60  | _    | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF |
| SID73    | T <sub>FALLS</sub>   | Fall time in Slow Strong mode                                                  | 10  | -   | 60  | _    | 3.3 V V <sub>DDD</sub> ,<br>Cload = 25 pF |
| SID74    | F <sub>GPIOUT1</sub> | GPIO $F_{OUT}$ ; 3.3 $V \le V_{DDD} \le 5.5 V$ . Fast Strong mode.             | _   | -   | 16  | MHz  | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID75    | F <sub>GPIOUT2</sub> | GPIO F <sub>OUT</sub> ; 1.71 V≤ V <sub>DDD</sub> ≤ 3.3 V.<br>Fast Strong mode. | _   | -   | 16  | MHz  | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID76    | F <sub>GPIOUT3</sub> | GPIO $F_{OUT}$ ; 3.3 $V \le V_{DDD} \le 5.5 V$ . Slow Strong mode.             | _   | -   | 7   | MHz  | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID245   | F <sub>GPIOUT4</sub> | GPIO $F_{OUT}$ ; 1.71 $V \le V_{DDD} \le 3.3 V$ . Slow Strong mode.            | _   | _   | 3.5 | MHz  | 90/10%, 25 pF load,<br>60/40 duty cycle   |
| SID246   | F <sub>GPIOIN</sub>  | GPIO input operating frequency;<br>1.71 V ≤ V <sub>DDD</sub> ≤ 5.5 V           | _   | _   | 16  | MHz  | 90/10% V <sub>IO</sub>                    |

### Based on Arm® Cortex®-M0 CPU





### 6.2.2 XRES

## Table 7 XRES DC specifications

| Spec ID#             | Parameter            | Description                  | Min                  | Тур                  | Max                  | Unit | Details/conditions                                      |
|----------------------|----------------------|------------------------------|----------------------|----------------------|----------------------|------|---------------------------------------------------------|
| SID77                | V <sub>IH</sub>      | Input voltage HIGH threshold | $0.7 \times V_{DDD}$ | -                    | -                    | ٧    | CMOS Input                                              |
| SID78                | V <sub>IL</sub>      | Input voltage LOW threshold  | _                    | -                    | 0.3×V <sub>DDD</sub> | ٧    | CMOS Input                                              |
| SID79                | R <sub>PULLUP</sub>  | Pull-up resistor             | 3.5                  | 5.6                  | 8.5                  | kΩ   | -                                                       |
| SID80                | C <sub>IN</sub>      | Input capacitance            | _                    | 3                    | 7                    | pF   | -                                                       |
| SID81 <sup>[6]</sup> | V <sub>HYSXRES</sub> | Input voltage hysteresis     | -                    | 05 × V <sub>DD</sub> | -                    | mV   | Typical hysteresis is 200 mV for V <sub>DD</sub> > 4.5V |

# Table 8 XRES AC specifications

|                        | Parameter               | Description                     | Min | Тур | Max | Unit | Details/conditions |
|------------------------|-------------------------|---------------------------------|-----|-----|-----|------|--------------------|
| SID83 <sup>[6]</sup>   | T <sub>RESETWIDTH</sub> | Reset pulse width               | 5   | _   | _   | μs   | _                  |
| BID#194 <sup>[6]</sup> | T <sub>RESETWAKE</sub>  | Wake-up time from reset release | _   | _   | 3   | ms   | _                  |

### Note

### Based on Arm® Cortex®-M0 CPU

**Electrical specifications** 



# 6.3 Analog peripherals

# **6.3.1** Comparator

# Table 9 Comparator DC specifications

| Spec ID#              | Parameter            | Description                            | Min | Тур | Max | Unit | Details/conditions                                     |
|-----------------------|----------------------|----------------------------------------|-----|-----|-----|------|--------------------------------------------------------|
| SID330 <sup>[7]</sup> | I <sub>CMP1</sub>    | Block current, High Bandwidth mode     | _   | _   | 110 | μΑ   | _                                                      |
| SID331 <sup>[7]</sup> | I <sub>CMP2</sub>    | Block current, Low-power mode          | _   | _   | 85  | μΑ   | _                                                      |
| SID332 <sup>[7]</sup> | V <sub>OFFSET1</sub> | Offset voltage, High<br>Bandwidth mode | _   | 10  | 30  | mV   | _                                                      |
| SID333 <sup>[7]</sup> | V <sub>OFFSET2</sub> | Offset voltage, Low-power mode         | _   | 10  | 30  | V    | _                                                      |
| SID334 <sup>[7]</sup> | Z <sub>CMP</sub>     | DC input impedance of comparator       | 35  | _   | -   | МΩ   | _                                                      |
| SID338 <sup>[7]</sup> | VINP_COMP            | Comparator input range                 | 0   | _   | 3.6 | V    | Max input voltage is lower of 3.6 V or V <sub>DD</sub> |

### **Table 10** Comparator AC specifications

(Guaranteed by characterization)

| Spec ID#              | Parameter          | Description                                              | Min | Тур | Max | Unit | Details/conditions |
|-----------------------|--------------------|----------------------------------------------------------|-----|-----|-----|------|--------------------|
| SID336 <sup>[7]</sup> | T <sub>COMP1</sub> | Response time High<br>Bandwidth mode, 50-mV<br>overdrive | -   | -   | 90  | ns   | -                  |
| SID337 <sup>[7]</sup> | T <sub>COMP2</sub> | Response time Low -power mode, 50-mV overdrive           | _   | _   | 110 | ns   | _                  |

### Note

### Based on Arm® Cortex®-M0 CPU



**Electrical specifications** 

### 6.3.2 **CSD**

### Table 11 **CSD and IDAC Block Specifications**

| Spec ID#    | Parameter                | Description                                                        | Min  | Тур   | Max                   | Unit  | Details/conditions                                                                                                                                |
|-------------|--------------------------|--------------------------------------------------------------------|------|-------|-----------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| CSD and IDA | C specification          | S                                                                  |      | 1     | •                     | 1     |                                                                                                                                                   |
| SYS.PER#3   | VDD_RIPPLE               | Max allowed ripple on power supply, DC to 10 MHz                   | _    | -     | ±50                   | mV    | V <sub>DD</sub> > 2 V (with<br>ripple), 25°C T <sub>A</sub> ,<br>Sensitivity = 0.1 pF                                                             |
| SYS.PER#16  | VDD_RIP-<br>PLE_1.8      | Max allowed ripple on power supply, DC to 10 MHz                   | _    | _     | ±25                   | mV    | V <sub>DD</sub> > 1.75 V (with<br>ripple), 25°C T <sub>A</sub> ,<br>Parasitic capaci-<br>tance (C <sub>P</sub> ) < 20 pF,<br>Sensitivity ≥ 0.4 pF |
| SID.CSD#15  | VREF                     | Voltage reference for CSD and Comparator                           | 1.1  | 1.2   | 1.3                   | V     | -                                                                                                                                                 |
| SID.CSD#16  | IDAC1IDD                 | IDAC1 (8-bits) block current                                       | -    | _     | 1125                  | μΑ    | -                                                                                                                                                 |
| SID.CSD#17  | IDAC2IDD                 | IDAC2 (7-bits) block current                                       | -    | -     | 1125                  | μΑ    | -                                                                                                                                                 |
| SID308      | V <sub>CSD</sub>         | Voltage range of operation                                         | 1.71 | _     | 5.5                   | V     | 1.8 V ±5% or 1.8 V to 5.5 V                                                                                                                       |
|             |                          |                                                                    | 1.75 | -     | 5.5                   | V     | -40°C ≤ TA ≤ 125°C                                                                                                                                |
| SID308A     | VCOMPIDAC                | Voltage compliance range of IDAC                                   | 0.8  | _     | V <sub>DD</sub> - 0.8 | V     | -                                                                                                                                                 |
| SID309      | IDAC1 <sub>DNL</sub>     | DNL for 8-bit resolution                                           | -1   | _     | 1                     | LSB   | -                                                                                                                                                 |
| SID310      | IDAC1 <sub>INL</sub>     | INL for 8-bit resolution                                           | -3   | -     | 3                     | LSB   | -                                                                                                                                                 |
| SID311      | IDAC2 <sub>DNL</sub>     | DNL for 7-bit resolution                                           | -1   | -     | 1                     | LSB   | -                                                                                                                                                 |
| SID312      | IDAC2 <sub>INL</sub>     | INL for 7-bit resolution                                           | -3   | -     | 3                     | LSB   | -                                                                                                                                                 |
| SID313      | SNR                      | Ratio of counts of finger to noise. Guaranteed by characterization | 5    | _     | _                     | Ratio | Capacitance range<br>of 9 to 35 pF, 0.1 pF<br>sensitivity                                                                                         |
| SID314      | IDAC1 <sub>CRT1</sub>    | Output current of IDAC1 (8 bits) in high range                     | _    | 612   | _                     | μΑ    | -                                                                                                                                                 |
| SID314A     | IDAC1 <sub>CRT2</sub>    | Output current of IDAC1(8 bits) in low range                       | _    | 306   | _                     | μΑ    | -                                                                                                                                                 |
| SID315      | IDAC2 <sub>CRT1</sub>    | Output current of IDAC2 (7 bits) in high range                     | _    | 304.8 | _                     | μΑ    | -                                                                                                                                                 |
| SID315A     | IDAC2 <sub>CRT2</sub>    | Output current of IDAC2 (7 bits) in low range                      | _    | 152.4 | _                     | μΑ    | -                                                                                                                                                 |
| SID320      | IDAC <sub>OFFSET</sub>   | All zeroes input                                                   | -    | -     | ±1                    | LSB   | _                                                                                                                                                 |
| SID321      | IDAC <sub>GAIN</sub>     | Full-scale error less offset                                       | -    | -     | ±10                   | %     | -                                                                                                                                                 |
| SID322      | IDAC <sub>MISMATCH</sub> | Mismatch between IDACs                                             | _    | -     | 7                     | LSB   | _                                                                                                                                                 |
| SID323      | IDAC <sub>SET8</sub>     | Settling time to 0.5 LSB for 8-bit IDAC                            | _    | _     | 10                    | μs    | Full-scale transition.<br>No external load.                                                                                                       |
| SID324      | IDAC <sub>SET7</sub>     | Settling time to 0.5 LSB for 7-bit IDAC                            | _    | -     | 10                    | μs    | Full-scale transition.<br>No external load.                                                                                                       |





**Electrical specifications** 

Table 11 **CSD and IDAC Block Specifications** (continued)

| Spec ID# | Parameter | Description                  | Min | Тур | Max | Unit | Details/conditions                                                                |
|----------|-----------|------------------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------|
| SID325   | СМОД      | External modulator capacitor | _   | 2.2 | _   | nF   | 6-V rating (or higher) - X7R cap or use NP0/C0G cap for hot temperature operation |

### Based on Arm® Cortex®-M0 CPU

**Electrical specifications** 



# 6.4 Digital peripherals

# 6.4.1 Timer counter pulse-width modulator (TCPWM)

### Table 12 TCPWM specifications

| Spec ID      | Parameter             | Description                            | Min  | Тур | Max | Unit | Details/conditions                                                                           |
|--------------|-----------------------|----------------------------------------|------|-----|-----|------|----------------------------------------------------------------------------------------------|
| SID.TCPWM.1  | ITCPWM1               | Block current<br>consumption at 3 MHz  | -    | -   | 45  | μΑ   | All modes (TCPWM)                                                                            |
| SID.TCPWM.2  | ITCPWM2               | Block current<br>consumption at 8 MHz  | _    | -   | 145 | μΑ   | All modes (TCPWM)                                                                            |
| SID.TCPWM.2A | ITCPWM3               | Block current<br>consumption at 16 MHz | _    | -   | 160 | μΑ   | All modes (TCPWM)                                                                            |
| SID.TCPWM.3  | TCPWM <sub>FREQ</sub> | Operating frequency                    | _    | -   | Fc  | MHz  | Fc max = CLK_SYS.<br>Maximum = 16 MHz                                                        |
| SID.TCPWM.4  | TPWM <sub>ENEXT</sub> | Input trigger pulse width              | 2/Fc | -   | _   | ns   | For all trigger events <sup>[8]</sup>                                                        |
| SID.TCPWM.5  | TPWM <sub>EXT</sub>   | Output trigger pulse widths            | 2/Fc | -   | -   | ns   | Minimum possible width of Overflow, Underflow, and CC (Counter equals compare value) outputs |
| SID.TCPWM.5A | TC <sub>RES</sub>     | Resolution of counter                  | 1/Fc | -   | _   | ns   | Minimum time<br>between successive<br>counts                                                 |
| SID.TCPWM.5B | PWM <sub>RES</sub>    | PWM resolution                         | 1/Fc | _   | _   | ns   | Minimum pulse<br>width of PWM<br>Output                                                      |
| SID.TCPWM.5C | Q <sub>RES</sub>      | Quadrature inputs resolution           | 1/Fc | _   | _   | ns   | Minimum pulse<br>width between<br>Quadrature phase<br>inputs.                                |

# 6.4.2 I<sup>2</sup>C

# Table 13 Fixed I<sup>2</sup>C DC specifications<sup>[8]</sup>

| Spec ID | Parameter         | Description                                    | Min | Тур | Max | Unit | Details/conditions |
|---------|-------------------|------------------------------------------------|-----|-----|-----|------|--------------------|
| SID149  | I <sub>I2C1</sub> | Block current consumption at 100 kHz           | _   | -   | 25  | μΑ   | _                  |
| SID150  | I <sub>I2C2</sub> | Block current consumption at 400 kHz           | _   | _   | 135 | μΑ   | _                  |
| SID152  | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep Sleep<br>mode | -   | -   | 2.5 | μΑ   | -                  |

# Table 14 Fixed I<sup>2</sup>C AC specifications<sup>[8]</sup>

| Spec ID | Parameter         | Description | Min | Тур | Max | Unit | Details/conditions |
|---------|-------------------|-------------|-----|-----|-----|------|--------------------|
| SID153  | F <sub>I2C1</sub> | Bit Rate    | _   | _   | 400 | Kbps | -                  |

### Note

### Based on Arm® Cortex®-M0 CPU

**Electrical specifications** 



### 6.5 Memory

### Table 15 Flash DC specifications

| Spec ID | Parameter            | Description               | Min  | Тур | Max | Unit | Details/conditions              |
|---------|----------------------|---------------------------|------|-----|-----|------|---------------------------------|
| SID173  | V <sub>PE</sub> Eras | Erase and program voltage | 1.71 | -   | 5.5 | V    | -                               |
|         |                      |                           | 1.75 | _   | 5.5 | V    | $-40$ °C $\leq T_A \leq 125$ °C |

### Table 16 Flash AC specifications

| Spec ID                 | Parameter                              | Description                                                | Min                | Тур | Max | Unit        | Details/conditions         |
|-------------------------|----------------------------------------|------------------------------------------------------------|--------------------|-----|-----|-------------|----------------------------|
| SID174                  | T <sub>ROWWRITE</sub> <sup>[9]</sup>   | Row (block) write time (erase and program)                 | _                  | _   | 20  | ms          | Row (block) =<br>128 bytes |
| SID175                  | T <sub>ROWERASE</sub> <sup>[9]</sup>   | Row erase time                                             | -                  | _   | 13  | ms          | _                          |
|                         | T <sub>ROWPROGRAM</sub> <sup>[9]</sup> | Row program time after erase                               | -                  | -   | 7   | ms          | _                          |
| SID178                  | T <sub>BULKERASE</sub> <sup>[9]</sup>  | Bulk erase time (16 KB)                                    | -                  | _   | 15  | ms          | _                          |
| SID180 <sup>[10]</sup>  | T <sub>DEVPROG</sub> <sup>[9]</sup>    | Total device program time                                  | -                  | -   | 7.5 | second<br>s | _                          |
| SID181 <sup>[10]</sup>  | F <sub>END</sub>                       | Flash endurance                                            | 100 K              | _   | _   | cycles      | _                          |
| SID182 <sup>[10]</sup>  | F <sub>RET</sub>                       | Flash retention. T <sub>A</sub> ≤55°C,<br>100 K P/E cycles |                    | _   | -   | years       | _                          |
| SID182A <sup>[10]</sup> | -                                      | Flash retention. T <sub>A</sub> ≤ 85°C,<br>10 K P/E cycles | 10 <sup>[12]</sup> | -   | -   | years       | _                          |

# **6.6** System resources

### 6.6.1 Power-on reset (POR)

### Table 17 Power-on reset (PRES)

| Spec ID                | Parameter             | Description            | Min  | Тур | Max | Unit | Details/conditions         |
|------------------------|-----------------------|------------------------|------|-----|-----|------|----------------------------|
| SID.CLK#6              | SR_POWER              | Power supply slew rate | 1    | _   | 67  | V/ms | On power-up and power-down |
|                        | V <sub>RISEIPOR</sub> | Rising trip voltage    | 0.80 | -   | 1.5 | V    | -                          |
| SID186 <sup>[10]</sup> | V <sub>FALLIPOR</sub> | Falling trip voltage   | 0.70 | -   | 1.4 | V    | _                          |

### Table 18 Brown-out detect (BOD) for V<sub>CCD</sub>

| Spec ID                | Parameter              | •                                          | Min  | Тур | Max  | Unit | Details/conditions |
|------------------------|------------------------|--------------------------------------------|------|-----|------|------|--------------------|
| SID190 <sup>[10]</sup> | V <sub>FALLPPOR</sub>  | BOD trip voltage in active and sleep modes | 1.48 | _   | 1.62 | V    | _                  |
| SID192 <sup>[10]</sup> | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep<br>Sleep          | 1.11 | _   | 1.5  | V    | _                  |

### **Notes**

9. It can take as much as 20 milliseconds to write to flash. During this time the device should not be Reset, or Flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated.

<sup>11.</sup>Infineon provides a retention calculator to calculate the retention lifetime based on customers' individual temperature profiles for operation over the –40°C to +125°C ambient temperature range. Contact www.infineon.com/support.

### Based on Arm® Cortex®-M0 CPU

**Electrical specifications** 



### 6.6.2 SWD interface

### Table 19 SWD interface specifications

| Spec ID                 | Parameter    | Description                                          | Min      | Тур | Max     | Unit | Details/conditions               |
|-------------------------|--------------|------------------------------------------------------|----------|-----|---------|------|----------------------------------|
| SID213                  | F_SWDCLK1    | $3.3 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$  | _        | _   | 14      | MHz  | SWDCLK ≤ 1/3 CPU clock frequency |
| SID214                  | F_SWDCLK2    | $1.71 \text{ V} \le \text{V}_{DD} \le 3.3 \text{ V}$ | _        | _   | 7       | MHz  | SWDCLK ≤ 1/3 CPU clock frequency |
| SID215 <sup>[13]</sup>  | T_SWDI_SETUP | T = 1/f SWDCLK                                       | 0.25 × T | -   | -       | ns   | -                                |
| SID216 <sup>[13]</sup>  | T_SWDI_HOLD  | T = 1/f SWDCLK                                       | 0.25 × T | _   | -       | ns   | -                                |
| SID217 <sup>[13]</sup>  | T_SWDO_VALID | · '                                                  | _        | -   | 0.5 × T | ns   | -                                |
| SID217A <sup>[13]</sup> | T_SWDO_HOLD  | T = 1/f SWDCLK                                       | 1        | -   | -       | ns   | -                                |

### 6.6.3 Internal main oscillator

# Table 20 IMO DC specifications

(Guaranteed by Design)

| Spec ID | Parameter         | Description                     | Min | Тур | Max | Unit | Details/conditions                         |
|---------|-------------------|---------------------------------|-----|-----|-----|------|--------------------------------------------|
| SID218  | I <sub>IMO1</sub> | IMO operating current at 48 MHz | _   | _   | 250 | μΑ   | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ 85°C |
| SID219  | I <sub>IMO2</sub> | IMO operating current at 24 MHz | _   | _   | 180 | μΑ   | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ 85°C |

### Table 21 IMO AC specifications

| Spec ID | Parameter               | Description                                    | Min | Тур | Max | Unit | Details/conditions                                                                                                    |
|---------|-------------------------|------------------------------------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------|
| SID223  | F <sub>IMOTOL1</sub>    | Frequency variation at 24 and 32 MHz (trimmed) | _   | _   | ±2  | %    | $2 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ , and $-25^{\circ}\text{C} \le \text{T}_{A} \le 85^{\circ}\text{C}$ |
| SID223A | F <sub>IMOTOLVCCD</sub> | Frequency variation (trimmed)                  | -   | _   | ±4  | %    | All                                                                                                                   |
| SID226  | T <sub>STARTIMO</sub>   | IMO startup time                               | -   | _   | 7   | μs   | -                                                                                                                     |
| SID228  | T <sub>JITRMSIMO2</sub> | RMS jitter at 24 MHz                           | -   | 145 | _   | ps   | -                                                                                                                     |

### Note

### Based on Arm® Cortex®-M0 CPU

**Electrical specifications** 



# 6.6.4 Internal low-speed oscillator

### Table 22 ILO DC specifications

(Guaranteed by Design)

| -                      | Parameter            | Description           | Min | in Typ M |      | Unit | Details/conditions                                |
|------------------------|----------------------|-----------------------|-----|----------|------|------|---------------------------------------------------|
| SID231 <sup>[14]</sup> | I <sub>ILO1</sub>    | ILO operating current | _   | 0.3      | 1.05 | μΑ   | $-40^{\circ}$ C $\leq$ T <sub>A</sub> $\leq$ 85°C |
| SID233 <sup>[14]</sup> | I <sub>ILOLEAK</sub> | ILO leakage current   | _   | 2        | 15   | nA   | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ 85°C        |

### Table 23 ILO AC Specifications

| Spec ID                | Parameter              | Description         | Min | Тур | Max | Unit | Details/conditions                         |
|------------------------|------------------------|---------------------|-----|-----|-----|------|--------------------------------------------|
|                        | T <sub>STARTILO1</sub> | ILO startup time    | _   | -   | 2   | ms   | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ 85°C |
| SID236 <sup>[14]</sup> | T <sub>ILODUTY</sub>   | ILO duty cycle      | 40  | 50  | 60  | %    | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ 85°C |
| SID237                 | F <sub>ILOTRIM1</sub>  | ILO frequency range | 20  | 40  | 80  | kHz  | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ 85°C |

### 6.6.5 External clock

### Table 24 External clock specifications

| Spec ID                | Parameter  | Description                               | Min | Тур | Max Unit |     | <b>Details/conditions</b> |  |
|------------------------|------------|-------------------------------------------|-----|-----|----------|-----|---------------------------|--|
| SID305 <sup>[14]</sup> | ExtClkFreq | External clock input frequency            | 0   | -   | 16       | MHz | _                         |  |
| SID306 <sup>[14]</sup> | ExtClkDuty | Duty cycle; measured at V <sub>DD/2</sub> | 45  | -   | 55       | %   | _                         |  |

### 6.6.6 Block

### Table 25 Block specs

| Spec ID                | Parameter              | Description                        | Min | Тур | Max | Unit    | Details/conditions |
|------------------------|------------------------|------------------------------------|-----|-----|-----|---------|--------------------|
| SID262 <sup>[14]</sup> | T <sub>CLKSWITCH</sub> | System clock source switching time | 3   | _   | 4   | Periods | -                  |

### Note

# PSOC<sup>™</sup> 4000 Automotive MCU Based on Arm® Cortex®-M0 CPU

Ordering information



# 7 Ordering information

**Table 26** lists the products and features of PSOC<sup>™</sup> 4000.

Table 26 Ordering information

|                                  | Features                   |            |           |           |            |            |             |              | Package   |         | Operating temperature |                |                 |                 |
|----------------------------------|----------------------------|------------|-----------|-----------|------------|------------|-------------|--------------|-----------|---------|-----------------------|----------------|-----------------|-----------------|
| Product                          | Maximum CPU<br>speed (MHz) | Flash (KB) | SRAM (KB) | CAPSENSE™ | 7-bit IDAC | 8-bit IDAC | Comparators | TCPWM blocks | SCB (12C) | 16-SOIC | 24-QFN                | -40°C to +85°C | -40°C to +105°C | -40°C to +125°C |
| CY8C4014SXA-421Z                 | 16                         | 16         | 2         | 1         | 1          | 1          | 1           | 1            | 1         | Х       | -                     | Χ              | -               | -               |
| CY8C4014LQA-422Z                 | 16                         | 16         | 2         | 1         | 1          | 1          | 1           | 1            | 1         | -       | Х                     | Х              | -               | -               |
| CY8C4014SXS-421Z                 | 16                         | 16         | 2         | 1         | 1          | 1          | 1           | 1            | 1         | Х       | -                     | -              | Χ               | _               |
| CY8C4014LQS-422Z                 | 16                         | 16         | 2         | 1         | 1          | 1          | 1           | 1            | 1         | _       | Χ                     | -              | Χ               | _               |
| CY8C4014SXE-421Z <sup>[15]</sup> | 16                         | 16         | 2         | 1         | 1          | 1          | 1           | 1            | 1         | Х       | -                     | -              | -               | Χ               |
| CY8C4014LQE-422Z                 | 16                         | 16         | 2         | 1         | 1          | 1          | 1           | 1            | 1         | -       | Χ                     | -              | -               | Х               |
| CY8C4014LQA-422                  | 16                         | 16         | 2         | 1         | 1          | 1          | 1           | 1            | 1         | _       | Χ                     | -              | Χ               | _               |
| CY8C4014LQS-422                  | 16                         | 16         | 2         | 1         | 1          | 1          | 1           | 1            | 1         | _       | Χ                     | -              | Χ               | -               |

### Note

15. Contact Infineon for availability of this device.

Based on Arm® Cortex®-M0 CPU

Ordering information



### **Ordering code definitions** 7.1

PSOC™ 4 devices follow the part numbering convention described in the following table. All fields are single-character alphanumeric (0, 1, 2, ..., 9, A, B, ..., Z) unless stated otherwise.

The part numbers are of the form CY8C4ABCDEF-XYZ where the fields are defined as follows:



The field values are listed in the following table:

| Field | Description                          | Values  | Meaning                                |
|-------|--------------------------------------|---------|----------------------------------------|
| CY8C  | Cypress (an Infineon company) prefix | -       | -                                      |
| 4     | Architecture                         | 4       | PSOC™ 4                                |
| A     | Family                               | 0       | 4000 family                            |
| В     | CPU speed                            | 1       | 16 MHz                                 |
| Б     | CPU speed                            | 4       | 48 MHz                                 |
|       |                                      | 3       | 8 KB                                   |
|       |                                      | 4       | 16 KB                                  |
| С     | Flash capacity                       | 5       | 32 KB                                  |
|       |                                      | 6       | 64 KB                                  |
|       |                                      | 7       | 128 KB                                 |
| DE    | Daskaga sada                         | SX      | SOIC                                   |
| DE    | Package code                         | LQ      | QFN                                    |
| F     | Temperature range                    | A/S     | Automotive                             |
| GHI   | Attributes code                      | 000-999 | Code of feature set in specific family |
| Z     | Fab location change                  | _       | -                                      |





### **Packaging** 8

### Package list Table 27

Packaging

| Spec ID# | Package     | Description                                 |
|----------|-------------|---------------------------------------------|
| BID#26   | 24-pin QFN  | 24-pin 4 × 4 × 0.6 mm QFN with 0.5-mm pitch |
| BID#40   | 16-pin SOIC | 16-pin SOIC (150 Mil)                       |

### Table 28 **Package characteristics**

| Parameter       | Description                          | Conditions          | Min | Тур    | Max | Unit |
|-----------------|--------------------------------------|---------------------|-----|--------|-----|------|
| T <sub>A</sub>  | Operating ambient temperature        | For A grade devices | -40 | 25.00  | 85  | °C   |
| T <sub>A</sub>  | Operating ambient temperature        | For S grade devices | -40 | 25.00  | 105 | °C   |
| T <sub>A</sub>  | Operating ambient temperature        | For E grade devices | -40 | 25.00  | 125 | °C   |
| TJ              | Operating junction temperature       | For A grade devices | -40 | -      | 100 | °C   |
| TJ              | Operating junction temperature       | For S grade devices | -40 | -      | 120 | °C   |
| T <sub>J</sub>  | Operating junction temperature       | For E grade devices | -40 | _      | 140 | °C   |
| T <sub>JA</sub> | Package θ <sub>JA</sub> (24-pin QFN) | _                   | _   | 38.01  | -   | °C/W |
| T <sub>JA</sub> | Package $\theta_{JA}$ (16-pin SOIC)  | _                   | _   | 142.14 | -   | °C/W |

### Solder reflow peak temperature Table 29

| Package | Maximum peak temperature | Maximum time at peak temperature |
|---------|--------------------------|----------------------------------|
| All     | 260°C                    | 30 seconds                       |

### Package moisture sensitivity level (MSL), IPC/JEDEC J-STD-020 Table 30

| Package | MSL   |
|---------|-------|
| All     | MSL 3 |

**Packaging** 



### Package outline drawings 8.1



Figure 6 24-pin QFN ((4 × 4 × 0.55 mm) 2.65 × 2.65 E-Pad (Sawn)) package outline (PG-VQFN-24)

The center pad on the QFN package should be connected to ground (VSS) for best mechanical, thermal, and electrical performance. If not connected to ground, it should be electrically floating and not connected to any other signal.



**Packaging** 





Figure 7 16-pin SOIC (150 Mils) package outline (PG-DSO-16)

# PSOC<sup>™</sup> 4000 Automotive MCU Based on Arm® Cortex®-M0 CPU

infineon

Acronyms

# 9 Acronyms

# Table 31 Acronyms used in this document

| Acronym | Description                                                                                      |
|---------|--------------------------------------------------------------------------------------------------|
| abus    | analog local bus                                                                                 |
| ADC     | analog-to-digital converter                                                                      |
| AG      | analog global                                                                                    |
| АНВ     | AMBA (advanced microcontroller bus architecture) high-performance bus, an Arm® data transfer bus |
| ALU     | arithmetic logic unit                                                                            |
| AMUXBUS | analog multiplexer bus                                                                           |
| API     | application programming interface                                                                |
| APSR    | application program status register                                                              |
| Arm®    | advanced RISC machine, a CPU architecture                                                        |
| ATM     | automatic thump mode                                                                             |
| BW      | bandwidth                                                                                        |
| CAN     | Controller Area Network, a communications protocol                                               |
| CMRR    | common-mode rejection ratio                                                                      |
| CPU     | central processing unit                                                                          |
| CRC     | cyclic redundancy check, an error-checking protocol                                              |
| DAC     | digital-to-analog converter, see also IDAC, VDAC                                                 |
| DFB     | digital filter block                                                                             |
| DIO     | digital input/output, GPIO with only digital capabilities, no analog. See GPIO.                  |
| DMIPS   | Dhrystone million instructions per second                                                        |
| DMA     | direct memory access, see also TD                                                                |
| DNL     | differential nonlinearity, see also INL                                                          |
| DNU     | do not use                                                                                       |
| DR      | port write data registers                                                                        |
| DSI     | digital system interconnect                                                                      |
| DWT     | data watchpoint and trace                                                                        |
| ECC     | error correcting code                                                                            |
| ECO     | external crystal oscillator                                                                      |
| EEPROM  | electrically erasable programmable read-only memory                                              |
| EMI     | electromagnetic interference                                                                     |
| EMIF    | external memory interface                                                                        |
| EOC     | end of conversion                                                                                |
| EOF     | end of frame                                                                                     |
| EPSR    | Execution Program Status register                                                                |
| ESD     | electrostatic discharge                                                                          |
| ETM     | embedded trace macrocell                                                                         |
| FIR     | finite impulse response, see also IIR                                                            |

### Based on Arm® Cortex®-M0 CPU



Acronyms

Table 31 Acronyms used in this document (continued)

| Acronym                  | Description                                           |
|--------------------------|-------------------------------------------------------|
| FPB                      | flash patch and breakpoint                            |
| FS                       | full-speed                                            |
| GPIO                     | General-purpose Input/Output, applies to a PSOC™ pin  |
| HVI                      | high-voltage interrupt, see also LVI, LVD             |
| IC                       | integrated circuit                                    |
| IDAC                     | current DAC, see also DAC, VDAC                       |
| IDE                      | integrated development environment                    |
| I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol   |
| IIR                      | infinite impulse response, see also FIR               |
| ILO                      | internal low-speed oscillator, see also IMO           |
| IMO                      | internal main oscillator, see also ILO                |
| INL                      | integral nonlinearity, see also DNL                   |
| I/O                      | input/output, see also GPIO, DIO, SIO, USBIO          |
| IPOR                     | initial power-on reset                                |
| IPSR                     | interrupt program status register                     |
| IRQ                      | interrupt request                                     |
| ITM                      | instrumentation trace macrocell                       |
| LCD                      | liquid crystal display                                |
| LIN                      | Local Interconnect Network, a communications protocol |
| LR                       | link register                                         |
| LUT                      | lookup table                                          |
| LVD                      | low-voltage detect, see also LVI                      |
| LVI                      | low-voltage interrupt, see also HVI                   |
| LVTTL                    | low-voltage transistor-transistor logic               |
| MAC                      | multiply-accumulate                                   |
| MCU                      | microcontroller unit                                  |
| MISO                     | master-in slave-out                                   |
| NC                       | no connect                                            |
| NMI                      | nonmaskable interrupt                                 |
| NRZ                      | non-return-to-zero                                    |
| NVIC                     | nested vectored interrupt controller                  |
| NVL                      | nonvolatile latch, see also WOL                       |
| opamp                    | operational amplifier                                 |
| PAL                      | programmable array logic, see also PLD                |
| PC                       | program counter                                       |
| PCB                      | printed circuit board                                 |
| PGA                      | programmable gain amplifier                           |
| PHUB                     | peripheral hub                                        |





Acronyms

Table 31 Acronyms used in this document (continued)

| Acronym | Description                                                  |  |  |
|---------|--------------------------------------------------------------|--|--|
| PHY     | Physical Layer                                               |  |  |
| PICU    | port interrupt control unit                                  |  |  |
| PLA     | programmable logic array                                     |  |  |
| PLD     | programmable logic device, see also PAL                      |  |  |
| PLL     | phase-locked loop                                            |  |  |
| PMDD    | package material declaration data sheet                      |  |  |
| POR     | power-on reset                                               |  |  |
| PRES    | precise power-on reset                                       |  |  |
| PRS     | pseudo random sequence                                       |  |  |
| PS      | Port Read Data register                                      |  |  |
| PSOC™   | Programmable System-on-Chip                                  |  |  |
| PSRR    | power supply rejection ratio                                 |  |  |
| PWM     | pulse-width modulator                                        |  |  |
| RAM     | random-access memory                                         |  |  |
| RISC    | reduced-instruction-set computing                            |  |  |
| RMS     | root-mean-square                                             |  |  |
| RTC     | real-time clock                                              |  |  |
| RTL     | register transfer language                                   |  |  |
| RTR     | remote transmission request                                  |  |  |
| RX      | receive                                                      |  |  |
| SAR     | successive approximation register                            |  |  |
| SC/CT   | switched capacitor/continuous time                           |  |  |
| SCL     | I <sup>2</sup> C serial clock                                |  |  |
| SDA     | I <sup>2</sup> C serial data                                 |  |  |
| S/H     | sample and hold                                              |  |  |
| SINAD   | signal to noise and distortion ratio                         |  |  |
| SIO     | special input/output, GPIO with advanced features. See GPIO. |  |  |
| SOC     | start of conversion                                          |  |  |
| SOF     | start of frame                                               |  |  |
| SPI     | Serial Peripheral Interface, a communications protocol       |  |  |
| SR      | slew rate                                                    |  |  |
| SRAM    | static random access memory                                  |  |  |
| SRES    | software reset                                               |  |  |
| SWD     | serial wire debug, a test protocol                           |  |  |
| SWV     | single-wire viewer                                           |  |  |
| TD      | transaction descriptor, see also DMA                         |  |  |
| THD     | total harmonic distortion                                    |  |  |
| TIA     | transimpedance amplifier                                     |  |  |

### Based on Arm® Cortex®-M0 CPU



Acronyms

 Table 31
 Acronyms used in this document (continued)

| Acronym | Description                                                            |  |  |
|---------|------------------------------------------------------------------------|--|--|
| RM      | reference manual                                                       |  |  |
| TTL     | transistor-transistor logic                                            |  |  |
| TX      | transmit                                                               |  |  |
| UART    | Universal Asynchronous Transmitter Receiver, a communications protocol |  |  |
| UDB     | universal digital block                                                |  |  |
| USB     | Universal Serial Bus                                                   |  |  |
| USBIO   | USB input/output, PSOC™ pins used to connect to a USB port             |  |  |
| VDAC    | voltage DAC, see also DAC, IDAC                                        |  |  |
| WDT     | watchdog timer                                                         |  |  |
| WOL     | write once latch, see also NVL                                         |  |  |
| WRES    | watchdog timer reset                                                   |  |  |
| XRES    | external reset I/O pin                                                 |  |  |
| XTAL    | crystal                                                                |  |  |
|         |                                                                        |  |  |

### Based on Arm® Cortex®-M0 CPU





# 10 Document conventions

### 10.1 Units of measure

### Table 32 Units of measure

| Symbol | Unit of measure        |  |
|--------|------------------------|--|
| °C     | degree celsius         |  |
| dB     | decibel                |  |
| fF     | femto farad            |  |
| Hz     | hertz                  |  |
| KB     | 1024 bytes             |  |
| kbps   | kilobits per second    |  |
| Khr    | kilohour               |  |
| kHz    | kilohertz              |  |
| kΩ     | kiloohm                |  |
| ksps   | kilosamples per second |  |
| LSB    | least significant bit  |  |
| Mbps   | megabits per second    |  |
| MHz    | megahertz              |  |
| MΩ     | megaohm                |  |
| Msps   | megasamples per second |  |
| μΑ     | microampere            |  |
| μF     | microfarad             |  |
| μΗ     | microhenry             |  |
| μs     | microsecond            |  |
| μV     | microvolt              |  |
| μW     | microwatt              |  |
| mA     | milliampere            |  |
| ms     | millisecond            |  |
| mV     | millivolt              |  |
| nA     | nanoampere             |  |
| ns     | nanosecond             |  |
| nV     | nanovolt               |  |
| W      | ohm                    |  |
| pF     | picofarad              |  |
| ppm    | parts per million      |  |
| ps     | picosecond             |  |
| S      | second                 |  |
| sps    | samples per second     |  |
| sqrtHz | square root of hertz   |  |
| V      | volt                   |  |
| W      | watt                   |  |

### Based on Arm® Cortex®-M0 CPU

Revision history



# **Revision history**

| Document revision | Date       | Description of changes                                                                                                                                                                                                                              |
|-------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *M                | 2023-08-08 | Added part numbers: CY8C4014LQA-422 and CY8C4014LQS-422 in the "Ordering information" on page 25. Updated "Block diagram" on page 2. Added the IFX Package name for the Figure 6 and Figure 7.                                                      |
| *N                | 2025-01-31 | Updated Block diagram. Updated Low-power comparators, CSD and IDAC Block Specifications. Updated the values in Ordering information. Updated all instances of "PSoC™" with "PSOC™". Updated package diagram spec 001-13937 with the latest version. |

### **Trademarks**

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2025-01-31 **Published by** 

**Infineon Technologies AG** 81726 Munich, Germany

© 2025 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document?

Email:

erratum@infineon.com

**Document reference** 001-92145 Rev. \*N

### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

### WARNINGS

Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.