

# 4-Mbit (512K x 8) Static RAM

#### **Features**

- Pin- and function-compatible with CY7C1049B
- High speed
  - $t_{AA} = 10 \text{ ns}$
- · Low active power
  - I<sub>CC</sub> = 90 mA @ 10 ns
- Low CMOS Standby power
  - $I_{SB2} = 10 \text{ mA}$
- 2.0V Data Retention
- Automatic power-down when deselected
- · TTL-compatible inputs and outputs
- · Easy memory expansion with CE and OE features
- Available in lead-free 36-Lead (400-Mil) Molded SOJ package

## Functional Description<sup>[1]</sup>

The CY7C1049D is a high-performance CMOS static RAM organized as 512K words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable (CE), an active LOW Output Enable (OE), and tri-state drivers. Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. Data on the eight I/O pins (I/O<sub>0</sub> through I/O7) is then written into the location specified on the address pins ( $A_0$  through  $A_{18}$ ).

Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a write operation ( $\overline{CE}$  LOW, and  $\overline{WE}$  LOW).

The CY7C1049D is available in a standard 400-mil-wide 36-pin SOJ package with center power and ground (revolutionary) pinout.



### Selection Guide

|                              | -10 | Unit |
|------------------------------|-----|------|
| Maximum Access Time          | 10  | ns   |
| Maximum Operating Current    | 90  | mA   |
| Maximum CMOS Standby Current | 10  | mA   |

<sup>1.</sup> For guidelines on SRAM system design, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com.



## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied.....-55°C to +125°C Supply Voltage on  $V_{CC}$  to Relative  $\mbox{GND}^{[2]}$  .... –0.5V to +6.0V DC Voltage Applied to Outputs in High Z State  $^{[2]}$  ......-0.5V to  $\rm V_{CC}$  + 0.5V

| DC Input Voltage <sup>[2]</sup>                        | -0.5V to V <sub>CC</sub> + $0.5$ V |
|--------------------------------------------------------|------------------------------------|
| Current into Outputs (LOW)                             | 20 mA                              |
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V                             |
| Latch-Up Current                                       | >200 mA                            |

## **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>CC</sub> |
|------------|------------------------|-----------------|
| Industrial | –40°C to +85°C         | 4.5V-5.5V       |

## **Electrical Characteristics** Over the Operating Range

| 140.00m                        |                                              | -                                                                                      |         | -10  |                       |      |
|--------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------|---------|------|-----------------------|------|
| Parameter                      | Description                                  | Test Condition                                                                         | s       | Min. | Max.                  | Unit |
| V <sub>OH</sub>                | Output HIGH Voltage                          | $V_{CC} = Min., I_{OH} = -4.0 \text{ mA}$                                              |         | 2.4  |                       | V    |
| $V_{OL}$                       | Output LOW Voltage                           | $V_{CC} = Min., I_{OL} = 8.0 \text{ mA}$                                               |         |      | 0.4                   | V    |
| V <sub>IH</sub> <sup>[2]</sup> | Input HIGH Voltage                           |                                                                                        |         | 2.0  | V <sub>CC</sub> + 0.5 | V    |
| V <sub>IL</sub> <sup>[2]</sup> | Input LOW Voltage <sup>[2]</sup>             |                                                                                        |         | -0.5 | 0.8                   | V    |
| I <sub>IX</sub>                | Input Leakage Current                        | GND < V <sub>I</sub> < V <sub>CC</sub>                                                 |         | -1   | +1                    | μΑ   |
| I <sub>OZ</sub>                | Output Leakage<br>Current                    | GND < V <sub>OUT</sub> < V <sub>CC</sub> ,<br>Output Disabled                          |         | -1   | +1                    | μА   |
| I <sub>CC</sub>                | VCC Operating                                | V <sub>CC</sub> = Max.,                                                                | 100 MHz |      | 90                    | mA   |
|                                | Supply Current                               | $f = f_{MAX} = 1/t_{RC}$                                                               | 83 MHz  |      | 80                    | mA   |
|                                |                                              |                                                                                        | 66 MHz  |      | 70                    | mA   |
|                                |                                              |                                                                                        | 40 MHz  |      | 60                    | mA   |
| I <sub>SB1</sub>               | Automatic CE Power-Down Current —TTL Inputs  | Max. $V_{CC}$ , $CE > V_{IH}$ , $V_{IN} > V_{IH}$ or $V_{IN} < V_{IL}$ , $f = f_{MAX}$ |         |      | 20                    | mA   |
| I <sub>SB2</sub>               | Automatic CE Power-Down Current —CMOS Inputs | Max. $V_{CC}$ , CE > $V_{CC} - 0.3V$<br>$V_{IN} > V_{CC} - 0.3V$ , or $V_{IN} < 0$     |         |      | 10                    | mA   |

### Capacitance<sup>[3]</sup>

| Parameter        | Description       | Test Conditions                         | Max. | Unit |
|------------------|-------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8    | pF   |
| C <sub>OUT</sub> | I/O Capacitance   | $V_{CC} = 5.0V$                         | 8    | pF   |

### Thermal Resistance<sup>[3]</sup>

| Parameter         | Description                                             | Test Conditions                                                         | SOJ Package | Unit |
|-------------------|---------------------------------------------------------|-------------------------------------------------------------------------|-------------|------|
| $\Theta_{\sf JA}$ | Thermal Resistance (Junction to Ambient) <sup>[3]</sup> | Still Air, soldered on a 3 x 4.5 inch, four-layer printed circuit board | 57.91       | °C/W |
| ΘJC               | Thermal Resistance (Junction to Case) <sup>[3]</sup>    |                                                                         | 36.73       | °C/W |

Notes:

2. Minimum voltage is –2.0V and V<sub>IH</sub>(max) = V<sub>CC</sub> + 2V for pulse durations of less than 20 ns.

3. Tested initially and after any design or process changes that may affect these parameters.



## AC Test Loads and Waveforms<sup>[4]</sup>







THÉVENIN EQUIVALENT Equivalent to:  $167\Omega$ 1.73V

## Switching Characteristics<sup>[5]</sup> Over the Operating Range

|                              |                                                              |      | -10  |    |  |
|------------------------------|--------------------------------------------------------------|------|------|----|--|
| Parameter                    | Description                                                  | Min. | Unit |    |  |
| Read Cycle                   |                                                              | •    | l    |    |  |
| t <sub>power</sub>           | V <sub>CC</sub> (typical) to the First Access <sup>[6]</sup> | 100  |      | μS |  |
| t <sub>RC</sub>              | Read Cycle Time                                              | 10   |      | ns |  |
| t <sub>AA</sub>              | Address to Data Valid                                        |      | 10   | ns |  |
| t <sub>OHA</sub>             | Data Hold from Address Change                                | 3    |      | ns |  |
| t <sub>ACE</sub>             | CE LOW to Data Valid                                         |      | 10   | ns |  |
| t <sub>DOE</sub>             | OE LOW to Data Valid                                         |      | 5    | ns |  |
| t <sub>LZOE</sub>            | OE LOW to Low Z <sup>[8]</sup>                               | 0    |      | ns |  |
| t <sub>HZOE</sub>            | OE HIGH to High Z <sup>[7, 8]</sup>                          |      | 5    | ns |  |
| t <sub>LZCE</sub>            | CE LOW to Low Z <sup>[8]</sup>                               | 3    |      | ns |  |
| t <sub>HZCE</sub>            | CE HIGH to High Z <sup>[7, 8]</sup>                          |      | 5    | ns |  |
| t <sub>PU</sub>              | CE LOW to Power-Up                                           | 0    |      | ns |  |
| t <sub>PD</sub>              | CE HIGH to Power-Down                                        |      | 10   | ns |  |
| Write Cycle <sup>[9, 1</sup> | 0]                                                           | •    | •    | •  |  |
| t <sub>WC</sub>              | Write Cycle Time                                             | 10   |      | ns |  |
| t <sub>SCE</sub>             | CE LOW to Write End                                          | 7    |      | ns |  |
| t <sub>AW</sub>              | Address Set-Up to Write End                                  | 7    |      | ns |  |
| t <sub>HA</sub>              | Address Hold from Write End                                  | 0    |      | ns |  |

- AC characteristics (except High-Z) for 10-ns parts are tested using the load conditions shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c)
- Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified  $I_{OL}/I_{OH}$  and 30-pF load capacitance.

- told/oH and 30-pF load capacitance.
   topWER gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed.
   therefore the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed.
   therefore the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed.
   the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed.
   the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed.
   the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed.
   the power supply should be performed.
   the power supply should



## **Switching Characteristics**<sup>[5]</sup> Over the Operating Range (continued)

|                   |                                    | -10  |      |      |
|-------------------|------------------------------------|------|------|------|
| Parameter         | Description                        | Min. | Max. | Unit |
| t <sub>SA</sub>   | Address Set-Up to Write Start      | 0    |      | ns   |
| t <sub>PWE</sub>  | WE Pulse Width                     | 7    |      | ns   |
| t <sub>SD</sub>   | Data Set-Up to Write End           | 6    |      | ns   |
| t <sub>HD</sub>   | Data Hold from Write End           | 0    |      | ns   |
| t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[8]</sup>    | 3    |      | ns   |
| t <sub>HZWE</sub> | WE LOW to High Z <sup>[7, 8]</sup> |      | 5    | ns   |

## Data Retention Characteristics Over the Operating Range

| Parameter                       | Description                          | Conditions <sup>[12]</sup>                                                | Min.            | Max | Unit |
|---------------------------------|--------------------------------------|---------------------------------------------------------------------------|-----------------|-----|------|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention   |                                                                           | 2.0             |     | V    |
| I <sub>CCDR</sub>               | Data Retention Current               | $\frac{V_{CC} = V_{DR} = 2.0V,}{CE \ge V_{CC} - 0.3V}$                    |                 | 10  | mA   |
| t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data Retention Time | $CE \ge V_{CC} - 0.3V$<br>$V_{IN} \ge V_{CC} - 0.3V$ or $V_{IN} \le 0.3V$ | 0               |     | ns   |
| t <sub>R</sub> <sup>[11]</sup>  | Operation Recovery Time              |                                                                           | t <sub>RC</sub> |     | ns   |

### **Data Retention Waveform**



## **Switching Waveforms**

**Read Cycle No. 1**<sup>[13, 14]</sup>



- Notes: 11. Full device operation requires linear  $V_{CC}$  ramp from  $V_{DR}$  to  $V_{CC(min.)} \ge 50~\mu s$  or stable at  $V_{CC(min.)} \ge 50~\mu s$  12. No input may exceed  $V_{CC} + 0.5V_{.}$  13. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ . 14.  $\overline{WE}$  is HIGH for read cycle.



## Switching Waveforms(continued)

## Read Cycle No. 2 (OE Controlled)[14, 15]



## Write Cycle No. 1 (CE Controlled)[16, 17]



15. Address valid prior to or coincident with \(\overline{CE}\) transition LOW.
 16. Data I/O is high impedance if \(\overline{OE} = V\_{|\overline{DE}|}\).
 17. If \(\overline{CE}\) goes HIGH simultaneously with \(\overline{WE}\) going HIGH, the output remains in a high-impedance state.



## Switching Waveforms(continued)

## Write Cycle No. 2 (WE Controlled, OE HIGH During Write)[16, 17]



## Write Cycle No. 3 (WE Controlled, OE LOW)[17]



### **Truth Table**

| CE | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode                       | Power                      |
|----|----|----|------------------------------------|----------------------------|----------------------------|
| Н  | X  | X  | High-Z                             | Power-down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | Data Out                           | Read                       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Data In                            | Write                      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High-Z                             | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

Notes:



<sup>18.</sup> During this period the I/Os are in the output state and input signals should not be applied.



## **Ordering Information**

| Speed (ns) | Ordering Code   | Package<br>Diagram | Package Type                           | Operating<br>Range |
|------------|-----------------|--------------------|----------------------------------------|--------------------|
| 10         | CY7C1049D-10VXI | 51-85090           | 36-Lead (400-Mil) Molded SOJ (Pb-Free) | Industrial         |

Please contact your local Cypress sales representative for availability of these parts.

### **Package Diagram**

### 36-Lead (400-Mil) Molded SOJ (51-85090)



All product and company names mentioned in this document may be the trademarks of their respective holders.



## **Document History Page**

Document Title: CY7C1049D 4-Mbit (512K x 8) Static RAM Document Number: 38-05474 Orig. of REV. ECN NO. **Issue Date** Change **Description of Change** 201560 See ECN SWI Advance Datasheet for C9 IPP 1.AC, DC parameters are modified as per EROS(Spec # 01-2165) \*A 233729 See ECN **RKF** 2.Pb-free offering in the 'ordering information' \*B 351096 See ECN PCI Changed from Advance to Preliminary Removed 17, 20 ns Speed bin Added footnote # 4 Redefined I<sub>CC</sub> values for Com'l and Ind'l temperature ranges I<sub>CC</sub> (Com'l): Changed from 67 and 54 mA to 75 and 70 mA for 12 and 15 ns www.DataSheet4U.com speed bins respectively I<sub>CC</sub> (Ind'I): Changed from 80, 67 and 54 mA to 90, 85 and 80 mA for 10, 12 and 15 ns speed bins respectively Added V<sub>IH(max)</sub> spec in Note# 2 Modified Note# 10 on t<sub>R</sub> Changed t<sub>SCE</sub> from 8 to 7 ns for 10 ns speed bin Changed reference voltage level for measurement of Hi-Z parameters from ±500 mV to ±200 mV Added Truth Table on page# 6 Removed L-Version Added 10 ns parts in the Ordering Information Table Added Lead-Free Product Information **Shaded Ordering Information Table** Converted from Preliminary to Final \*C 446328 See ECN NXR Removed -12 and -15 speed bins
Removed Commercial Operating Range product information Changed Maximum Rating for supply voltage from 7V to 6V Updated Thermal Resistance table Changed t<sub>HZWE</sub> from 6 ns to 5 ns Updated footnote #7 on High-Z parameter measurement Replaced Package Name column with Package Diagram in the Ordering Information table

Document #: 38-05474 Rev. \*C