

# 4-Mbit (1 M × 4) Static RAM

### **Features**

- Pin- and function-compatible with CY7C1046CV33
- High speed

  □ t<sub>AA</sub> = 10 ns
- Low active power
  □ I<sub>CC</sub> = 90 mA @ 100 MHz
- Low CMOS standby power
  □ I<sub>SB2</sub> = 10 mA
- 2.0 V data retention
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with CE and OE features
- Available in lead-free 400-mil-wide 32-pin SOJ package

### **Functional Description**

The CY7C1046DV33 is a high-performance CMOS static RAM organized as 1M words by 4 bits. Easy memory expansion is provided by an active LOW Chip Enable ( $\overline{\text{CE}}$ ), an active LOW Output Enable ( $\overline{\text{OE}}$ ), and tri-state drivers. Writing to the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. Data on the four I/O pins (I/O $_0$  through I/O $_3$ ) is then written into the location specified on the address pins ( $A_0$  through  $A_{19}$ ).

Reading from the device is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing Write Enable (WE) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The four input/output pins (I/O $_0$  through I/O $_3$ ) are placed in a high-impedance state when the device is deselected (CE HIGH), the outputs are disabled (OE HIGH), or during a Write operation (CE LOW, and WE LOW).

The CY7C1046DV33 is available in a standard 400-mil-wide 32-pin SOJ package with center power and ground (revolutionary) pinout.

For a complete list of related documentation, click here.

## **Logic Block Diagram**





## **Contents**

| Selection Guide                | 3 |
|--------------------------------|---|
| Pin Configuration              | 3 |
| Maximum Ratings                | 4 |
| Operating Range                | 4 |
| DC Electrical Characteristics  |   |
| Capacitance                    |   |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    | 5 |
| AC Switching Characteristics   | 6 |
| Data Retention Characteristics | 7 |
| Data Retention Waveform        | 7 |
| Switching Waveforms            | 7 |

| Truth Table                             | 10 |
|-----------------------------------------|----|
| Ordering Information                    | 10 |
| Ordering Code Definitions               | 10 |
| Package Diagram                         | 11 |
| Acronyms                                | 12 |
| Document Conventions                    |    |
| Units of Measure                        | 12 |
| Document History Page                   | 13 |
| Sales, Solutions, and Legal Information | 14 |
| Worldwide Sales and Design Support      | 14 |
| Products                                | 14 |
| PSoC Solutions                          | 14 |



## **Selection Guide**

| Description                  | -10 | Unit |
|------------------------------|-----|------|
| Maximum access time          | 10  | ns   |
| Maximum operating current    | 90  | mA   |
| Maximum CMOS standby current | 10  | mA   |

# **Pin Configuration**

Figure 1. 32-pin SOJ (Top View)





# **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Ambient temperature with power applied ......–55 °C to +125 °C Supply voltage on  $V_{CC}$  to relative GND  $^{[1]}$  ......–0.3 to +4.6 V DC voltage applied to outputs in high Z State  $^{[1]}$  ......-0.3 V to V $_{\rm CC}$  + 0.3 V

| DC input voltage [1]                                    | 0.3 V to V <sub>CC</sub> + 0.3 V |
|---------------------------------------------------------|----------------------------------|
| Current into outputs (LOW)                              | 20 mA                            |
| Static discharge voltage (per MIL-STD-883, method 3015) | > 2001 V                         |
| Latch-up current                                        | > 200 mA                         |

# **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub>      |
|------------|---------------------|----------------------|
| Industrial | –40 °C to +85 °C    | 3.3 V <u>+</u> 0.3 V |

### **DC Electrical Characteristics**

Over the Operating Range

| Doromotor        | Decarintian                                     | Toot Conditions                                                                                                                                                                                                       | Test Conditions |            | 10                    | Unit |
|------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------|-----------------------|------|
| Parameter        | Description                                     | rest conditions                                                                                                                                                                                                       |                 |            | Max                   |      |
| V <sub>OH</sub>  | Output HIGH voltage                             | Min $V_{CC}$ , $I_{OH} = -4.0 \text{ mA}$                                                                                                                                                                             |                 | 2.4        | -                     | V    |
| V <sub>OL</sub>  | Output LOW voltage                              | Min V <sub>CC</sub> , I <sub>OL</sub> = 8.0 mA                                                                                                                                                                        |                 | -          | 0.4                   | V    |
| $V_{IH}$         | Input HIGH voltage                              |                                                                                                                                                                                                                       |                 | 2.0        | V <sub>CC</sub> + 0.3 | V    |
| V <sub>IL</sub>  | Input LOW voltage [1]                           |                                                                                                                                                                                                                       |                 | -0.3       | 0.8                   | V    |
| I <sub>IX</sub>  | Input leakage current                           | GND ≤ V <sub>IN</sub> ≤ V <sub>CC</sub>                                                                                                                                                                               |                 | <b>–</b> 1 | +1                    | μА   |
| I <sub>OZ</sub>  | Output leakage current                          | GND $\leq$ V <sub>OUT</sub> $\leq$ V <sub>CC</sub> , output disable                                                                                                                                                   | ed              | <b>–</b> 1 | +1                    | μА   |
| I <sub>CC</sub>  | V <sub>CC</sub> operating supply current        | $V_{CC}$ = Max, f = $f_{MAX}$ = $1/t_{RC}$                                                                                                                                                                            | 100 MHz         | -          | 90                    | mA   |
|                  |                                                 |                                                                                                                                                                                                                       | 83 MHz          | _          | 80                    | mA   |
|                  |                                                 |                                                                                                                                                                                                                       | 66 MHz          | _          | 70                    | mA   |
|                  |                                                 |                                                                                                                                                                                                                       | 40 MHz          | _          | 60                    | mA   |
| I <sub>SB1</sub> | Automatic CE power-down<br>Current – TTL inputs | Max $V_{CC}$ , $\overline{CE} \ge V_{IH}$ ,<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$                                                                                                             |                 | _          | 20                    | mA   |
| I <sub>SB2</sub> | Automatic CE power-down<br>Current –CMOS inputs | $\begin{array}{c} \text{Max V}_{CC}, \ \overline{\text{CE}} \geq \text{V}_{CC} - 0.3 \text{ V}, \\ \text{V}_{\text{IN}} \geq \text{V}_{CC} - 0.3 \text{ V or V}_{\text{IN}} \leq 0.3 \text{ V}, \text{f} \end{array}$ | = 0             | Ι          | 10                    | mA   |

## Capacitance

| Parameter [2] Description Test Con |                   | Test Conditions                                                          | Max | Unit |
|------------------------------------|-------------------|--------------------------------------------------------------------------|-----|------|
| C <sub>IN</sub>                    | Input capacitance | $T_A = 25  ^{\circ}\text{C}, f = 1  \text{MHz},  V_{CC} = 3.3  \text{V}$ | 8   | pF   |
| C <sub>OUT</sub>                   | I/O capacitance   |                                                                          | 8   | pF   |

### **Thermal Resistance**

| Parameter [2]     | Description                              | Test Conditions                                                         | 32-pin SOJ<br>Package | Unit |
|-------------------|------------------------------------------|-------------------------------------------------------------------------|-----------------------|------|
| $\Theta_{JA}$     | Thermal resistance (junction to ambient) | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 53.44                 | °C/W |
| $\Theta_{\sf JC}$ | Thermal resistance (junction to case)    |                                                                         | 38.25                 | °C/W |

### Notes

- V<sub>IL(min)</sub> = -2.0 V and V<sub>IH(max)</sub> = V<sub>CC</sub> + 2 V for pulse durations of less than 20 ns.
   Tested initially and after any design or process changes that may affect these parameters.

Document Number: 38-05611 Rev. \*F



### **AC Test Loads and Waveforms**

Figure 2. AC Test Loads and Waveforms [3]



### Note

<sup>3.</sup> AC characteristics (except high Z) are tested using the load conditions shown in Figure 2 (a). High Z characteristics are tested for all speeds using the test load shown in Figure 2 (c).



# **AC Switching Characteristics**

Over the Operating Range

| Parameter [4]                     | <b>5</b>                                      | -        | 10  |      |  |
|-----------------------------------|-----------------------------------------------|----------|-----|------|--|
| Parameter                         | Description                                   |          | Max | Unit |  |
| Read Cycle                        |                                               |          | •   |      |  |
| t <sub>power</sub> <sup>[5]</sup> | V <sub>CC</sub> (typical) to the first access | 100      | _   | μS   |  |
| t <sub>RC</sub>                   | Read cycle time                               | 10       | _   | ns   |  |
| t <sub>AA</sub>                   | Address to data valid                         | _        | 10  | ns   |  |
| t <sub>OHA</sub>                  | Data hold from address change                 | 3        | _   | ns   |  |
| t <sub>ACE</sub>                  | CE LOW to data valid                          | -        | 10  | ns   |  |
| t <sub>DOE</sub>                  | OE LOW to data valid                          | _        | 5   | ns   |  |
| t <sub>LZOE</sub>                 | OE LOW to low Z [6]                           | 0        | _   | ns   |  |
| t <sub>HZOE</sub>                 | OE HIGH to high Z [6, 7]                      | _        | 5   | ns   |  |
| t <sub>LZCE</sub>                 | CE LOW to low Z [6]                           | 3        | _   | ns   |  |
| t <sub>HZCE</sub>                 | CE HIGH to high Z [6, 7]                      | _        | 5   | ns   |  |
| t <sub>PU</sub>                   | CE LOW to power-up                            | 0        | _   | ns   |  |
| t <sub>PD</sub>                   | CE HIGH to power-down                         | _        | 10  | ns   |  |
| Write Cycle [8,                   | 9]                                            | <u> </u> |     | •    |  |
| t <sub>WC</sub>                   | Write cycle time                              | 10       | _   | ns   |  |
| t <sub>SCE</sub>                  | CE LOW to write end                           | 7        | _   | ns   |  |
| t <sub>AW</sub>                   | Address set-up to write end                   | 7        | _   | ns   |  |
| t <sub>HA</sub>                   | Address hold from write end                   | 0        | _   | ns   |  |
| t <sub>SA</sub>                   | Address set-up to write start                 | 0        | _   | ns   |  |
| t <sub>PWE</sub>                  | WE pulse width                                | 7        | _   | ns   |  |
| t <sub>SD</sub>                   | Data set-up to write end                      | 5        | _   | ns   |  |
| t <sub>HD</sub>                   | Data hold from write end                      | 0        | _   | ns   |  |
| t <sub>LZWE</sub>                 | WE HIGH to low Z [6]                          | 3        | _   | ns   |  |
| t <sub>HZWE</sub>                 | WE LOW to high Z [6, 7]                       | _        | 5   | ns   |  |

### Notes

- 4. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V.
   5. t<sub>POWER</sub> gives the minimum amount of time that the power supply should be at stable, typical V<sub>CC</sub> values until the first memory access can be performed.
   6. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
   7. t<sub>HZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (c) of Figure 2 on page 5. Transition is measured when the outputs enter a high impedance state.
- 8. The internal Write time of the memory is defined by the overlap of CE LOW, and WE LOW. CE and WE must be LOW to initiate a Write, and the transition of either of these signals can terminate the Write. The input data <u>set-up</u> and hold <u>timing</u> should be referenced to the leading edge of the signal that terminates the Write.

  9. The minimum Write cycle time for Write Cycle no. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



### **Data Retention Characteristics**

Over the Operating Range

| Parameter                        | Description                          | Conditions <sup>[10]</sup>                                                                                                                       | Min             | Max | Unit |
|----------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|
| $V_{DR}$                         | V <sub>CC</sub> for data retention   | -                                                                                                                                                | 2.0             | _   | V    |
| I <sub>CCDR</sub>                | Data retention current               | $V_{CC} = V_{DR} = 2.0 \text{ V}, \overline{CE} \ge V_{CC} - 0.3 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.3 \text{ V or } V_{IN} \le 0.3 \text{ V}$ | _               | 10  | mA   |
| t <sub>CDR</sub> <sup>[11]</sup> | Chip deselect to data retention time | -                                                                                                                                                | 0               | _   | ns   |
| t <sub>R</sub> <sup>[12]</sup>   | Operation recovery time              | -                                                                                                                                                | t <sub>RC</sub> | _   | ns   |

## **Data Retention Waveform**

Figure 3. Data Retention Waveform



# **Switching Waveforms**

Figure 4. Read Cycle No. 1 (Address Transition Controlled) [13, 14]



- 10. No inputs may exceed  $V_{\rm CC}$  + 0.3 V. 11. Tested initially and after any design or process changes that may affect these parameters.
- 12. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min.)</sub> ≥ 50 μs or stable at V<sub>CC(min.)</sub> ≥ 50 μs. 13. Device is continuously selected. <del>OE</del>, <del>CE</del> = V<sub>IL</sub>. 14. <del>WE</del> is HIGH for Read cycle.



# **Switching Waveforms** (continued)

Figure 5. Read Cycle No. 2 (OE Controlled) [15, 16]



Figure 6. Write Cycle No. 1 (CE Controlled) [17, 18]



<sup>15.</sup> WE is HIGH for Read cycle.

<sup>16.</sup> Address valid prior to or coincident with CE transition LOW.
17. Data I/O is high impedance if OE = V<sub>IH</sub>.
18. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.



# Switching Waveforms (continued)

Figure 7. Write Cycle No. 2 (WE Controlled, OE HIGH During Write) [19, 20]



Figure 8. Write Cycle No. 3 (WE Controlled, OE LOW) [20]



<sup>19.</sup> Data I/O is high impedance if  $\overline{\text{OE}} = \text{V}_{\text{IH}}$ .
20. If  $\overline{\text{CE}}$  goes HIGH simultaneously with WE going HIGH, the output remains in a high-impedance state.
21. During this period the I/Os are in the output state and input signals should not be applied.



## **Truth Table**

| CE | OE | WE | I/O <sub>0</sub> –I/O <sub>3</sub> | Mode                       | Power                      |
|----|----|----|------------------------------------|----------------------------|----------------------------|
| Н  | Х  | Х  | High Z                             | Power-down                 | Standby (I <sub>SB</sub> ) |
| L  | L  | Н  | Data out                           | Read                       | Active (I <sub>CC</sub> )  |
| L  | Х  | L  | Data in                            | Write                      | Active (I <sub>CC</sub> )  |
| L  | Н  | Н  | High Z                             | Selected, outputs disabled | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed (ns) | Ordering Code      | Package<br>Diagram | Package Type                           | Operating Range |
|------------|--------------------|--------------------|----------------------------------------|-----------------|
| 10         | CY7C1046DV33-10VXI | 51-85033           | 32-lead (400-mil) Molded SOJ (Pb-free) | Industrial      |

## **Ordering Code Definitions**



Please contact your local Cypress sales representative for availability of these parts.

Document Number: 38-05611 Rev. \*F



# **Package Diagram**

## Figure 9. 32-pin SOJ (400 Mils) V32.4 (Molded SOJ V33) Package Outline, 51-85033

32 Lead (400 MIL) Molded SOJ V33



51-85033 \*E



# **Acronyms**

| Acronym | Description                             |  |  |
|---------|-----------------------------------------|--|--|
| CMOS    | complementary metal oxide semiconductor |  |  |
| CE      | chip enable                             |  |  |
| I/O     | input/output                            |  |  |
| OE      | output enable                           |  |  |
| SOJ     | small outline J-lead                    |  |  |
| SRAM    | static random access memory             |  |  |
| TTL     | transistor-transistor logic             |  |  |
| WE      | write enable                            |  |  |

## **Document Conventions**

## **Units of Measure**

| Symbol | Unit of Measure |  |  |  |
|--------|-----------------|--|--|--|
| °C     | degree Celsius  |  |  |  |
| MHz    | megahertz       |  |  |  |
| μΑ     | microampere     |  |  |  |
| μs     | microsecond     |  |  |  |
| mA     | milliampere     |  |  |  |
| ns     | nanosecond      |  |  |  |
| %      | percent         |  |  |  |
| pF     | picofarad       |  |  |  |
| V      | volt            |  |  |  |
| W      | watt            |  |  |  |



# **Document History Page**

| Document<br>Document | ocument Title: CY7C1046DV33, 4-Mbit (1 M × 4) Static RAM<br>ocument Number: 38-05611 |            |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|----------------------|--------------------------------------------------------------------------------------|------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Rev.                 | ECN No.                                                                              | Issue Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| **                   | 307613                                                                               | See ECN    | RKF                | New data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| *A                   | 397134                                                                               | See ECN    | RXU                | Changed from Advance to Preliminary Changed address of Cypress Semiconductor Corporation on Page# 1 from "3901 North First Street" to "198 Champion Court" Removed -15 Speed bin Corrected DC voltage limits in maximum ratings section from $-0.5$ to $-0.3$ V and $V_{\rm CC}$ + 0.5 V to $V_{\rm CC}$ + 0.3 V Redefined $I_{\rm CC}$ values for Com'l and Ind'l temperature ranges $I_{\rm CC}$ (Com'l): Changed from 100, 80 and 70 mA to 90, 80 and 75 mA for 8, 10 and 12 ns speed bins respectively $I_{\rm CC}$ (Ind'l): Changed from 80 and 70 mA to 90 and 85 mA for 10 and 12 ns speed bins respectively Removed footnote on rise time and added footnote on Operation Recovery Time ( $I_{\rm CC}$ ) Corrected Typo in Truth Table from ( $I/O_0$ - $I/O_7$ ) to ( $I/O_0$ to $I/O_3$ ) Changed part names from V33 to V32 in the Ordering Information Table Removed L-Version Added Lead-Free Product Information Shaded Ordering Information Table |  |  |  |
| *B                   | 459072                                                                               | See ECN    | NXR                | Converted from Preliminary to Final Removed -8 and -12 speed bins Removed Commercial Operating Range product information Removed the PIn Definition table Changed the Capacitance value of input pins and I/O pins from 6 pF to 8 pF Updated the Thermal Resistance table Updated footnote #7 on High-Z parameter measurement Added footnote #11 Replaced Package Name column with Package Diagram in the Ordering Information table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| *C                   | 3059211                                                                              | 10/14/2010 | PRAS               | Added Ordering Code Definitions. Updated Package Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| *D                   | 3100106                                                                              | 12/02/2010 | PRAS               | Added Acronyms and Units of Measure. Minor edits and updated in new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| *E                   | 3432847                                                                              | 11/08/2011 | TAVA               | Updated Features. Updated Functional Description. Updated DC Electrical Characteristics. Updated Switching Waveforms. Updated Package Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| *F                   | 4574311                                                                              | 11/19/2014 | TAVA               | Added related documentation hyperlink in page 1. Updated Figure 9 in Package Diagram (spec 51-85033 *D to *E).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |



### Sales, Solutions, and Legal Information

### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

### **Products**

Automotive cypre
Clocks & Buffers
Interface cy
Lighting & Power Control cypre

Memory
Optical & Image Sensing
PSoC
Touch Sensing
USB Controllers
Wireless/RF

cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc

cypress.com/go/plc cypress.com/go/memory cypress.com/go/image cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2005-2014. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.