



# 32-Mbit (2M x 16) Static RAM

### **Features**

■ Very high speed: 70 ns

■ Wide voltage range: 1.7V – 2.2V

■ Ultra low active power

☐ Typical active current: 2 mA at f = 1 MHz☐ Typical active current: 12 mA at f = f<sub>MAX</sub>

■ Ultra low standby power

■ Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$ , and  $\overline{OE}$  features

■ Automatic power down when deselected

■ CMOS for optimum speed and power

■ Offered in 48-ball VFBGA package

## **Functional Description**

The CY62177DV20 is a high performance CMOS static RAM organized as 2M words by 16 bits. This device features advanced circuit design to provide ultra low active current. This is ideal for providing More Battery Life™ (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power down feature that reduces power consumption

by 99% when addresses are not toggling. The device can also be put into standby mode when deselected ( $\overline{CE}_1$  HIGH or  $\overline{CE}_2$  LOW or both BHE and BLE are HIGH). The input and output pins ( $\overline{IO}_0$  through  $\overline{IO}_{15}$ ) are placed in a high impedance state when: the device is deselected ( $\overline{CE}_1$ HIGH or  $\overline{CE}_2$  LOW); outputs are disabled ( $\overline{OE}$  HIGH); both Byte High Enable and Byte Low Enable are disabled ( $\overline{BHE}$ , BLE HIGH); when a write operation is in progress ( $\overline{CE}_1$  LOW,  $\overline{CE}_2$  HIGH and  $\overline{WE}$  LOW).

To write to the device, take Chip Enables  $(\overline{CE}_1 \text{ LOW})$  and  $CE_2 \text{ HIGH}$ ) and Write Enable  $(\overline{WE})$  input LOW. If Byte Low Enable  $(\overline{BLE})$  is LOW, then data from IO pins  $(IO_0 \text{ through } IO_7)$  is written into the location specified on the address pins  $(A_0 \text{ through } A_{20})$ . If Byte High Enable  $(\overline{BHE})$  is LOW, then data from IO pins  $(IO_8 \text{ through } IO_{15})$  is written into the location specified on the address pins  $(A_0 \text{ through } A_{20})$ .

To read from the device, take Chip Enables ( $\overline{\text{CE}}_1$  LOW and CE<sub>2</sub> HIGH) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins appears on IO<sub>0</sub> to IO<sub>7</sub>. If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory appears on IO<sub>8</sub> to IO<sub>15</sub>. See the Truth Table on page 9 for a complete description of read and write modes.

For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines.





# **Pin Configuration**

Figure 1. 48-Ball VFBGA (8 x 9.5 x 1.2 mm) Top View [1]



## **Product Portfolio**

|               | Voc Range (V) |                           |     |               |                                |     | Power Di                  | ssipation |                                 |     |
|---------------|---------------|---------------------------|-----|---------------|--------------------------------|-----|---------------------------|-----------|---------------------------------|-----|
| Product       |               |                           |     | Speed<br>(ns) | Operating I <sub>CC</sub> (mA) |     |                           |           | Standby I (A)                   |     |
|               |               |                           |     | , ,           | f = 1 MHz                      |     | f = f <sub>max</sub>      |           | - Standby I <sub>SB2</sub> (μA) |     |
|               | Min           | <b>Typ</b> <sup>[2]</sup> | Max |               | <b>Typ</b> <sup>[2]</sup>      | Max | <b>Typ</b> <sup>[2]</sup> | Max       | <b>Typ</b> <sup>[2]</sup>       | Max |
| CY62177DV20LL | 1.7           | 1.8                       | 2.2 | 70            | 2                              | 4   | 12                        | 25        | 5                               | 50  |

DNU pins must be connected to V<sub>SS</sub> or left open.
 Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25°C.



## **Maximum Ratings**

Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested.

Storage Temperature ......-65°C to + 150°C

Ambient Temperature with

Power Applied ...... –55°C to + 125°C

Supply Voltage to Ground

Potential ......-0.2V to V<sub>CC(max)</sub> + 0.2V

DC Voltage Applied to Outputs in High Z  $\rm State^{[3,~4]}$ .....-0.2V to  $\rm V_{CC(max)}$  + 0.2V

| DC Input Voltage <sup>[3, 4]</sup>                 | $-0.2V \text{ toV}_{CC(max)} + 0.2V$ |
|----------------------------------------------------|--------------------------------------|
| Output Current into Outputs (LOW)                  | 20 mA                                |
| Static Discharge Voltage(MIL-STD-883, Method 3015) | >2001V                               |
| Latch up Current                                   | >200 mA                              |

## **Operating Range**

| Device        | Range      | Ambient<br>Temperature | <b>V</b> <sub>CC</sub> <sup>[5]</sup> |  |
|---------------|------------|------------------------|---------------------------------------|--|
| CY62177DV20LL | Industrial | –40°C to +85°C         | 1.7V to 2.2V                          |  |

### **Electrical Characteristics**

Over the Operating Range

| Parameter        | Decarinties                                      | Test Conditions                                                                                                                                                                                                                                                                                   |                                        |      | 70 ns                     |                        |      |  |
|------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|---------------------------|------------------------|------|--|
| Parameter        | Description                                      |                                                                                                                                                                                                                                                                                                   |                                        |      | <b>Typ</b> <sup>[2]</sup> | Max                    | Unit |  |
| V <sub>OH</sub>  | Output HIGH Voltage                              | I <sub>OH</sub> = -0.1 mA                                                                                                                                                                                                                                                                         |                                        | 1.4  |                           |                        | V    |  |
| V <sub>OL</sub>  | Output LOW Voltage                               | I <sub>OL</sub> = 0.1 mA                                                                                                                                                                                                                                                                          |                                        |      |                           | 0.2                    | V    |  |
| V <sub>IH</sub>  | Input HIGH Voltage                               | $V_{CC} = 1.7V \text{ to } 2.2V$                                                                                                                                                                                                                                                                  |                                        | 1.4  |                           | V <sub>CC</sub> + 0.2V | V    |  |
| V <sub>IL</sub>  | Input LOW Voltage                                | $V_{CC} = 1.7V \text{ to } 2.2V$                                                                                                                                                                                                                                                                  |                                        | -0.2 |                           | 0.4                    | V    |  |
| I <sub>IX</sub>  | Input Leakage Current                            | $GND \le V_1 \le V_{CC}$                                                                                                                                                                                                                                                                          |                                        | -1   |                           | +1                     | μА   |  |
| I <sub>OZ</sub>  | Output Leakage Current                           | GND ≤ V <sub>O</sub> ≤ V <sub>CC</sub> , Output Disabled                                                                                                                                                                                                                                          |                                        | -1   |                           | +1                     | μА   |  |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply                 | $f = f_{\text{max}} = 1/t_{\text{RC}}$                                                                                                                                                                                                                                                            | $V_{CC} = V_{CC(max)}$                 |      | 12                        | 25                     | mA   |  |
|                  | Current                                          | f = 1 MHz                                                                                                                                                                                                                                                                                         | I <sub>OUT</sub> = 0 mA<br>CMOS levels |      | 2                         | 4                      | mA   |  |
| I <sub>SB1</sub> | Automatic CE Power Down<br>Current – CMOS Inputs | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{V or C}$ $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{V, V}_{\text{IN}}$ $\text{f} = \text{f}_{\text{max}}(\text{Address and E})$ $\text{f} = 0 \ (\overline{\text{OE}}, \overline{\text{WE}}, \overline{\text{BHE}})$ |                                        | 5    | 100                       | μА                     |      |  |
| I <sub>SB2</sub> | Automatic CE Power Down Current – CMOS Inputs    |                                                                                                                                                                                                                                                                                                   |                                        |      | 5                         | 50                     | μА   |  |

### Capacitance

Tested initially and after any design or process changes that may affect these parameters.

| Parameter        | Description        | Test Conditions                                    | Max | Unit |
|------------------|--------------------|----------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25$ °C, $f = 1$ MHz, $V_{CC} = V_{CC(typ)}$ | 12  | pF   |
| C <sub>OUT</sub> | Output Capacitance |                                                    | 12  | pF   |

- 3.  $V_{IL}(min) = -2.0V$  for pulse durations less than 20 ns.
- V<sub>IH</sub>(max) = V<sub>CC</sub> + 0.75V for pulse durations less than 20 ns.
   Full Device AC operation is based on a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 100 μs wait time after V<sub>CC</sub> stabilization.



### **Thermal Resistance**

Tested initially and after any design or process changes that may affect these parameters.

| Parameter     | Description                              | Test Conditions                                                           | VFBGA | Unit |
|---------------|------------------------------------------|---------------------------------------------------------------------------|-------|------|
| $\Theta_{JA}$ | Thermal Resistance (Junction to Ambient) | Still air, soldered on a 3 × 4.5 inch,<br>two-layer printed circuit board | 55    | °C/W |
| ΘJC           | Thermal Resistance (Junction to Case)    |                                                                           | 16    | °C/W |

### **AC Test Loads and Waveforms**





Equivalent to: THÉVENIN EQUIVALENT



| Parameters      | 1.8V  | Unit |  |  |
|-----------------|-------|------|--|--|
| R1              | 13500 | Ω    |  |  |
| R2              | 10800 | Ω    |  |  |
| R <sub>TH</sub> | 6000  | Ω    |  |  |
| V <sub>TH</sub> | 0.80  | V    |  |  |

## **Data Retention Characteristics**

Over the Operating Range

| Parameter                       | Description                             | Conditions                                                                                                                   | Min             | <b>Typ</b> <sup>[2]</sup> | Max | Unit |
|---------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------|-----|------|
| $V_{DR}$                        | V <sub>CC</sub> for Data Retention      |                                                                                                                              | 1.0             |                           |     | V    |
| I <sub>CCDR</sub>               |                                         | $V_{CC} = 1.0V, \overline{CE}_1 \ge V_{CC} - 0.2V, CE_2 \le 0.2V,$<br>$V_{IN} \ge V_{CC} - 0.2V \text{ or } V_{IN} \le 0.2V$ |                 |                           | 25  | μА   |
| t <sub>CDR</sub> <sup>[6]</sup> | Chip Deselect to Data<br>Retention Time |                                                                                                                              | 0               |                           |     | ns   |
| t <sub>R</sub> <sup>[7]</sup>   | Operation Recovery Time                 |                                                                                                                              | t <sub>RC</sub> |                           |     | ns   |

## **Data Retention Waveform**



- 6. Tested initially and after any design or process changes that may affect these parameters.
   7. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC</sub>(min) > 100 μs or stable at V<sub>CC</sub>(min) > 100 μs.
   8. BHE.BLE is the AND of both BHE and BLE. Deselect the chip by either disabling the chip enable signals or by disabling both BHE and BLE.



## **Switching Characteristics**

Over the Operating Range [9]

| _                          | 2                                                                          | 70       | ns |      |  |
|----------------------------|----------------------------------------------------------------------------|----------|----|------|--|
| Parameter                  | Description                                                                | Min Max  |    | Unit |  |
| Read Cycle                 |                                                                            | <u> </u> | •  |      |  |
| t <sub>RC</sub>            | Read Cycle Time                                                            | 70       |    | ns   |  |
| t <sub>AA</sub>            | Address to Data Valid                                                      |          | 70 | ns   |  |
| t <sub>OHA</sub>           | Data Hold from Address Change                                              | 10       |    | ns   |  |
| t <sub>ACE</sub>           | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Data Valid                 |          | 70 | ns   |  |
| t <sub>DOE</sub>           | OE LOW to Data Valid                                                       |          | 35 | ns   |  |
| t <sub>LZOE</sub>          | OE LOW to Low-Z <sup>[10]</sup>                                            | 5        |    | ns   |  |
| t <sub>HZOE</sub>          | OE HIGH to High-Z <sup>[10, 11]</sup>                                      |          | 25 | ns   |  |
| t <sub>LZCE</sub>          | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Low-Z <sup>[10]</sup>      | 10       |    | ns   |  |
| t <sub>HZCE</sub>          | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to High-Z <sup>[10, 11]</sup> |          | 25 | ns   |  |
| t <sub>PU</sub>            | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Power Up                   | 0        |    | ns   |  |
| t <sub>PD</sub>            | CE <sub>1</sub> HIGH and CE <sub>2</sub> LOW to Power Down                 |          | 70 | ns   |  |
| t <sub>DBE</sub>           | BLE/BHE LOW to Data Valid                                                  |          | 70 | ns   |  |
| t <sub>LZBE</sub>          | BLE/BHE LOW to Low-Z <sup>[10]</sup>                                       | 5        |    | ns   |  |
| t <sub>HZBE</sub>          | BLE/BHE HIGH to High-Z <sup>[10, 11]</sup>                                 |          | 25 | ns   |  |
| Write Cycle <sup>[12</sup> | 2]                                                                         |          |    |      |  |
| t <sub>WC</sub>            | Write Cycle Time                                                           | 70       |    | ns   |  |
| t <sub>SCE</sub>           | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to Write End                  | 60       |    | ns   |  |
| t <sub>AW</sub>            | Address Setup to Write End                                                 | 60       |    | ns   |  |
| t <sub>HA</sub>            | Address Hold from Write End                                                | 0        |    | ns   |  |
| t <sub>SA</sub>            | Address Setup to Write Start                                               | 0        |    | ns   |  |
| t <sub>PWE</sub>           | WE Pulse Width                                                             | 45       |    | ns   |  |
| t <sub>BW</sub>            | BLE/BHE LOW to Write End                                                   | 60       |    | ns   |  |
| t <sub>SD</sub>            | Data Setup to Write End                                                    | 30       |    | ns   |  |
| t <sub>HD</sub>            | Data Hold from Write End                                                   | 0        |    | ns   |  |
| t <sub>HZWE</sub>          | WE LOW to High-Z <sup>[10, 11]</sup>                                       |          | 25 | ns   |  |
| t <sub>LZWE</sub>          | WE HIGH to Low-Z <sup>[10]</sup>                                           | 10       |    | ns   |  |

Test conditions are based on signal transition time of 2 ns or less, timing reference levels of V<sub>CC(typ)</sub>/2, input pulse levels of 0 to V<sub>CC(typ)</sub>, and output loading of the specified I<sub>OL</sub>.
 At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZBE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device.
 t<sub>HZOE</sub>, t<sub>HZCE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> transitions are measured when the <u>output enters</u> a <u>high impedance state</u>.
 The internal memory write time is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing must be referenced to the edge of the signal that terminates the write.



# **Switching Waveforms**

Figure 2 shows address transition controlled read cycle waveforms.<sup>[13, 14]</sup>

Figure 2. Read Cycle No. 1



Figure 3 shows  $\overline{\text{OE}}$  controlled read cycle waveforms.<sup>[14, 15]</sup>

Figure 3. Read Cycle No. 2



<sup>13.</sup> The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}_1 = V_{IL}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$  or both =  $V_{IL}$ , and  $CE_2 = V_{IH}$ .

<sup>14.</sup> WE is HIGH for read cycle.

15. Address valid before or similar to CE<sub>1</sub>, BHE, BLE transition LOW and CE<sub>2</sub> transition HIGH.



# Switching Waveforms (continued)

Figure 4 shows  $\overline{\text{WE}}$  controlled write cycle waveforms.[12, 16, 17]

Figure 4. Write Cycle No. 1



Notes

16. Data IO is high impedance if  $\overline{OE} = V_{IH}$ .

17. If  $\overline{CE}_1$  goes HIGH and  $CE_2$  goes LOW simultaneously with  $\overline{WE} = V_{IH}$ , the output remains in a high impedance state.

18. During this period the IOs are in output state. Do not apply input signals.



# Switching Waveforms (continued)

Figure 5 shows  $\overline{\text{CE}}_1$  or  $\text{CE}_2$  controlled write cycle waveforms. $^{[12,\ 16,\ 17]}$ 

Figure 5. Write Cycle No. 2



Figure 6 shows WE controlled, OE LOW write cycle waveforms.<sup>[17]</sup>

Figure 6. Write Cycle No. 3





# Switching Waveforms (continued)

Figure 7 shows BHE/BLE controlled, OE LOW write cycle waveforms.<sup>[17]</sup>

Figure 7. Write Cycle No. 4



## **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | BHE | BLE | Inputs/Outputs                                                                               | Mode                  | Power                      |
|-----------------|-----------------|----|----|-----|-----|----------------------------------------------------------------------------------------------|-----------------------|----------------------------|
| Н               | Х               | Х  | Х  | Х   | Х   | High Z                                                                                       | Deselect / Power Down | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Χ  | Х   | Χ   | High Z                                                                                       | Deselect / Power Down | Standby (I <sub>SB</sub> ) |
| Х               | Х               | Х  | Χ  | Н   | Н   | High Z                                                                                       | Deselect / Power Down | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н  | Ш  | L   | Ш   | Data Out (IO <sub>0</sub> –IO <sub>15</sub> )                                                | Read                  | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | Н   | L   | Data Out (IO <sub>0</sub> –IO <sub>7</sub> );<br>High Z (IO <sub>8</sub> –IO <sub>15</sub> ) | Read                  | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | L  | L   | Н   | High Z (IO <sub>0</sub> –IO <sub>7</sub> );<br>Data Out (IO <sub>8</sub> –IO <sub>15</sub> ) | Read                  | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Η  | L   | Ι   | High Z                                                                                       | Output Disabled       | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Η  | Н   | Ш   | High Z                                                                                       | Output Disabled       | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Η  | L   | Ш   | High Z                                                                                       | Output Disabled       | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Χ  | L   | Ш   | Data In (IO <sub>0</sub> –IO <sub>15</sub> )                                                 | Write                 | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | Н   | L   | Data In (IO <sub>0</sub> –IO <sub>7</sub> );<br>High Z (IO <sub>8</sub> –IO <sub>15</sub> )  | Write                 | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | L   | Н   | High Z (IO <sub>0</sub> –IO <sub>7</sub> );<br>Data In (IO <sub>8</sub> –IO <sub>15</sub> )  | Write                 | Active (I <sub>CC</sub> )  |



# **Ordering Information**

| Speed<br>(ns) | Ordering Code       | Package<br>Diagram | Package Type                       | Operating Range |
|---------------|---------------------|--------------------|------------------------------------|-----------------|
| 70            | CY62177DV20LL-70BAI | 51-85191           | 48-ball VFBGA (8.0 x 9.5 x 1.2 mm) | Industrial      |

# **Package Diagram**

Figure 8. 48-Ball VFBGA (8.0 x 9.5 x 1.2 mm)





51-85191-\*\*



## **Document History Page**

|      | Document Title: CY62177DV20 MoBL2™ 32-Mbit (2M x 16) Static RAM Document Number: 001-44018 |            |                    |                       |  |  |  |  |
|------|--------------------------------------------------------------------------------------------|------------|--------------------|-----------------------|--|--|--|--|
| REV. | ECN NO.                                                                                    | Issue Date | Orig. of<br>Change | Description of Change |  |  |  |  |
| **   | 1910928                                                                                    | See ECN    | VKN/AESA           | New Data Sheet        |  |  |  |  |

© Cypress Semiconductor Corporation, 2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 001-44018 Rev. \*\*

Revised January 08, 2008

Page 11 of 11

MoBL is a registered trademark and More Battery Life is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders.