# 256K x 16 Static RAM #### **Features** - High Speed - -55 ns and 70 ns availability - Low voltage range: - 1.65V-1.95V - Pin Compatible with CY62146BV18 - · Ultra-low active power - Typical Active Current: 0.5 mA @ f = 1 MHz - Typical Active Current: 2 mA @ f = f<sub>max</sub> (70 ns speed) - · Low standby power - Easy memory expansion with CE and OE features - · Automatic power-down when deselected - · CMOS for optimum speed/power #### **Functional Description** The CY62146CV18 is a high-performance CMOS static RAM organized as 256K words by 16 bits. These devices feature advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life™ (MoBL™) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption by 99% when addresses are not toggling. The device can also be put into standby mode when deselected ( $\overline{\text{CE}}$ HIGH). The input/output pins (I/O<sub>0</sub> through I/O<sub>15</sub>) are placed in a high-impedance state when deselected ( $\overline{\text{CE}}$ HIGH), outputs are disabled ( $\overline{\text{OE}}$ HIGH), $\overline{\text{BHE}}$ and $\overline{\text{BLE}}$ are disabled ( $\overline{\text{BHE}}$ , $\overline{\text{BLE}}$ HIGH), or during a write operation ( $\overline{\text{CE}}$ LOW, and $\overline{\text{WE}}$ LOW). Writing to the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$ through I/O $_7$ ), is written into the location specified on the address pins (A $_0$ through A $_{16}$ ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O $_8$ through I/O $_{15}$ ) is written into the location specified on the address pins (A $_0$ through A $_{17}$ ). Reading from the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins will appear on I/O $_0$ to I/O $_7$ . If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory will appear on I/O $_8$ to I/O $_{15}$ . See the truth table at the back of this data sheet for a complete description of read and write modes. The CY62146CV18 is available in a 48-Ball FBGA package. ## Pin Configurations<sup>[1, 2]</sup> #### **FBGA** #### **Top View** 1 2 5 ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied......–55°C to +125°C Supply Voltage to Ground Potential ..... -0.5V to +2.4V DC Voltage Applied to Outputs in High-Z State $^{[2]}$ ......-0.5V to $\rm V_{CC}$ + 0.5V DC Input Voltage<sup>[2]</sup>.....-0.5V to V<sub>CC</sub> + 0.5V | Output Current into Outputs (LOW) | 20 mA | |--------------------------------------------------------|----------| | Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V | | Latch-up Current | > 200 mA | ## **Operating Range** | Device | Range | Ambient<br>Temperature | V <sub>CC</sub> | |-------------|------------|------------------------|-------------------| | CY62146CV18 | Industrial | -40°C to +85°C | 1.65V to<br>1.95V | #### **Product Portfolio** | | | | | | Power Dissipation (Indus | | | | ıstrial) | | |-------------|-----------------------|--------------------------------------|-----------------------|-------|--------------------------|-----------------------|---------------------|------|-----------------------------|-------| | | | V <sub>CC</sub> Range | | | Operati | ng (I <sub>CC</sub> ) | | | | | | | | | | | f = 1 | MHz | f = f | max | Standby (I <sub>SB2</sub> ) | | | Product | V <sub>CC(min.)</sub> | V <sub>CC(typ.)</sub> <sup>[4]</sup> | V <sub>CC(max.)</sub> | Speed | Typ. <sup>[4]</sup> | Max. | Typ. <sup>[4]</sup> | Max. | Typ. <sup>[4]</sup> | Max. | | CY62146CV18 | 1.65V | 1.80V | 1.95V | 55ns | 0.5 mA | 3 mA | 2.5 mA | 7 mA | 1 μΑ | 10 μΑ | | | | | | 70ns | 0.5 mA | 3 mA | 2 mA | 6 mA | | | #### Notes: - NC pins are not connected to the die. E3 (DNU) can be left as NC or $V_{SS}$ to ensure proper application. $V_{IL(min.)} = -2.0V$ for pulse durations less than 20 ns. - 4. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25°C. ## **Electrical Characteristics** Over the Operating Range | | | | | | ′62146CV<br>loBL2™-{ | | CY621<br>MoBL | 46CV18<br>2 <sup>TM</sup> -70 | | | |------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|----------------------|------------------------|---------------|-------------------------------|------------------------|------| | Param-<br>eter | Description | Test Cond | litions | Min. | Тур. <sup>[4]</sup> | Max | Min. | Тур. <sup>[4]</sup> | Max. | Unit | | V <sub>OH</sub> | Output HIGH Voltage | $I_{OH} = -0.1 \text{ mA}$ | $V_{CC} = 1.65V$ | 1.4 | | | 1.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 0.1 mA | $V_{CC} = 1.65V$ | | | 0.2 | | | 0.2 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 1.4 | | V <sub>CC</sub> + 0.2V | 1.4 | | V <sub>CC</sub> + 0.2V | V | | V <sub>IL</sub> | Input LOW Voltage | | | | | 0.4 | -0.2 | | 0.4 | V | | I <sub>IX</sub> | Input Load Current | $GND \le V_1 \le V_{CC}$ | | -1 | | +1 | -1 | | +1 | μΑ | | l <sub>OZ</sub> | Output Leakage<br>Current | $\begin{array}{l} \text{GND} \leq \text{V}_{\text{O}} \leq \text{V}_{\text{CC}}, \\ \text{Disabled} \end{array}$ | Output | -1 | | +1 | -1 | | +1 | μА | | | V <sub>CC</sub> Operating Supply | $f = f_{MAX} = 1/t_{RC}$ | $V_{CC} = 1.95V$ | | 2.5 | 7 | | 2 | 6 | mA | | I <sub>CC</sub> | Current | f = 1 MHz | I <sub>OUT</sub> = 0 mA<br>CMOS levels | | 0.5 | 3 | | 0.5 | 3 | mA | | I <sub>SB1</sub> | Automatic CE<br>Power-down<br>Current— CMOS<br>Inputs | CE ≥ V <sub>CC</sub> - 0.2V,<br>V <sub>IN</sub> ≥ V <sub>CC</sub> - 0.2V, V <sub>IN</sub> ≤ 0.2V<br>f = f <sub>MAX</sub> (Address and Data Only),<br>f = 0 (OE, WE, BHE, and BLE) | | | 1 | 10 | | 1 | 10 | μΑ | | I <sub>SB2</sub> | Automatic CE<br>Power-down<br>Current— CMOS<br>Inputs | $\overline{\text{CE}} \ge \text{V}_{\text{CC}} - 0.2\text{V}$ $\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2\text{V}$ of $\text{f} = 0$ , $\text{V}_{\text{CC}} = 1.95\text{V}$ | or V <sub>IN</sub> ≤ 0.2V, | | | | | | | | # Capacitance<sup>[5]</sup> | Parameter | Description Test Conditions | | Max. | Unit | |------------------|-----------------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ.)}$ | 10 | pF | ## **Thermal Resistance** | Description | Test Conditions | Symbol | BGA | Unit | |---------------------------------------------------------|---------------------------------------------------------------------------|---------------|-----|------| | Thermal Resistance (Junction to Ambient) <sup>[5]</sup> | Still Air, soldered on a 4.25 x 1.125 inch, 4-layer printed circuit board | $\Theta_{JA}$ | 55 | °C/W | | Thermal Resistance (Junction to Case) <sup>[5]</sup> | | ΘJC | 16 | °C/W | #### Note 5. Tested initially and after any design or process changes that may affect these parameters. Document #: 38-05010 Rev. \*C Page 3 of 12 ## **AC Test Loads and Waveforms** | Parameters | 1.8V | UNIT | |-----------------|-------|-------| | R1 | 13500 | Ohms | | R2 | 10800 | Ohms | | R <sub>TH</sub> | 6000 | Ohms | | V <sub>TH</sub> | 0.80 | Volts | ### Data Retention Characteristics (Over the Operating Range) | Parameter | Description | Conditions | Min. | Typ. <sup>[4]</sup> | Max. | Unit | |---------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------|-----------------|---------------------|------|------| | $V_{DR}$ | V <sub>CC</sub> for Data Retention | | 1.0 | | 1.95 | V | | I <sub>CCDR</sub> | Data Retention Current | $V_{CC}$ = 1.0V<br>$CE \ge V_{CC} - 0.2V$ ,<br>$V_{IN} \ge V_{CC} - 0.2V$ or $V_{IN} \le 0.2V$ | | 1 | 8 | μА | | t <sub>CDR</sub> <sup>[5]</sup> | Chip Deselect to Data<br>Retention Time | | 0 | | | ns | | t <sub>R</sub> <sup>[6]</sup> | Operation Recovery Time | | t <sub>RC</sub> | | | ns | #### **Data Retention Waveform** #### Note: 6. Full device operation requires linear $V_{CC}$ ramp from $V_{DR}$ to $V_{CC(min)} \ge 100~\mu s$ or stable at $V_{CC(min)} \ge 100~\mu s$ . Document #: 38-05010 Rev. \*C # Switching Characteristics Over the Operating Range $\ ^{[7]}$ | | | 55 | ns | 70 | ns | | |-----------------------------|--------------------------------------------|----------------------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Unit | | Read Cycle | , | · | | | | | | t <sub>RC</sub> | Read Cycle Time | 55 | | 70 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 55 | | 70 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 10 | | 10 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 55 | | 70 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 25 | | 35 | ns | | t <sub>LZOE</sub> | OE LOW to Low-Z <sup>[8]</sup> | 5 | | 5 | | ns | | t <sub>HZOE</sub> | OE HIGH to High-Z <sup>[8, 9]</sup> | | 20 | | 25 | ns | | t <sub>LZCE</sub> | CE LOW to Low-Z <sup>[8]</sup> | 5 | | 10 | | ns | | t <sub>HZCE</sub> | CE HIGH to High-Z <sup>[8, 9]</sup> | | 20 | | 25 | ns | | t <sub>PU</sub> | CE LOW to Power-up | CE LOW to Power-up 0 | | | | ns | | t <sub>PD</sub> | CE HIGH to Power-down | | 55 | | 70 | ns | | t <sub>DBE</sub> | BHE / BLE LOW to Data Valid | | 30 | | 45 | ns | | t <sub>LZBE</sub> | BHE / BLE LOW to Low-Z <sup>[8]</sup> | 5 | | 5 | | ns | | t <sub>HZBE</sub> | BHE / BLE HIGH to High-Z <sup>[8, 9]</sup> | | 20 | | 25 | ns | | Write Cycle <sup>[10]</sup> | , | · | | | | | | t <sub>WC</sub> | Write Cycle Time | 55 | | 70 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 40 | | 60 | | ns | | t <sub>AW</sub> | Address Set-up to Write End | 40 | | 60 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Set-up to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 40 | | 50 | | ns | | t <sub>BW</sub> | BHE / BLE Pulse Width | 40 | | 60 | | ns | | t <sub>SD</sub> | Data Set-up to Write End | 25 | | 30 | | ns | | $t_{HD}$ | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>HZWE</sub> | WE LOW to High-Z <sup>[8, 9]</sup> | | 15 | | 25 | ns | | t <sub>LZWE</sub> | WE HIGH to Low-Z <sup>[9]</sup> | 5 10 | | | | ns | #### Notes: Document #: 38-05010 Rev. \*C Page 5 of 12 <sup>7.</sup> Test conditions assume signal transition time of 3ns or less, timing reference levels of $V_{CC(typ)}/2$ , input pulse levels of 0 to $V_{CC(typ)}$ , and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance 8. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZCE</sub>, t<sub>HZBE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> for any given device. 9. t<sub>HZCE</sub>, t<sub>HZBE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedance state. 10. The internal write time of the memory is defined by the overlap of WE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input set-up and hold timing should be referenced to the edge of the signal that terminates ### **Switching Waveforms** # Read Cycle No. 1 (Address Transition Controlled) $^{[11,\ 12]}$ # Read Cycle No. 2 (OE Controlled)<sup>[12, 13]</sup> #### Notes: - Device is continuously selected. OE, CE = V<sub>IL</sub>, BHE and/or BLE = V<sub>IL</sub>. WE is HIGH for read cycle. Address valid prior to or coincident with CE, BHE, BLE, transition LOW. # Switching Waveforms (continued) # Write Cycle No. 1(WE Controlled) [10, 14, 15] # Write Cycle No. 2 (CE Controlled)[10, 14, 15] #### Notes: - 14. Data I/O is high-impedance if OE = V<sub>IH</sub>. 15. If CE goes HIGH simultaneously with WE HIGH, the output remains in a high-impedance state. 16. During this period, the I/Os are in output state and input signals should not be applied. # Switching Waveforms (continued) # Write Cycle No. 3 (WE Controlled, OE LOW) [15] # Write Cycle No. 4 (BHE/BLE Controlled, OE LOW)[15] **Typical DC and AC Characteristics** (Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at $V_{CC} = V_{CC \ Typ}$ , $T_A = 25^{\circ}C$ .) ### **Truth Table** | CE | WE | OE | BHE | BLE | Inputs/Outputs | Mode | Power | |----|----|----|-----|-----|--------------------------------------------------------------------------------------------------|---------------------|----------------------------| | Н | Х | Х | Х | X | High-Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | L | Н | L | L | L | Data Out (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Н | L | Data Out (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High-Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | L | Η | Data Out (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High-Z | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Н | Η | High-Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Χ | High-Z | Output Disabled | Active (I <sub>CC</sub> ) | | L | L | Х | L | L | Data In (I/O <sub>0</sub> -I/O <sub>15</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | L | X | Н | L | Data In (I/O <sub>0</sub> –I/O <sub>7</sub> );<br>I/O <sub>8</sub> –I/O <sub>15</sub> in High-Z | Write | Active (I <sub>CC</sub> ) | | L | L | Х | L | Н | Data In (I/O <sub>8</sub> –I/O <sub>15</sub> );<br>I/O <sub>0</sub> –I/O <sub>7</sub> in High-Z | Write | Active (I <sub>CC</sub> ) | | L | L | Χ | Н | Н | High-Z | Output Disabled | Active (I <sub>CC</sub> ) | ### **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|---------------------|-----------------|-------------------------------------------------|--------------------| | 70 | CY62146CV18LL-70BAI | BA48B | 48-Ball Fine Pitch BGA (7 mm x 8.5 mm x 1.2 mm) | Industrial | | | CY62146CV18LL-70BVI | BV48A | 48-Ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) | | | 55 | CY62146CV18LL-55BAI | BA48B | 48-Ball Fine Pitch BGA (7 mm x 8.5 mm x 1.2 mm) | | | | CY62146CV18LL-55BVI | BV48A | 48-Ball Fine Pitch BGA (6 mm x 8 mm x 1 mm) | | ## **Package Diagrams** ## 48-Ball (7.00 mm x 8.5 mm x 1.2 mm) Thin BGA BA48B <u>Tibl≯ VIEW</u> Document #: 38-05010 Rev. \*C Page 10 of 12 ### Package Diagrams (continued) #### 48-Lead VFBGA (6 x 8 x 1 mm) BV48A MoBL is a registered trademark, and MoBL2 and More Battery Life are trademarks, of Cypress Semiconductor. All product and company names mentioned in this document are the trademarks of their respective holders. | | Document Title: CY62146CV18 MoBL2™ MoBL2 256K x 16 SRAM<br>Document Number: 38-05010 | | | | | | | | | | | |------|--------------------------------------------------------------------------------------|------------|--------------------|-------------------------------------------------|--|--|--|--|--|--|--| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | | | | | | | | ** | 106039 | 05/08/01 | HRT/MGN | Created Preliminary Data Sheet | | | | | | | | | *A | 107702 | 06/15/01 | MGN | Delete Datasheet. Not offering this device. | | | | | | | | | *B | 111468 | 11/02/01 | MGN | Reactivating datasheet. Die Rev. from R5 to R7. | | | | | | | | | *C | 115863 | 09/03/02 | DPM | From Preliminary to Final. Added BV package | | | | | | | | Document #: 38-05010 Rev. \*C