

CY26580

# PacketClock<sup>™</sup> Network Applications Clock

### Features

- Integrated phase-locked loop (PLL)
- Low-jitter, high-accuracy outputs
- 3.3V operation

### Benefits

- Internal PLL with precision operation
- Meets critical timing requirements in complex system designs
- Enables application compatibility

### Table 1. Frequency Table

| Part Number | Outputs | Input Frequency         | Output Frequencies  |
|-------------|---------|-------------------------|---------------------|
| CY26580-1   | 2       | 125MHz or 25-MHz driven | 100 MHz, 133.33 MHz |



### Table 2. Input Select Options

| SEL_25 | SEL_CLK | Input Type | Input Frequency | CLK1      | CLK2 | Unit |
|--------|---------|------------|-----------------|-----------|------|------|
| Х      | 0       |            | D               | o not use |      |      |
| 0      | 1       | Driven     | 125             | 133.33    | 100  | MHz  |
| 1      | 1       | Driven     | 25              | 133.33    | 100  | MHz  |

198 Champion Court

•

San Jose, CA 95134-1709 • 408-943-2600 Revised May 22, 2008



# **Pin Configuration**

### Figure 1. CY26580 20-pin SSOP (QSOP)



### Table 3. Pin Definition

| Pin Name        | Pin Number | Pin Description                                                                  |
|-----------------|------------|----------------------------------------------------------------------------------|
| NC              | 1          | No Connect                                                                       |
| NC              | 2          | No Connect                                                                       |
| CLK             | 3          | Reference Input                                                                  |
| V <sub>DD</sub> | 4          | Voltage Supply                                                                   |
| NC              | 5          | No Connect                                                                       |
| GND             | 6          | Ground                                                                           |
| NC              | 7          | No Connect                                                                       |
| NC              | 8          | No Connect                                                                       |
| NC              | 9          | No Connect                                                                       |
| 133 MHz         | 10         | 133.33-MHz Clock Output                                                          |
| SEL_25          | 11         | Reference Frequency Select Input; 0 = 125 MHz, 1 = 25 MHz, weak internal pull up |
| NC              | 12         | No Connect                                                                       |
| NC              | 13         | No Connect                                                                       |
| GND             | 14         | Ground                                                                           |
| NC              | 15         | No Connect                                                                       |
| V <sub>DD</sub> | 16         | Voltage Supply                                                                   |
| 100 MHz         | 17         | 100-MHz Clock Output                                                             |
| NC              | 18         | No Connect                                                                       |
| SEL_CLK         | 19         | Reference Select Input; Set to 1 = Driven, weak internal pull up                 |
| NC              | 20         | No Connect                                                                       |



## Absolute Maximum Conditions<sup>[1]</sup>

| Supply Voltage (V <sub>DD</sub> )0.5 to +7.0V        |
|------------------------------------------------------|
| DC Input Voltage–0.5V to $V_{DD}$ +0.5               |
| Storage Temperature (Non-condensing) –55°C to +125°C |

| Junction Temperature40°C to +125      | 5°C |
|---------------------------------------|-----|
| Data Retention at Tj = 125°C> 10 ye   | ars |
| Package Power Dissipation 350 n       | nW  |
| ESD (Human Body Model) MIL-STD-883200 | 0V  |

# **Recommended Operating Conditions**

| Parameter                | Description                     | Min  | Тур.    | Max  | Unit |
|--------------------------|---------------------------------|------|---------|------|------|
| V <sub>DD</sub>          | Supply Voltage                  | 3.14 | 3.3     | 3.47 | V    |
| T <sub>A</sub> , I-grade | Ambient Temperature, Industrial | -40  | -       | 85   | °C   |
| C <sub>LOAD</sub>        | Max. Load Capacitance           | _    | -       | 15   | pF   |
| f <sub>REF</sub>         | Reference Frequency             | _    | 125, 25 | _    | MHz  |

# **DC Electrical Specifications**

| Parameter <sup>[2]</sup> | Description                | Conditions                                       | Min | Тур. | Max | Unit            |
|--------------------------|----------------------------|--------------------------------------------------|-----|------|-----|-----------------|
| I <sub>ОН</sub>          | Output High Current        | $V_{OH} = V_{DD} - 0.5, V_{DD} = 3.3V$           | 12  | 24   | -   | mA              |
| I <sub>OL</sub>          | Output Low Current         | V <sub>OL</sub> = 0.5, V <sub>DD</sub> = 3.3V    | 12  | 24   | -   | mA              |
| I <sub>IH</sub>          | Input High Current         | $V_{IH} = V_{DD}$                                | -   | 5    | 10  | μA              |
| IIL                      | Input Low Current          | $V_{IL} = 0V$                                    | -   | -    | 50  | μA              |
| V <sub>IH</sub>          | Input High Voltage         | CMOS levels, 70% of V <sub>DD</sub>              | 0.7 | -    | -   | V <sub>DD</sub> |
| V <sub>IL</sub>          | Input Low Voltage          | CMOS levels, 30% of V <sub>DD</sub>              | -   | -    | 0.3 | V <sub>DD</sub> |
| I <sub>DD</sub>          | Supply Current             | V <sub>DD</sub> Current, no load                 | -   | 35   | 50  | mA              |
| R <sub>UP</sub>          | Pull up resistor on Inputs | $V_{DD}$ = 3.14 to 3.47V, measured $V_{IN}$ = 0V | -   | 100  | 150 | kΩ              |

# **AC Electrical Specifications**

| Parameter <sup>[2]</sup> | Description       | Conditions                                                                                       | Min | Тур. | Max | Unit |
|--------------------------|-------------------|--------------------------------------------------------------------------------------------------|-----|------|-----|------|
| F <sub>error</sub>       | Frequency Error   | All clocks                                                                                       |     |      | 0   | ppm  |
| DC                       | Output Duty Cycle | Duty Cycle is defined in Figure 3, 50% of $V_{DD}$                                               | 45  | 50   | 55  | %    |
| ER                       | Rising Edge Rate  | Output Clock Edge Rate, Measured from 20% to 80% of $V_{DD}$ , $C_{LOAD}$ = 15 pF. See Figure 4. | 0.8 | 1.4  | 2   | V/ns |
| EF                       | Falling Edge Rate | Output Clock Edge Rate, Measured from 80% to 20% of $V_{DD}$ , $C_{LOAD}$ = 15 pF. See Figure 4. | 0.8 | 1.4  | 2   | V/ns |
| t <sub>9</sub>           | Clock Jitter      | CLK1, CLK2 Peak-Peak period jitter                                                               | -   | 100  | -   | ps   |
| t <sub>10</sub>          | PLL Lock Time     |                                                                                                  | -   | -    | 3   | ms   |

Figure 2. Test and Measurement Setup



#### Notes

- Above which the useful life may be impaired. For user guidelines, not tested.
  Guaranteed by characterization, not 100% tested.



## **Voltage and Timing Definitions**



Figure 4. ER = (0.6 x  $V_{DD}$ ) /t3, EF = (0.6 x  $V_{DD}$ ) /t4



## **Ordering Information**

| Ordering Code <sup>[3]</sup> | Package Type                       | Temperature Range | Operating Voltage |
|------------------------------|------------------------------------|-------------------|-------------------|
| CY26580OI-2 <sup>[4]</sup>   | 20-pin SSOP (QSOP)                 | Industrial        | 3.3V              |
| CY26580OI-2T <sup>[4]</sup>  | 20-pin SSOP (QSOP) – Tape and Reel | Industrial        | 3.3V              |
| CY26580KOI-2                 | 20-pin SSOP (QSOP)                 | Industrial        | 3.3V              |
| CY26580KOI-2T                | 20-pin SSOP (QSOP) – Tape and Reel | Industrial        | 3.3V              |
| Pb-Free                      | · ·                                |                   |                   |
| CY26580KQXI-2                | 20-pin SSOP (QSOP)                 | Industrial        | 3.3V              |
| CY26580KQXI-2T               | 20-pin SSOP (QSOP) – Tape and Reel | Industrial        | 3.3V              |

#### Notes

Part numbers ending in -1 and -1T have been replaced by part numbers ending in -2 and -2T. Specifications for -1, -1T, -2 and -2T part numbers are identical.
 Not recommended for new designs.



# Package Drawing and Dimensions







### **Document History Page**

|      | Document Title: CY26580 PacketClock™ Network Applications Clock<br>Document #: 38-07536 Rev. *C |                    |                    |                                                                                                                                                                                                                                                                                                                                                               |  |  |
|------|-------------------------------------------------------------------------------------------------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| REV. | ECN NO.                                                                                         | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                         |  |  |
| **   | 127357                                                                                          | 06/17/03           | RGL                | New Data Sheet                                                                                                                                                                                                                                                                                                                                                |  |  |
| *A   | 128564                                                                                          | 09/12/03           | IJA                | Change pin 1 to NC and pin 3 to CLK                                                                                                                                                                                                                                                                                                                           |  |  |
| *В   | 216828                                                                                          | See ECN            | RGL                | Removed Preliminary                                                                                                                                                                                                                                                                                                                                           |  |  |
| *C   | 2442066                                                                                         | See ECN            |                    | Updated template. Added Note "Not recommended for new designs." Added<br>Note explaining "-1" and "-2" part numbers.<br>Removed part numbers CY26580OI-1 and CY26580OI-1T.<br>Added part number CY26580OI–2T, CY26580KOI–2, CY26580KOI–2T,<br>CY26580KQXI–2, and CY26580KQXI–2T in ordering information table.<br>Updated figure caption for package drawing. |  |  |

### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales.

| psoc.cypress.com     |
|----------------------|
| clocks.cypress.com   |
| wireless.cypress.com |
| memory.cypress.com   |
| image.cypress.com    |
|                      |

### **PSoC Solutions**

| General                                   | psoc.cypress.com/solutions                                                              |
|-------------------------------------------|-----------------------------------------------------------------------------------------|
| Low Power/Low Voltage                     | psoc.cypress.com/low-power                                                              |
| Precision Analog                          | psoc.cypress.com/precision-analog                                                       |
| LCD Drive                                 | psoc.cypress.com/lcd-drive                                                              |
| CAN 2.0b                                  | psoc.cypress.com/can                                                                    |
| USB                                       | psoc.cypress.com/usb                                                                    |
| Precision Analog<br>LCD Drive<br>CAN 2.0b | psoc.cypress.com/precision-analog<br>psoc.cypress.com/lcd-drive<br>psoc.cypress.com/can |

© Cypress Semiconductor Corporation, 2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction of failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document #: 38-07536 Rev. \*C

#### Revised May 22, 2008

Page 6 of 6

PacketClock is a trademark of Cypress Semiconductor. All product and company names mentioned in this document may be the trademarks of their respective holders. All products and company names mentioned in this document may be the trademarks of their respective holders.