# CME8000



# 1 Short Description

The CME8000 is a BiCMOS integrated straight through receiver with build in very high sensitivity and a pre-decoding of the time signal transmitted from WWVB, DCF77, JJY, MSF and HBG. The receiver is prepared for multi-mode reception by using an integrated logic. Integrated functions as stand by mode, integrated antenna switching, integrated crystal switching and a hold mode function offer features for universal applications.

The power down mode increases the battery lifetime significantly and makes the device ideal for all kinds of radio controlled time pieces.

#### 2 Features

- Low power consumption (<100μA)</li>
- Very high sensitivity (0.4μV)
- o Build in pulse decoding for different protocols
- Switchable for 3 different frequencies
- High selectivity by using crystal filter
- o Power down mode
- o Only a few external components necessary
- o AGC hold mode
- o Wide frequency range (40 ... 120 kHz)
- Low power applications (1.2 .. 5.0 V)

- Automatic protocol recognition
- o Pre-decoded protocol information
- o Fast data transfer to CPU (100ms)
- o Use of the CPU clock (32768Hz)
- o Improved noise resistance
- Integrated AGC adaptation
   Two built-in low impedance antenna switches (40 Ohm/3V)
- o True Bit strength indication

## **Benefits**

- o Extended Battery operating time
- Decoding of the signal extremely simplified
- o Simplified micro controller software
- Simplified multi frequency handling
- o Easy world time piece design
- o Automatic country recognition
- o True signal quality information



| SPEC No. | Revision | State    | C-MAX printed | Version | Page    |
|----------|----------|----------|---------------|---------|---------|
| CME8000  | B.11     | 11.03.05 | 14.03.2005    | English | 1 of 21 |

# 3 Ordering Information

| Extended Type Number | Package | Remarks                |
|----------------------|---------|------------------------|
| CME8000-DDT          | no      | die in trays           |
| CME8000-TL*          | yes     | SSO28                  |
| CME8000-TLQ*         | Yes     | SSO28 Taped and reeled |

<sup>\*</sup>The packaged version of CME8000 is prepared for lead-free soldering. Soldering parameters are tbd.

# 4 Absolute Maximum Ratings

| Parameters                                      | Symbol               | Value       | Unit |
|-------------------------------------------------|----------------------|-------------|------|
| Supply voltage                                  | VCC                  | 5.5         | V    |
| Ambient temperature range 1.2 – 2.49V           | T <sub>amb</sub>     | -20 to +75  | °C   |
| Ambient temperature range 2.5 – 5.5V            | T <sub>amb</sub>     | -40 to +85  | °C   |
| Storage temperature range                       | R <sub>stg</sub>     | -55 to +150 | °C   |
| Junction temperature                            | T <sub>i</sub>       | 125         | °C   |
| Electrostatic handling (MIL Standard 883 D HMB) | +/- V <sub>ESD</sub> | 4           | kV   |
| Electrostatic handling (MIL MM )                | +/- V <sub>ESD</sub> | 400         | V    |

# 5 PAD Coordinates

The CME8000 is available as die for "chip-on-board" mounting and in SSO28 package.

DIE size: 2,73mm x 2,5mm

PAD size: contact window 84µm / 84µm

Thickness: 300µm±10µm

| Symbol | Function                   | x-axis (µm) | y-axis (µm) | Pad # (dice) | Pin # (SSO28*) |
|--------|----------------------------|-------------|-------------|--------------|----------------|
| ANT2   | Antenna switch 2           | 924.0       | 2243.6      | 1            | 1              |
| IN2    | Input antenna              | 582.4       | 2243.6      | 2            | 2              |
| IN1    | Input antenna              | 395.3       | 2243.6      | 3            | 3              |
| ANT1   | Antenna switch 1           | 156.5       | 2101.4      | 4            | 4              |
| VCC    | Supply voltage analog part | 156.5       | 1908.1      | 5            | 5              |
| QHOUT  | Crystal 3 output           | 156.5       | 1715.3      | 6            | 6              |
| QMOUT  | Crystal 2 output           | 156.5       | 1519.2      | 7            | 7              |
| QLOUT  | Crystal 1 output           | 156.5       | 1322.0      | 8            | 8              |
| GND    | Ground analog part         | 153.8       | 1161.6      | 9            | 9              |
| QIN    | Crystal input              | 156.5       | 881.3       | 10           | 10             |
| DEM    | Capacity for peak-detector | 505.2       | 172.4       | 11           | 12             |
| PK     | Capacity for AGC           | 767.0       | 172.4       | 12           | 13             |
| TEST   | Test I/O                   | 1547.2      | 181.6       | 13           | 14             |
| PON    | Power on                   | 1711.3      | 181.6       | 14           | 16             |
| HLD    | AGC hold                   | 1959.5      | 181.6       | 15           | 17             |
| GNDL   | Ground logic part          | 2319.8      | 174.5       | 16           | 18             |
| BSI 2  | Bit strength indicator 2   | 2518.1      | 355.0       | 17           | 19             |
| BSI 1  | Bit strength indicator 1   | 2518.1      | 805.6       | 18           | 20             |
| DT     | Data send clock            | 2517.8      | 1070.3      | 19           | 21             |
| Data   | Data output                | 2517.8      | 1468.7      | 20           | 22             |
| DR     | Data ready in register     | 2518.1      | 1919.2      | 21           | 23             |
| Clock  | Input 1024 / 4096Hz        | 2517.5      | 2185.9      | 22           | 24             |
| SS2    | Transmitter select 2       | 2332.0      | 2243.7      | 23           | 25             |
| SS1    | Transmitter select 1       | 1950.1      | 2243.7      | 24           | 26             |
| VL     | Supply voltage logic part  | 1574.9      | 2241.9      | 25           | 27             |
| CLKSEL | Clock select               | 1287.4      | 2243.7      | 26           | 28             |

| SPEC No. | Revision | State    | C-MAX printed | Version | Page    |
|----------|----------|----------|---------------|---------|---------|
| CME8000  | B.11     | 11.03.05 | 14.03.2005    | English | 2 of 21 |

# 6. Pad Layout

# **Pin Layout SSO28**



Figure 2. Pad layout



Figure 3. Pin layout SSO28

## **IN1, IN2**

A ferrite antenna is connected between IN1 and IN2. For high sensitivity, the Q factor of the antenna circuit should be as high as possible. Please note that a high Q factor requires temperature compensation of the resonant frequency in most cases. We recommend a Q factor between 40 and 150, depending on the application. An optimal signal-to-noise ratio will be achieved by a resonator resistance of 40 kOhm to 100 kOhm.

### ANT1, ANT2

To realize a reception at different frequencies with one antenna, it is possible to connect additional capacitors between the inputs. An internal MOS-switch is activated when a 60kHz protocol is activated. A second internal switch is activated choosing the JJY40 protocol (see table page 9).

The capacitors have to be connected between ANT2 and IN1 for adjusting the 60kHz frequency, and between ANT1 and IN2 to adjust the frequency to 40kHz. Note in this case both switches are active.

In applications with supply voltages below 2.5V the impedance of the switches is probably too high for a good Q-factor.

In applications with less than 3 frequencies leave the unused pins open



# **QHOUT, QMOUT, QLOUT**

In order to achieve a high selectivity, a crystal is connected between the Pins QOUT and QIN. It is used with the serial resonant frequency according to the time-code transmitter and acts as a serial resonator. Up to 3 crystals could be connected from QLOUT, QMOUT and QHOUT to the common input QIN. The outputs will be automatically selected by the pin SS1 and SS2 (see table). Only one of the outputs is active. Note that the output QLOUT is active if JJY40 is selected. QMOUT is active if a 60kHz protocol is selected, and QHOUT is only active for DCF or HBG.

In applications with less than 3 different frequencies, leave the unused output pins open. The given parallel capacitor of the filter crystal (about 1.4 pF) is internally compensated so that the bandwidth of the filter is about 10 Hz. The impedance of QIN is high. Parasitic loads have to be avoided.





 SPEC No.
 Revision
 State
 C-MAX printed
 Version
 Page

 CME8000
 B.11
 11.03.05
 14.03.2005
 English
 4 of 21

#### **DEM**

Demodulator output. To ensure the function, an external capacitor has to be connected at this output.



# PΚ

Peak detector output. An external capacitor has to be connected to ensure the function of the peak detector. The value of the capacitance influences the AGC regulation time.



# NOTE: Automatic adjustment of PK and DEM timing

To realize a good regulation timings of the demodulator and the peak detector the charge and discharge currents for the capacitors at DEM and PK have different values for the different protocols. This is automatically switched internally by choosing the protocol with SS1 and SS2.

# VCC, GND, VL, GNDL

 $V_{\text{CC}}$  and GND are the supply voltage inputs for the analog part.  $V_{\text{L}}$  and GNDL are the supply voltage inputs for the digital part. The positive supplies have to be connected externally, and also the ground pins.

To power down the circuitry it is recommended to use the PON input and not to switch the power supply. Switching the power supply results in a long power up waiting time.



Figure 9.

# CLOCK, DT, PON, HLD

These pins are high impedant MOS-inputs and require MOS-levels for operating

#### **CLOCK**

To run the IC it is necessary to apply the clock chosen by CLKSEL.

All the timings given referred to this clock cycles. In power down mode a clocking is not necessary.

#### HLD

AGC hold mode: HLD high ( $V_{HLD} = V_{CC}$ ) sets AGC HLD off, HLD low ( $V_{HLD} = 0$ ) or open sets AGC HLD on, that is it holds for a short time the AGC voltage. This can be used to prevent the AGC from peak voltages, created by e.g. a stepper motor.

Additional, there will be internal hold function generated, especially during read-out of data.

#### **PON**

PON must be either connected to  $V_{CC}$  or GND. If PON is connected to GND, the receiver will be activated. The set-up time is typically 0.5 s after applying GND at this pin. If PON is connected to  $V_{CC}$ , the receiver will switch to power-down mode. A power down period of min. 2msec is necessary after switching on the power supply and before switching to another protocol.

## BSI1, BSI2, DATA, DR

These 4 pin are MOS-outputs, which deliver MOS-level.





# SS1, SS2, CLKSEL

#### **SS1, SS2**

5 different protocols and 2 test modes are selected by this 2 tri-state input pins (see table). The selection is done in the first 20msec after the power down period. Then the selected protocol is internally stored and active until the next power down.

### **CLKSEL**

The IC can be clocked by 2 different frequencies. A clock 4096Hz (32768Hz / 8) is expected if CLKSEL is connected to VCC. CLKSEL open or connected to GND needs a clock frequency of 1024Hz (32768Hz / 32). The selection is done in the first 20msec after the power down period. Then the selected frequency is fix until the next power down.



# 7 Electrical Characteristics

 $V_{CC}$  = 3V, input signal frequency 77.5 kHz +/- 5 Hz; carrier voltage 100% reduction to 25% for  $t_{MOD}$  = 200ms;

t<sub>amb</sub> = 25°C, max./min. limits are at +25...C ambient temperature, unless otherwise specified.

| Parameter                                                                                        | Test condition /<br>Pin                                        | Symbol           | Min.                 | Тур. | Max.                 | Unit   | **       |
|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------|----------------------|------|----------------------|--------|----------|
| Supply voltage range (V <sub>L</sub> , V <sub>CC</sub><br>No different supply voltages allowed!) |                                                                | V <sub>cc</sub>  | 1.2                  |      | 5.0                  | V      |          |
| Supply current                                                                                   |                                                                | I <sub>CC</sub>  |                      | 90   | <120                 | μΑ     |          |
| Set-up time after V <sub>CC</sub> ON*                                                            | $V_{CC} = 3V$                                                  | t                |                      | 1.5  |                      | s      |          |
| Reception frequency range                                                                        |                                                                | Fin              | 40                   |      | 120                  | kHz    |          |
| Minimum input voltage                                                                            | IN1, IN2                                                       | $V_{in}$         |                      | 0.5  | 8.0                  | μV     |          |
| Maximum input voltage                                                                            | IN1, IN2                                                       | V <sub>in</sub>  | 30                   | 50   |                      | mV     |          |
| Setup time after PON for receiver part*                                                          |                                                                | t                |                      | 1.5  |                      | S      |          |
| Power-ON control; PON                                                                            | N Pad/Pin PON                                                  |                  |                      |      |                      |        |          |
| Quiescent current receiver OFF                                                                   | V <sub>PON</sub> =V <sub>CC</sub> , Pad/Pin<br>V <sub>CC</sub> | I <sub>CC0</sub> |                      | 0.03 | 0.05                 | μA     |          |
| Set-up time after PON*                                                                           |                                                                | t                |                      | 0.5  | 2                    | S      |          |
| Logical Part (digital inputs: PON, HL                                                            | D, DT, Clock)                                                  |                  |                      |      |                      |        |          |
| Pins PON, HLD, DT, Clock                                                                         | Low level<br>High level                                        |                  | 0.85 V <sub>L</sub>  |      | 0.15 V <sub>L</sub>  | V<br>V |          |
| Input leakage current                                                                            | $0 < V_i < V_L$                                                |                  | -1                   |      | 1                    | μΑ     |          |
| Logical Part<br>(digital outputs: DR, Data, BSI1, BSI2)                                          |                                                                |                  |                      |      |                      |        |          |
| Pins DR, Data, BSI1, BSI2                                                                        |                                                                |                  |                      |      |                      |        |          |
| Output low                                                                                       | lol = 10μA                                                     |                  |                      |      | 0.1 x V <sub>L</sub> | V      |          |
| Output High                                                                                      | Ioh = -10μA                                                    |                  | 0.9 x V <sub>L</sub> |      |                      | V      |          |
| * During analog test mode at pin TES                                                             | <u>+</u>                                                       | 1                | 1                    |      | <u>I</u>             | 1      | <u> </u> |

Page SPEC No. Revision State C-MAX printed Version CME8000 B.11 11.03.05 14.03.2005 **English** 8 of 21

<sup>\*</sup> During analog test mode at pin TEST

\*\*) Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

| Parameter                                                                                                                            | Test condition /<br>Pin                                                                | Symbol | Min. | Тур. | Max.            | Unit               | **     |  |
|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------|------|------|-----------------|--------------------|--------|--|
| Logical Part<br>(tristate inputs: SS1, SS2, clksel)<br>Active only during the first 16 clock cycles (1024Hz) after<br>Power-on-Reset |                                                                                        |        |      |      |                 |                    |        |  |
| Pins SS1, SS2, clksel                                                                                                                | Low level (R to GND)<br>High level (R to V <sub>L</sub> )<br>Open (leakage<br>current) |        |      |      | 20<br>20<br>100 | kOhm<br>kOhm<br>nA | A<br>A |  |
| Input leakage current after detection                                                                                                | $0 < V_i < V_L$                                                                        |        | -1   |      | +1              | μA                 | Α      |  |
| Antenna switch (Pins                                                                                                                 | Antenna switch (Pins ANT1, ANT2)                                                       |        |      |      |                 |                    |        |  |
| Resistance to IN                                                                                                                     | Switch on (SS1 = open)                                                                 |        | 1M   |      |                 | Ohm                | A      |  |
| Resistance to IN                                                                                                                     | Switch off (SS1 = SS2 = not open)                                                      |        |      | 30   | 50              | Ohm                | Α      |  |

<sup>\*\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

# 8 Logical function of SS1 (pin25), SS2 (pin 26)

| SS1 | SS2  | Mode        | Protocol | Crystal | ANT2 | ANT1 | Checked protocols | Data out* |
|-----|------|-------------|----------|---------|------|------|-------------------|-----------|
| L   | L    | normal      | JJY40    | QL      | On   | On   | JJY               | 100       |
| L   | Н    | Normal      | WWVB     | QM      | On   | Off  | WWVB              | 110       |
|     |      |             |          |         |      |      | JJY               | 100       |
|     |      |             |          |         |      |      | MSF               | 111       |
| Н   | L    | normal      | JJY60    | QM      | On   | Off  | JJY               | 001       |
| Н   | Н    | normal      | MSF      | QM      | On   | Off  | MSF               | 111       |
| 0   | L    | normal      | DCF77    | QH      | Off  | Off  | DCF77             | 101       |
| 0   | Н    | normal      | DCF77    | QH      | Off  | Off  | DCF77             | 101       |
| 0   | 0    | Not allowed |          |         |      |      |                   |           |
|     |      |             |          |         |      |      |                   |           |
|     | =    |             |          |         |      |      |                   |           |
| 0   | open |             |          |         |      |      |                   |           |

<sup>\*</sup>Protocol identifier bits 1-3 (refer to "data out timing table")

After connecting power supply or/and after choosing a different country, PON (Reset mode) has to be performed.

| SPEC No. | Revision | State    | C-MAX printed | Version | Page    |
|----------|----------|----------|---------------|---------|---------|
| CME8000  | B.11     | 11.03.05 | 14.03.2005    | English | 9 of 21 |

# **Protocol recognition**

To get a fast information of the received protocol, after every power on the received signal will be compared with the chosen protocol. The bit stream is checked for pulses with characteristically pulse duration. To start a new protocol recognition it is necessary to reset via PON.

Three bits are output on Data\_Out pin when the protocol is detected. Output on Data\_Out pin is specified in the table "Logical function of SS1, SS2" (page 9).

WWVB is designed such that when S1, S2 selected WWVB, CME8000 scans automatically in parallel the 3 possibilities in JJY, WWVB and MSF. Once protocol identified is not WWVB, user should switch to its correct protocol setting and confirm once again on the correct setting in 60kHz.

#### 10 **Bit Strength Indicator**

Refresh rate: Information will be refreshed every second Output as binary digital output on BSI1 (pin20) and BSI2 (pin19)

| BSI1 | BSI2 | Level |                                                           |
|------|------|-------|-----------------------------------------------------------|
|      |      |       |                                                           |
| 1    | 1    | 3     | Near 100% correct bits                                    |
|      |      |       |                                                           |
|      |      |       |                                                           |
| 0    | 1    | 2     | Some bit error, but still decodable                       |
|      |      |       | ,                                                         |
|      |      |       | More bit errors, can try to decode, incorrect information |
| 1    | 0    | 1     | possible                                                  |
| '    | Ŭ    | '     | Poddibio                                                  |
| 0    | 0    | 0     | Decoding impossible                                       |

# Bit strength indication

The pins BSI2 and BSI1 are the output pins for the bit strength indication with 4 levels. The bit strength indication is only influenced by the quality of the received bit and not of the field strength.

The bit strength indication starts after every power on at 0. So the outputs will be updated every second.

# 11 Time Diagram for normal read out (only at end-of-minute)



### Time diagram for protocol-identified read out (any time other than end-of minute)



Note: CONTROL BIT = 1 stands for data bits to be followed behind, continue clocking data\_out for 60 more data bits

= 0 stands for no data bits to be followed, no need to continue clocking data\_out

Timing test condition: clock frequency = 1024Hz

max. input CLOCK frequency: 1025Hz min. input CLOCK frequency: 1023Hz

Wake up time before DT: 1ms

12 "Data Ready" Flag and Framestart is active based on the following criteria for the different protocols :



# **Behaviour of the Hardware Logic**

DCF77 Signal: at minimum 1µV input voltage all 60 bit of the signal are decoded without failure and the frame marker (no modulation at bit 60) is recognized also. A pulse of ~200ms is recognized as binary 1 and a pulse of ~100ms is recognized as a binary 0. After the reception of a complete string, including the frame marker, all bit are stored in the equivalent place in the shift register (bit 1 in cell1, bit 60 in cell 60)

WWVB Signal: at minimum  $1\mu V$  input voltage all 60 bit of the signal are decoded without failure and the frame marker and the position markers (800ms) are recognized also. A pulse of ~500ms is recognized as a binary 1 and a pulse of ~200ms is recognized as a binary 0. After reception of a complete string, including the frame marker, all bit are stored in the equivalent place in the shift register (bit 1 in cell1, bit 60 in cell 60).

MSF Signal: at minimum  $1\mu V$  input voltage all 60 bit of the signal are decoded without failure and the frame marker (500ms) is recognized also. A pulse of ~200ms is recognized as a binary 1 and a pulse of ~100ms is recognized as a binary 0. After reception of a complete string, including the frame marker, all bit are stored in the equivalent place in the shift register (bit 1 in cell 1, bit 60 in cell 60)

The bits 53 - 58 (parity checks bits) have a special treatment, a pulse of ~300msec is recognized as a binary 1 and a pulse of ~200msec as a binary 0.

JJY Signal: At minimum 1 $\mu$ V input voltage all 60 bit of the signal are decoded without failure and the frame marker and the position markers (200ms) are recognized also. A pulse of ~500ms is recognized as binary 1 and a pulse of ~800ms is recognized as a binary 0. After reception of a complete string, including the frame marker, all bit are stored in the equivalent place in the shift register (bit 1 in cell 1, bit 60 in cell 60).

Every unused bit will be stored with the same condition as the normal bits of this protocol (e.g. for MSF ~100msec is stored as a binary 0, and a ~200msec pulse as binary 1)

Unused bits are listed as follows:

MSF: 1- 16. 52:

WWVB: 4, 10, 11, 14, 20, 21, 24, 34-38, 40-44,54 JJY: 4, 10, 11, 14, 20, 21, 24, 34, 35, 53-58 DCF: no special treatment for unused bits

# **Storage of Position Markers and Frame start Bits**

These bits will be stored as a 1, if the pulse is about the expected length ( WWVB 800msec), otherwise a binary 0 is stored.

List of position markers, and frame start bits:

WWVB, JJY: 0, 9, 19, 29, 39, 49, 59

MSF: 0 DCF: 59

| SPEC No. | Revision | State    | C-MAX printed | Version | Page     |
|----------|----------|----------|---------------|---------|----------|
| CME8000  | B.11     | 11.03.05 | 14.03.2005    | English | 13 of 21 |

#### **Test modes**

In the analog test mode, which could be selected by SS1 and SS2 (see table "Logical function of SS1, SS2"), Pin TEST is connected internally to the output of the analog part. The signal TCO is now available for testing, and is internally still connected to the logic part.

In the digital Test mode the pin TEST is an input for the logic part. With a digital pattern the logic part can be tested. The internal connection TCO is open in the digital test mode.

# 13 Application Circuitry for 1 antenna solution (77.5 kHz)



# 14 Application Circuitry for multi frequency antenna use (3 frequencies: 40kHz, 60kHz, 77.5kHz)



# 15 Information on the German Transmitter (Customer is responsible to verify this information)



Figure 15.

| M =  | Minute marker (100ms)                                     | Z2 =    | DST (wintertime = 200ms, otherwise 100ms) |
|------|-----------------------------------------------------------|---------|-------------------------------------------|
| R =  | Second marker (200ms = transmission by reserve antenna)   | A2 =    | Announcement of leap second               |
| A1 = | Announcement of change-over to summer-time or vice versa) | S =     | Startbit of time code information         |
| Z1 = | DST (summertime = 200ms, otherwise 100ms)                 | P1-P3 = | Parity check bits                         |

# Modulation

The carrier amplitude is reduced to 25% at the beginning of each second for a period of 100 ms (binary zero) or 200 ms (binary one), except the 59<sup>th</sup> second.

# Time-Code Format (based on Information of Deutsche Bundespost)

The time-code format consists of 1-minute time frames. There is no modulation at the beginning of the 59<sup>th</sup> second to indicate the switch over to the

next 1-minute time frame. A time frame contains BCD-coded information of minutes, hours, calendar day, day of the week, month and year between the 20<sup>th</sup> second and 58<sup>th</sup> second of the time frame, including the start bit S (200 ms) and parity bits P1, P2 and P3. Furthermore, there are 5 additional bits R (transmission by reserve antenna), A1 (announcement of change-over to summer time), Z1 (during summer time 200 ms, otherwise 100 ms), Z2 (during winter time 200 ms, otherwise 100 ms) and A2 (announcement of leap second) transmitted between the 15<sup>th</sup> second and 19<sup>th</sup> second of the time frame.

| SPEC No. | Revision | State    | C-MAX printed | Version | Page     |
|----------|----------|----------|---------------|---------|----------|
| CME8000  | B.11     | 11.03.05 | 14.03.2005    | English | 15 of 21 |

# 16 Information on the Swiss Transmitter (Customer is responsible to verify this information)

Station: **HBG** Location: Prangins/Switzerland 46° 24'N. 06° 15'E Frequency: 75 kHz Geographical coordinates:

Transmitting power: 20 kW Time of transmission: permanent



Figure 15.

X = Minute marker L=

A= Announcement of change over to summer time or vice-versa Startbit of timecode information

E= DST (summertime = 200ms, otherwise 100ms) P1-P3= Partiy check bits

H= DST (wintertime = 200ms, otherwise 100ms)

# Modulation

The carrier amplitude is reduced to 25% at the beginning of each second for a period of 100 ms (binary zero) or 200 ms (binary one), except the 59<sup>th</sup> second.

#### Time-Code Format (based on Information Bundesamt für Metrologie Akkreditierung (METAS))

The time-code format consists of 1-minute time frames. There is no modulation at the beginning of the 59<sup>th</sup> second to indicate the switch over to the next 1-minute time frame. A time frame contains BCD-coded information of minutes, hours, calendar day, day of the week, month and year between the 20th second and 58th second of the time frame, including the start bit S (200 ms) and parity bits P1, P2 and P3. Furthermore, there are 5 additional bits R (transmission by reserve antenna), A (announcement of change-over to summer time), E (during summer time 200 ms, otherwise 100 ms), H (during winter time 200 ms, otherwise 100 ms) and L (announcement of leap second) transmitted between the 15th second and 19<sup>th</sup> second of the time frame.

Announcement of leap second

| SPEC No. | Revision | State    | C-MAX printed | Version | Page     |
|----------|----------|----------|---------------|---------|----------|
| CME8000  | B.11     | 11.03.05 | 14.03.2005    | English | 16 of 21 |

# 17 Information on the British Transmitter (Customer is responsible to verify this information)

Station: MSF Location: Rugby

Frequency: 60 kHz Geographical coordinates: 52° 22'N, 01° 11'W Transmitting power: 50 kW Time of transmission: permanent, except for quarterly and annual

outages



Figure 16.

#### Modulation

The carrier amplitude is switched off at the beginning of each second for a period of 100 ms (binary zero) or 200 ms (binary one).

#### **Time-Code Format**

The time-code format consists of 1-minute time frames. A time frame contains BCD coded information of year, month, calendar day, day of the week, hours and minutes. At the switch-over to the next time frame, the carrier amplitude is reduced for a period of 500 ms.

The presence of the fast code during the first 500 ms at the beginning of the minute is not guaranteed. The transmission rate is 100 bit/s and the code contains information of hour, minute, day and month.

| SPEC No. | Revision | State    | C-MAX printed | Version | Page     |
|----------|----------|----------|---------------|---------|----------|
| CME8000  | B.11     | 11.03.05 | 14.03.2005    | English | 17 of 21 |

# 18 Information on the US Transmitter

# (Customer is responsible to verify this information)

Station: **WWVB** Fort Collins/Colorado Location: 40° 40'N, 105° 03' W Frequency: 60 kHz Geographical coordinates:

Transmitting power: 50 kW Time of transmission: permanent





FRM = Frame Marker

Leap year indicator "1" = non leap year "0" = leap year
The bit is set to 1 during each leap year after January 1 but before February 29. It is set back to 0 on January 1 of the year following the leap year.

Leap se cond warning bit The bit is set to 1 near the start of the month in which a leap second is added. It is set to 0 immediately after the leap second insertion.

TCA = Time change announcement

DST = Daylight savings time bit

P0 - P5 = Position marker

#### Modulation

The carrier amplitude is reduced by 10 dB at the beginning of each second and is restored within 500 ms (binary one) or within 200 ms (binary zero) or within 800 ms (position-identifier marker or frame reference marker).

#### **Time-Code Format**

The time-code format consists of 1-minute time frames. A time frame contains BCD-coded information of minutes, hours, days and year. In addition, there are 6 position-identifier markers (P0 thru P5) and 1 frame-reference marker with reduced carrier amplitude of 800 ms duration

# 19 Information on the Japanese Transmitter(Customer is responsible to verify this information)

Station: Ohtakadoya-yama Location: Miyakoji Vil.,Fukushima Pref.

Frequency: 40 kHz Geographical coordinates: 37° 22'N, 140° 51'E

Transmitting power: 50 kW Time of transmission: permanent

Station: Hagane-yama Location: Fuji Vil., Saga Pref. Frequency: 60 kHz Geographical coordinates: 33° 28'N, 130° 11'E

Transmitting power: 50 kW Time of transmission: permanent





0.5 second: Binary one 0.8 second: Binary zero

0.2 second: Position identifier markers P0...P5

FRM = Frame marker LS1 = Leap second LS2 = Leap second

P0-P5 = Position identifier markers

Pa1+Pa2 = Parity bits

# Modulation

The carrier amplitude is 100% at the beginning of each second and is switched to 10% after 500 ms (binary one) or after 800 ms (binary zero) or after 200 ms for Position-identifier marker (P0...P5) and frame reference marker.

### **Time-Code Format**

The time-code format consists of 1-minute time frames. A time frame contains BCD-coded information of minutes, hours, days, weeks and year. In addition, there are 6 position-identifier markers (P0 through P5) with reduced carrier amplitude of 800 ms duration.

| SPEC No. | Revision | State    | C-MAX printed | Version | Page     |
|----------|----------|----------|---------------|---------|----------|
| CME8000  | B.11     | 11.03.05 | 14.03.2005    | English | 19 of 21 |

# 20 Package information



# Recommended Infrared/Convection Solder Reflow Profile (SMD packages)

| Condition                                      | Symbol          | Value   | Unit   |
|------------------------------------------------|-----------------|---------|--------|
| Maximum heating rate                           | $T_D$           | 1-3     | °C/sec |
| Peak temperature in preheat zone               | $T_PH$          | 100-140 | °C     |
| Duration of time above melting point of solder | t <sub>MP</sub> | Min 10  | sec    |
|                                                |                 | Max 130 |        |
| Peak reflow temperature                        | $T_{PEAK}$      | 220-225 | °C     |
| Maximum Cooling rate                           | $T_{PEAK}$      | 2-4     | °C/sec |

The parameters for lead free soldering have to be defined yet.

# 21 Ozone Depleting Substances Policy Statement

It is the policy of C-MAX to

- 1. Meet all present and future national and international statutory requirements.
- 2. Regularly and continuously improve the performance of our products, processes, distribution and operating systems with respect to their impact on the health and safety of our employees and the public, as well as their impact on the environment.

It is particular concern to control or eliminate releases of those substances into the atmosphere, which are known as ozone depleting substances (ODSs).

The Montreal Protocol (1987) and its London Amendments (1990) intend to severely restrict the use of ODSs and forbid their use within the next ten years. Various national and international initiatives are pressing for an earlier ban on these substances.

**C-MAX** has been able to use the policy of continuous improvements to eliminate the use of ODSs listed in following documents.

- Annex A,B and list of transitional substances of the Montreal Protocol and the London Amendments respectively
- 2. Class I and II ozone depleting substances in the Clean Air Act Amendments of 1990 by the Environmental Protection Agency (EPA) in the USA.
- 3. Council Decision 88/540/EEC and 91/690/EEC Annex A,B and C (transitional substances) respectively.

**C-MAX** can certify that our semiconductor CME8000 is not manufactured with ozone depleting substances and do not contain such substances.

#### **Disclaimer of Warranty**

Information furnished is believed to be accurate and reliable. However C-MAX assumes no responsibility,

neither for the consequences of use of such information nor for any infringement of patents or other rights of third parties, which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of C-Max. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. C-MAX products are not authorized for use as critical components in life support devices without express written approval of C-MAX.

## Note

It is not given warranty that the declared circuits, devices, facilities, components, assembly groups or treatments included herein are free from legal claims of third parties.

The declared data are serving only to description of product. They are not guaranteed properties as defined by law. The examples are given without obligation and cannot given rise to any liability.

Reprinting this data sheet - or parts of it - is only allowed with a license of the publisher.

C-MAX reserves the right to make changes on this specification without notice at any time.

C-MAX Europe GmbH C-MAX Technology Ltd

Aspergerstr. 39 Unit 1108, 11/F. Nan Fung Commercial Centre,

74078 Heilbronn 19, Lam Lok Street

Kowloon Bay, Kowloon H.K. Tel.: +852-2798-5182

Tel.: +49-7066-941000 Tel.: +852-2798-5182 Fax: +49-7066-941005 Fax: +852-2798-5379 e-mail: contact@c-max-europe.de e-mail: inquiry@c-max.com.hk

Data sheets can also be retrieved from our Internet homepage: <u>www.c-maxgroup.com</u>

CME8000-E.doc

| SPEC No. | Revision | State    | C-MAX printed | Version | Page     |
|----------|----------|----------|---------------|---------|----------|
| CME8000  | B.11     | 11.03.05 | 14.03.2005    | English | 21 of 21 |