# Microcomputer Components 16-Bit CMOS Single-Chip Microcontrollers C167CR-16RM | C167CR-<br>Revision | | | | | | |---------------------|-------------------------------------------------|-----------------------------------|--|--|--| | Previous | Releases: - | | | | | | Page | Subjects (compared to Data Sheet C167CR, 06.95) | | | | | | 21 | Incremental Interface Mode added. | Incremental Interface Mode added. | | | | | 22 | T3 capture trigger for CAPREL added. | | | | | | | | | | | | | | | | | | | Controller Area Network (CAN): License of Robert Bosch GmbH #### **Edition 12.96** # Published by Siemens AG, Bereich Halbleiter, Marketing-Kommunikation Balanstraße 73, D-81541 München. © Siemens AG 1996. All Rights Reserved. As far as patents or other rights of third parties are concerned, liability is only assumed for components per se, not for applications, processes and circuits implemented within components or assemblies. The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. For questions on technology, delivery and prices please contact the Offices of Siemens Aktiengesellschaft in Germany or the Siemens Companies and Representatives worldwide. Due to technical requirements components may contain dangerous substances. For information on the type in question please contact your nearest Siemens Office, Components Group. Siemens AG is an approved CECC manufacturer. # **SIEMENS** # C16x-Family of High-Performance CMOS 16-Bit Microcontrollers C167CR-16RM # Advance Information C167CR-16RM 16-Bit Microcontroller - High Performance 16-bit CPU with 4-Stage Pipeline - 100 ns Instruction Cycle Time at 20 MHz CPU Clock - 500 ns Multiplication (16 $\times$ 16 bit), 1 $\mu$ s Division (32 / 16 bit) - Enhanced Boolean Bit Manipulation Facilities - Additional Instructions to Support HLL and Operating Systems - Register-Based Design with Multiple Variable Register Banks - Single-Cycle Context Switching Support - Clock Generation via on-chip PLL or via direct clock input - Up to 16 MBytes Linear Address Space for Code and Data - 2 KBytes On-Chip Internal RAM (IRAM) - 2 KBytes On-Chip Extension RAM (XRAM) - 128 KBytes On-Chip ROM - Programmable External Bus Characteristics for Different Address Ranges - 8-Bit or 16-Bit External Data Bus - Multiplexed or Demultiplexed External Address/Data Buses - Five Programmable Chip-Select Signals - Hold- and Hold-Acknowledge Bus Arbitration Support - 1024 Bytes On-Chip Special Function Register Area - Idle and Power Down Modes - 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC) - 16-Priority-Level Interrupt System with 56 Sources, Sample-Rate down to 50 ns - 16-Channel 10-bit A/D Converter with 9.7μs Conversion Time - Two 16-Channel Capture/Compare Units - 4-Channel PWM Unit - Two Multi-Functional General Purpose Timer Units with 5 Timers - Two Serial Channels (Synchronous/Asynchronous and High-Speed-Synchronous) - On-Chip CAN Interface with 15 Message Objects (Full-CAN/Basic-CAN) - Programmable Watchdog Timer - Up to 111 General Purpose I/O Lines, partly with Selectable Input Thresholds and Hysteresis - Supported by a Wealth of Development Tools like C-Compilers, Macro-Assembler Packages, Emulators, Evaluation Boards, HLL-Debuggers, Simulators, Logic Analyzer Disassemblers, Programming Boards - On-Chip Bootstrap Loader - 144-Pin MQFP Package (EIAJ) This document describes the **SAB-C167CR-16RM** and the **SAK-C167CR-16RM**. For simplicity all versions are referred to by the term **C167CR-16RM** throughout this document. 1 12.96 #### Introduction The C167CR-16RM is a new derivative of the Siemens C16x Family of full featured single-chip CMOS microcontrollers. It combines high CPU performance (up to 10 million instructions per second) with high peripheral functionality and enhanced IO-capabilities. It also provides on-chip ROM, on-chip high-speed RAM and clock generation via PLL. Figure 1 Logic Symbol #### **Ordering Information** | Туре | Ordering Code | Package | Function | |-----------------|---------------|--------------|---------------------------------------------------------------------------------| | SAB-C167CR-16RM | Q67121-D | P-MQFP-144-1 | 16-bit microcontroller with<br>2 * 2 KByte RAM<br>Temperature range 0 to +70 °C | | SAF-C167CR-16RM | Q67121-D | P-MQFP-144-1 | 16-bit microcontroller with 2 * 2 KByte RAM Temperature range -40 to +85 ℃ | | SAK-C167CR-16RM | Q67121-D | P-MQFP-144-1 | 16-bit microcontroller with 2 * 2 KByte RAM Temperature range -40 to +125 ℃ | **Note:** The ordering codes (Q67121-D...) for the Mask-ROM versions are defined for each product after verification of the respective ROM code. #### **Pin Configuration** (top view) 3 Figure 2 ### **Pin Definitions and Functions** | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | |----------------|------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P6.0 –<br>P6.7 | 1 - 8 | I/O | Port 6 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 6 outputs can be configured as push/pull or open drain drivers. The following Port 6 pins also serve for alternate functions: | | | 1 | 0 | P6.0 CSO Chip Select 0 Output | | | 5<br>6<br>7<br>8 | <br>O<br>I<br>O<br>O | P6.4 CS4 Chip Select 4 Output P6.5 HOLD External Master Hold Request Input P6.6 HLDA Hold Acknowledge Output P6.7 BREQ Bus Request Output | | P8.0 –<br>P8.7 | 9 -<br>16 | I/O | Port 8 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 8 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 8 is selectable (TTL or special). The following Port 8 pins also serve for alternate functions: | | | 9 | I/O | P8.0 CC16IO CAPCOM2: CC16 CapIn/Comp.Out | | | <br>16 | <br>I/O | P8.7 CC23IO CAPCOM2: CC23 CapIn/Comp.Out | | P7.0 –<br>P7.7 | 19 -<br>26 | I/O | Port 7 is an 8-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 7 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 7 is selectable (TTL or special). The following Port 7 pins also serve for alternate functions: | | | 19 | 0 | P7.0 POUT0 PWM Channel 0 Output | | | <br>22<br>23 | <br>O<br>I/O | P7.3 POUT3 PWM Channel 3 Output P7.4 CC28IO CAPCOM2: CC28 CapIn/Comp.Out | | | 26 | <br>I/O | P7.7 CC31IO CAPCOM2: CC31 CapIn/Comp.Out | | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | | | | |-----------------|----------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | P5.0 –<br>P5.15 | 27 – 36<br>39 – 44 | 1 | Port 5 is a 16-bit input-only port with Schmitt-Trigger characteristics. The pins of Port 5 also serve as the (up to 16) analog input channels for the A/D converter, where P5.x equals ANx (Analog input channel x), or they serve as timer inputs: | | | | | | 39<br>40<br>41<br>42<br>43<br>44 | <br> | P5.10 T6EUD GPT2 Timer T6 Ext.Up/Down Ctrl.Input P5.11 T5EUD GPT2 Timer T5 Ext.Up/Down Ctrl.Input P5.12 T6IN GPT2 Timer T6 Count Input P5.13 T5IN GPT2 Timer T5 Count Input P5.14 T4EUD GPT1 Timer T4 Ext.Up/Down Ctrl.Input P5.15 T2EUD GPT1 Timer T2 Ext.Up/Down Ctrl.Input | | | | | P2.0 –<br>P2.15 | 47 – 54<br>57 - 64 | I/O | Port 2 is a 16-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 2 outputs can be configured as push/pull or open drain drivers. The input threshold of Port 2 is selectable (TTL or special). The following Port 2 pins also serve for alternate functions: P2.0 CC0IO CAPCOM: CC0 CapIn/Comp.Out | | | | | | <br>54<br>57 | /O<br> | P2.0 CC0IO CAPCOM: CC0 CapIn/Comp.Out P2.7 CC7IO CAPCOM: CC7 CapIn/Comp.Out P2.8 CC8IO CAPCOM: CC8 CapIn/Comp.Out, EX0IN Fast External Interrupt 0 Input | | | | | | <br>64 | <br> I/O<br> I<br> I | P2.15 CC15IO CAPCOM: CC15 CapIn/Comp.Out, EX7IN Fast External Interrupt 7 Input T7IN CAPCOM2 Timer T7 Count Input | | | | | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | | | | |--------|---------------|-------------------------|--------------------------------------------------------------------|--------------|----------------------------------------------------|--| | P3.0 – | 65 – 70, | I/O | Port 3 is a | 15-bit (P3 | .14 is missing) bidirectional I/O port. It is | | | P3.13, | 73 – 80, | I/O | | • | ole for input or output via direction bits. | | | P3.15 | 81 | I/O | For a pin configured as input, the output driver is put into high- | | | | | | | | - | • | rt 3 outputs can be configured as push/ | | | | | | • | | rivers. The input threshold of Port 3 is | | | | | | 1 - | (TTL or sp | • | | | | | | | | pins also serve for alternate functions: | | | | 65 | 1 | P3.0 | TOIN | CAPCOM Timer T0 Count Input | | | | 66 | O | P3.1 | T6OUT | GPT2 Timer T6 Toggle Latch Output | | | | 67 | l i | P3.2 | CAPIN | GPT2 Register CAPREL Capture Input | | | | 68 | 0 | P3.3 | T3OUT | GPT1 Timer T3 Toggle Latch Output | | | | 69 | l i | P3.4 | T3EUD | GPT1 Timer T3 Ext.Up/Down Ctrl.Input | | | | 70 | l i | P3.5 | T4IN | GPT1 Timer T4 Input for | | | | | | | | Count/Gate/Reload/Capture | | | | 73 | 1 | P3.6 | T3IN | GPT1 Timer T3 Count/Gate Input | | | | 74 | l i | P3.7 | T2IN | GPT1 Timer T2 Input for | | | | | | | | Count/Gate/Reload/Capture | | | | 75 | I/O | P3.8 | MRST | SSC Master-Rec./Slave-Transmit I/O | | | | 76 | I/O | P3.9 | MTSR | SSC Master-Transmit/Slave-Rec. O/I | | | | 77 | 0 | P3.10 | T×D0 | ASC0 Clock/Data Output (Asyn./Syn.) | | | | 78 | I/O | P3.11 | R×D0 | ASC0 Data Input (Asyn.) or I/O (Syn.) | | | | 79 | 0 | P3.12 | BHE | Ext. Memory High Byte Enable Signal, | | | | | 0 | | WRH | Ext. Memory High Byte Write Strobe | | | | 80 | I/O | P3.13 | SCLK | SSC Master Clock Outp./Slave Cl. Inp. | | | | 81 | 0 | P3.15 | CLKOUT | System Clock Output (=CPU Clock) | | | P4.0 – | 85 - 92 | I/O | Port 4 is | an 8-bit | bidirectional I/O port. It is bit-wise | | | P4.7 | | | programm | able for inp | out or output via direction bits. For a pin | | | | | | - | | , the output driver is put into high- | | | | | | impedanc | e state. | | | | | | | In case of | an externa | bus configuration, Port 4 can be used to | | | | | | output the | segment a | ddress lines: | | | | 85 | 0 | P4.0 | A16 | Least Significant Segment Addr. Line | | | | | | | | ••• | | | | 89 | 0 | P4.4 | A20 | Segment Address Line | | | | 90 | 0 | P4.5 | A21 | Segment Address Line, | | | | | 1 | | <del></del> | CAN Receive Data Input | | | | 91 | 0 | P4.6 | A22 | Segment Address Line, | | | | | 0 | | <del></del> | CAN Transmit Data Output | | | | 92 | 0 | P4.7 | A23 | Most Significant Segment Addr. Line | | | RD | 95 | 0 | | - | ead Strobe. $\overline{RD}$ is activated for every | | | | | | external ir | nstruction o | r data read access. | | | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | | | | |-------------------------------------------------|---------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | WR/<br>WRL | 96 | 0 | External Memory Write Strobe. In WR-mode this pin is activated for every external data write access. In WRL-mode this pin is activated for low byte data write accesses on a 16-bit bus, and for every data write access on an 8-bit bus. See WRCFG in register SYSCON for mode selection. | | | | | READY | 97 | I | Ready Input. When the Ready function is enabled, a high level at this pin during an external memory access will force the insertion of memory cycle time waitstates until the pin returns to a low level. | | | | | ALE | 98 | 0 | Address Latch Enable Output. Can be used for latching the address into external memory or an address latch in the multiplexed bus modes. | | | | | ĒĀ | 99 | I | External Access Enable pin. A low level at this pin during and after Reset forces the C167CR-16RM to begin instruction execution out of external memory. A high level forces execution out of the internal ROM. ROMless versions must have this pin tied to '0'. | | | | | PORT0:<br>P0L.0 –<br>P0L.7,<br>P0H.0 -<br>P0H.7 | 100 –<br>107<br>108,<br>111-117 | I/O | and P0H. It is bit-widirection bits. For a is put into high-impe In case of an extern the address (A) and | se programmable pin configured as dance state. hal bus configurat address/data (AD) ata (D) bus in dem modes: 8-bit D0 - D7 I/O | rectional I/O ports P0L for input or output via input, the output driver ion, PORT0 serves as bus in multiplexed bus ultiplexed bus modes. 16-bit D0 - D7 D8 - D15 16-bit AD0 - AD7 AD8 - AD15 | | | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | | | |-------------------|---------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--| | PORT1: | 1101111001 | I/O | DODT1 consists of the two 9 hit hidirectional I/O ports D11 | | | | PORTT.<br>P1L.0 – | 118 – | 1/0 | PORT1 consists of the two 8-bit bidirectional I/O ports P1L and P1H. It is bit-wise programmable for input or output via | | | | P1L.7, | 125 | | direction bits. For a pin configured as input, the output driver | | | | P1H.0 - | 128 – | | is put into high-impedance state. PORT1 is used as the 16-bit | | | | P1H.7 | 135 | | address bus (A) in demultiplexed bus modes and also after | | | | 1 111.7 | 100 | | switching from a demultiplexed bus mode to a multiplexed bus | | | | | | | mode. | | | | | | | The following PORT1 pins also serve for alternate functions: | | | | | 132 | 1 | P1H.4 CC24IO CAPCOM2: CC24 Capture Input | | | | | 133 | 1 | P1H.5 CC25IO CAPCOM2: CC25 Capture Input | | | | | 134 | 1 | P1H.6 CC26IO CAPCOM2: CC26 Capture Input | | | | | 135 | I | P1H.7 CC27IO CAPCOM2: CC27 Capture Input | | | | XTAL1 | 138 | 1 | XTAL1: Input to the oscillator amplifier and input to the | | | | 7117121 | | | internal clock generator | | | | XTAL2 | 137 | 0 | XTAL2: Output of the oscillator amplifier circuit. | | | | | | | To clock the device from an external source, drive XTAL1, | | | | | | | while leaving XTAL2 unconnected. Minimum and maximum | | | | | | | high/low and rise/fall times specified in the AC Characteristics | | | | | | | must be observed. | | | | RSTIN | 140 | I | Reset Input with Schmitt-Trigger characteristics. A low level at | | | | | | | this pin for a specified duration while the oscillator is running | | | | | | | resets the C167CR-16RM. An internal pullup resistor permits | | | | - | | | power-on reset using only a capacitor connected to $V_{ m SS}$ . | | | | RSTOUT | 141 | 0 | Internal Reset Indication Output. This pin is set to a low level | | | | | | | when the part is executing either a hardware-, a software- or a | | | | | | | watchdog timer reset. RSTOUT remains low until the EINIT | | | | | | | (end of initialization) instruction is executed. | | | | NMI | 142 | I | Non-Maskable Interrupt Input. A high to low transition at this | | | | | | | pin causes the CPU to vector to the NMI trap routine. When | | | | | | | the PWRDN (power down) instruction is executed, the NMI | | | | | | | pin must be low in order to force the C167CR-16RM to go into | | | | | | | power down mode. If NMI is high, when PWRDN is executed, | | | | | | | the part will continue to run in normal mode. | | | | | | | If not used, pin NMI should be pulled high externally. | | | | $V_{AREF}$ | 37 | - | Reference voltage for the A/D converter. | | | | $V_{AGND}$ | 38 | - | Reference ground for the A/D converter. | | | | $V_{\sf PP}$ | 84 | - | Flash programming voltage. This pin accepts the | | | | | | | programming voltage for flash versions of the C167CR-16RM. | | | | | | | <b>Note:</b> This pin is not connected ( <b>NC</b> ) on non-flash versions. | | | | Symbol | Pin<br>Number | Input (I)<br>Output (O) | Function | |-----------------------------|-----------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------| | $\overline{V_{ t CC}}$ | 17, 46,<br>56, 72,<br>82, 93,<br>109,<br>126,<br>136, 144 | - | Digital Supply Voltage: + 5 V during normal operation and idle mode. ≥ 2.5 V during power down mode. | | $\overline{V_{ exttt{SS}}}$ | 18, 45,<br>55, 71,<br>83, 94,<br>110,<br>127,<br>139, 143 | - | Digital Ground. | #### **Functional Description** The architecture of the C167CR-16RM combines advantages of both RISC and CISC processors and of advanced peripheral subsystems in a very well-balanced way. The following block diagram gives an overview of the different on-chip components and of the advanced, high bandwidth internal bus structure of the C167CR-16RM. **Note**: All time specifications refer to a CPU clock of 20 MHz (see definition in the AC Characteristics section). Figure 3 Block Diagram #### **Memory Organization** The memory space of the C167CR-16RM is configured in a Von Neumann architecture which means that code memory, data memory, registers and I/O ports are organized within the same linear address space which includes 16 MBytes. The entire memory space can be accessed bytewise or wordwise. Particular portions of the on-chip memory have additionally been made directly bitaddressable. The C167CR-16RM contains 128 KBytes of on-chip mask-programmable ROM for code or constant data. The lower 32 KBytes of the on-chip ROM can be mapped either to segment 0 or segment 1. 2 KBytes of on-chip Internal RAM are provided as a storage for user defined variables, for the system stack, general purpose register banks and even for code. A register bank can consist of up to 16 wordwide (R0 to R15) and/or bytewide (RL0, RH0, ..., RL7, RH7) so-called General Purpose Registers (GPRs). 1024 bytes (2 \* 512 bytes) of the address space are reserved for the Special Function Register areas (SFR space and ESFR space). SFRs are wordwide registers which are used for controlling and monitoring functions of the different on-chip units. Unused SFR addresses are reserved for future members of the C16x family. 2 KBytes of on-chip Extension RAM (XRAM) are provided to store user data, user stacks or code. The XRAM is accessed like external memory and therefore cannot be used for the system stack or for register banks and is not bitadressable. The XRAM allows 16-bit accesses with maximum speed. In order to meet the needs of designs where more memory is required than is provided on chip, up to 16 MBytes of external RAM and/or ROM can be connected to the microcontroller. #### **External Bus Controller** All of the external memory accesses are performed by a particular on-chip External Bus Controller (EBC). It can be programmed either to Single Chip Mode when no external memory is required, or to one of four different external memory access modes, which are as follows: - 16-/18-/20-/24-bit Addresses, 16-bit Data, Demultiplexed - 16-/18-/20-/24-bit Addresses, 16-bit Data, Multiplexed - 16-/18-/20-/24-bit Addresses, 8-bit Data, Multiplexed - 16-/18-/20-/24-bit Addresses, 8-bit Data, Demultiplexed In the demultiplexed bus modes, addresses are output on PORT1 and data is input/output on PORT0 or P0L, respectively. In the multiplexed bus modes both addresses and data use PORT0 for input/output. Important timing characteristics of the external bus interface (Memory Cycle Time, Memory Tri-State Time, Length of ALE and Read Write Delay) have been made programmable to allow the user the adaption of a wide range of different types of memories and external peripherals. In addition, up to 4 independent address windows may be defined (via register pairs ADDRSELx / BUSCONx) which allow to access different resources with different bus characteristics. These address windows are arranged hierarchically where BUSCON4 overrides BUSCON3 and BUSCON2 overrides BUSCON1. All accesses to locations not covered by these 4 address windows are controlled by BUSCON0. Up to 5 external CS signals (4 windows plus default) can be generated in order to save external glue logic. Access to very slow memories is supported via a particular 'Ready' function. A HOLD/HLDA protocol is available for bus arbitration and allows to share external resources with other bus masters. The bus arbitration is enabled by setting bit HLDEN in register SYSCON. After setting HLDEN once, pins P6.7...P6.5 (BREQ, HLDA, HOLD) are automatically controlled by the EBC. In Master Mode (default after reset) the HLDA pin is an output. By setting bit DP6.7 to '1' the Slave Mode is selected where pin HLDA is switched to input. This allows to directly connect the slave controller to another master controller without glue logic. For applications which require less than 16 MBytes of external memory space, this address space can be restricted to 1 MByte, 256 KByte or to 64 KByte. In this case Port 4 outputs four, two or no address lines at all. It outputs all 8 address lines, if an address space of 16 MBytes is used. **Note:** When the on-chip CAN Module is to be used the segment address output on Port 4 must be limited to 4 bits (ie. A19...A16) in order to enable the alternate function of the CAN interface pins. #### **Central Processing Unit (CPU)** The main core of the CPU consists of a 4-stage instruction pipeline, a 16-bit arithmetic and logic unit (ALU) and dedicated SFRs. Additional hardware has been spent for a separate multiply and divide unit, a bit-mask generator and a barrel shifter. Based on these hardware provisions, most of the C167CR-16RM's instructions can be executed in just one machine cycle which requires 100 ns at 20-MHz CPU clock. For example, shift and rotate instructions are always processed during one machine cycle independent of the number of bits to be shifted. All multiple-cycle instructions have been optimized so that they can be executed very fast as well: branches in 2 cycles, a $16 \times 16$ bit multiplication in 5 cycles and a 32-/16 bit division in 10 cycles. Another pipeline optimization, the so-called 'Jump Cache', allows reducing the execution time of repeatedly performed jumps in a loop from 2 cycles to 1 cycle. Figure 4 CPU Block Diagram The CPU disposes of an actual register context consisting of up to 16 wordwide GPRs which are physically allocated within the on-chip RAM area. A Context Pointer (CP) register determines the base address of the active register bank to be accessed by the CPU at a time. The number of register banks is only restricted by the available internal RAM space. For easy parameter passing, a register bank may overlap others. A system stack of up to 2048 bytes is provided as a storage for temporary data. The system stack is allocated in the on-chip RAM area, and it is accessed by the CPU via the stack pointer (SP) register. Two separate SFRs, STKOV and STKUN, are implicitly compared against the stack pointer value upon each stack access for the detection of a stack overflow or underflow. The high performance offered by the hardware implementation of the CPU can efficiently be utilized by a programmer via the highly efficient C167CR-16RM instruction set which includes the following instruction classes: - Arithmetic Instructions - Logical Instructions - Boolean Bit Manipulation Instructions - Compare and Loop Control Instructions - Shift and Rotate Instructions - Prioritize Instruction - Data Movement Instructions - System Stack Instructions - Jump and Call Instructions - Return Instructions - System Control Instructions - Miscellaneous Instructions The basic instruction length is either 2 or 4 bytes. Possible operand types are bits, bytes and words. A variety of direct, indirect or immediate addressing modes are provided to specify the required operands. #### **Interrupt System** With an interrupt response time within a range from just 250 ns to 600 ns (in case of internal program execution), the C167CR-16RM is capable of reacting very fast to the occurence of non-deterministic events. The architecture of the C167CR-16RM supports several mechanisms for fast and flexible response to service requests that can be generated from various sources internal or external to the microcontroller. Any of these interrupt requests can be programmed to being serviced by the Interrupt Controller or by the Peripheral Event Controller (PEC). In contrast to a standard interrupt service where the current program execution is suspended and a branch to the interrupt vector table is performed, just one cycle is 'stolen' from the current CPU activity to perform a PEC service. A PEC service implies a single byte or word data transfer between any two memory locations with an additional increment of either the PEC source or the destination pointer. An individual PEC transfer counter is implicitly decremented for each PEC service except when performing in the continuous transfer mode. When this counter reaches zero, a standard interrupt is performed to the corresponding source related vector location. PEC services are very well suited, for example, for supporting the transmission or reception of blocks of data. The C167CR-16RM has 8 PEC channels each of which offers such fast interrupt-driven data transfer capabilities. A separate control register which contains an interrupt request flag, an interrupt enable flag and an interrupt priority bitfield exists for each of the possible interrupt sources. Via its related register, each source can be programmed to one of sixteen interrupt priority levels. Once having been accepted by the CPU, an interrupt service can only be interrupted by a higher prioritized service request. For the standard interrupt processing, each of the possible interrupt sources has a dedicated vector location. Fast external interrupt inputs are provided to service external interrupts with high precision requirements. These fast interrupt inputs feature programmable edge detection (rising edge, falling edge or both edges). Software interrupts are supported by means of the 'TRAP' instruction in combination with an individual trap (interrupt) number. The following table shows all of the possible C167CR-16RM interrupt sources and the corresponding hardware-related interrupt flags, vectors, vector locations and trap (interrupt) numbers: **Note:** Three nodes in the table (X-Peripheral nodes) are prepared to accept interrupt requests from integrated X-Bus peripherals. Nodes, where no X-Peripherals are connected, may be used to generate software controlled interrupt requests by setting the respective XPnIR bit. | Source of Interrupt or PEC Service Request | Request<br>Flag | Enable<br>Flag | Interrupt<br>Vector | Vector<br>Location | Trap<br>Number | |--------------------------------------------|-----------------|----------------|---------------------|----------------------|-----------------| | CAPCOM Register 0 | CC0IR | CC0IE | CC0INT | 00'0040 <sub>H</sub> | 10 <sub>H</sub> | | CAPCOM Register 1 | CC1IR | CC1IE | CC1INT | 00'0044 <sub>H</sub> | 11 <sub>H</sub> | | CAPCOM Register 2 | CC2IR | CC2IE | CC2INT | 00'0048 <sub>H</sub> | 12 <sub>H</sub> | | CAPCOM Register 3 | CC3IR | CC3IE | CC3INT | 00'004C <sub>H</sub> | 13 <sub>H</sub> | | CAPCOM Register 4 | CC4IR | CC4IE | CC4INT | 00'0050 <sub>H</sub> | 14 <sub>H</sub> | | CAPCOM Register 5 | CC5IR | CC5IE | CC5INT | 00'0054 <sub>H</sub> | 15 <sub>H</sub> | | CAPCOM Register 6 | CC6IR | CC6IE | CC6INT | 00'0058 <sub>H</sub> | 16 <sub>H</sub> | | CAPCOM Register 7 | CC7IR | CC7IE | CC7INT | 00'005C <sub>H</sub> | 17 <sub>H</sub> | | CAPCOM Register 8 | CC8IR | CC8IE | CC8INT | 00'0060 <sub>H</sub> | 18 <sub>H</sub> | | CAPCOM Register 9 | CC9IR | CC9IE | CC9INT | 00'0064 <sub>H</sub> | 19 <sub>H</sub> | | CAPCOM Register 10 | CC10IR | CC10IE | CC10INT | 00'0068 <sub>H</sub> | 1A <sub>H</sub> | | CAPCOM Register 11 | CC11IR | CC11IE | CC11INT | 00'006C <sub>H</sub> | 1B <sub>H</sub> | | CAPCOM Register 12 | CC12IR | CC12IE | CC12INT | 00'0070 <sub>H</sub> | 1C <sub>H</sub> | | CAPCOM Register 13 | CC13IR | CC13IE | CC13INT | 00'0074 <sub>H</sub> | 1D <sub>H</sub> | | CAPCOM Register 14 | CC14IR | CC14IE | CC14INT | 00'0078 <sub>H</sub> | 1E <sub>H</sub> | | CAPCOM Register 15 | CC15IR | CC15IE | CC15INT | 00'007C <sub>H</sub> | 1F <sub>H</sub> | | CAPCOM Register 16 | CC16IR | CC16IE | CC16INT | 00'00C0 <sub>H</sub> | 30 <sub>H</sub> | | CAPCOM Register 17 | CC17IR | CC17IE | CC17INT | 00'00C4 <sub>H</sub> | 31 <sub>H</sub> | | CAPCOM Register 18 | CC18IR | CC18IE | CC18INT | 00'00C8 <sub>H</sub> | 32 <sub>H</sub> | | CAPCOM Register 19 | CC19IR | CC19IE | CC19INT | 00'00CC <sub>H</sub> | 33 <sub>H</sub> | | CAPCOM Register 20 | CC20IR | CC20IE | CC20INT | 00'00D0 <sub>H</sub> | 34 <sub>H</sub> | | CAPCOM Register 21 | CC21IR | CC21IE | CC21INT | 00'00D4 <sub>H</sub> | 35 <sub>H</sub> | | CAPCOM Register 22 | CC22IR | CC22IE | CC22INT | 00'00D8 <sub>H</sub> | 36 <sub>H</sub> | | CAPCOM Register 23 | CC23IR | CC23IE | CC23INT | 00'00DC <sub>H</sub> | 37 <sub>H</sub> | | CAPCOM Register 24 | CC24IR | CC24IE | CC24INT | 00'00E0 <sub>H</sub> | 38 <sub>H</sub> | | CAPCOM Register 25 | CC25IR | CC25IE | CC25INT | 00'00E4 <sub>H</sub> | 39 <sub>H</sub> | | CAPCOM Register 26 | CC26IR | CC26IE | CC26INT | 00'00E8 <sub>H</sub> | 3A <sub>H</sub> | | CAPCOM Register 27 | CC27IR | CC27IE | CC27INT | 00'00EC <sub>H</sub> | 3B <sub>H</sub> | | CAPCOM Register 28 | CC28IR | CC28IE | CC28INT | 00'00E0 <sub>H</sub> | 3C <sub>H</sub> | | CAPCOM Register 29 | CC29IR | CC29IE | CC29INT | 00'0110 <sub>H</sub> | 44 <sub>H</sub> | | CAPCOM Register 30 | CC30IR | CC30IE | CC30INT | 00'0114 <sub>H</sub> | 45 <sub>H</sub> | | CAPCOM Register 31 | CC31IR | CC31IE | CC31INT | 00'0118 <sub>H</sub> | 46 <sub>H</sub> | | CAPCOM Timer 0 | T0IR | TOIE | TOINT | 00'0080 <sub>H</sub> | 20 <sub>H</sub> | ## **SIEMENS** | Source of Interrupt or PEC Service Request | Request<br>Flag | Enable<br>Flag | Interrupt<br>Vector | Vector<br>Location | Trap<br>Number | |--------------------------------------------|-----------------|----------------|---------------------|----------------------|-----------------| | CAPCOM Timer 1 | T1IR | T1IE | T1INT | 00'0084 <sub>H</sub> | 21 <sub>H</sub> | | CAPCOM Timer 7 | T7IR | T7IE | T7INT | 00'00F4 <sub>H</sub> | 3D <sub>H</sub> | | CAPCOM Timer 8 | T8IR | T8IE | T8INT | 00'00F8 <sub>H</sub> | 3E <sub>H</sub> | | GPT1 Timer 2 | T2IR | T2IE | T2INT | 00'0088 <sub>H</sub> | 22 <sub>H</sub> | | GPT1 Timer 3 | T3IR | T3IE | T3INT | 00'008C <sub>H</sub> | 23 <sub>H</sub> | | GPT1 Timer 4 | T4IR | T4IE | T4INT | 00'0090 <sub>H</sub> | 24 <sub>H</sub> | | GPT2 Timer 5 | T5IR | T5IE | T5INT | 00'0094 <sub>H</sub> | 25 <sub>H</sub> | | GPT2 Timer 6 | T6IR | T6IE | T6INT | 00'0098 <sub>H</sub> | 26 <sub>H</sub> | | GPT2 CAPREL Register | CRIR | CRIE | CRINT | 00'009C <sub>H</sub> | 27 <sub>H</sub> | | A/D Conversion Complete | ADCIR | ADCIE | ADCINT | 00'00A0 <sub>H</sub> | 28 <sub>H</sub> | | A/D Overrun Error | ADEIR | ADEIE | ADEINT | 00'00A4 <sub>H</sub> | 29 <sub>H</sub> | | ASC0 Transmit | S0TIR | S0TIE | SOTINT | 00'00A8 <sub>H</sub> | 2A <sub>H</sub> | | ASC0 Transmit Buffer | S0TBIR | S0TBIE | SOTBINT | 00'011C <sub>H</sub> | 47 <sub>H</sub> | | ASC0 Receive | S0RIR | S0RIE | SORINT | 00'00AC <sub>H</sub> | 2B <sub>H</sub> | | ASC0 Error | S0EIR | S0EIE | SOEINT | 00'00B0 <sub>H</sub> | 2C <sub>H</sub> | | SSC Transmit | SCTIR | SCTIE | SCTINT | 00'00B4 <sub>H</sub> | 2D <sub>H</sub> | | SSC Receive | SCRIR | SCRIE | SCRINT | 00'00B8 <sub>H</sub> | 2E <sub>H</sub> | | SSC Error | SCEIR | SCEIE | SCEINT | 00'00BC <sub>H</sub> | 2F <sub>H</sub> | | PWM Channel 03 | PWMIR | PWMIE | PWMINT | 00'00FC <sub>H</sub> | 3F <sub>H</sub> | | CAN Interface | XP0IR | XP0IE | XP0INT | 00'0100 <sub>H</sub> | 40 <sub>H</sub> | | X-Peripheral Node | XP1IR | XP1IE | XP1INT | 00'0104 <sub>H</sub> | 41 <sub>H</sub> | | X-Peripheral Node | XP2IR | XP2IE | XP2INT | 00'0108 <sub>H</sub> | 42 <sub>H</sub> | | PLL Unlock | XP3IR | XP3IE | XP3INT | 00'010C <sub>H</sub> | 43 <sub>H</sub> | The C167CR-16RM also provides an excellent mechanism to identify and to process exceptions or error conditions that arise during run-time, so-called 'Hardware Traps'. Hardware traps cause immediate non-maskable system reaction which is similar to a standard interrupt service (branching to a dedicated vector table location). The occurence of a hardware trap is additionally signified by an individual bit in the trap flag register (TFR). Except when another higher prioritized trap service is in progress, a hardware trap will interrupt any actual program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts. The following table shows all of the possible exceptions or error conditions that can arise during runtime: | Exception Condition | Trap | Trap | Vector | Trap | Trap | |---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------| | | Flag | Vector | Location | Number | Priority | | Reset Functions: Hardware Reset Software Reset Watchdog Timer Overflow | | RESET<br>RESET<br>RESET | 00'0000 <sub>H</sub><br>00'0000 <sub>H</sub> | 00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub> | <br> <br> | | Class A Hardware Traps: Non-Maskable Interrupt Stack Overflow Stack Underflow | NMI<br>STKOF<br>STKUF | NMITRAP<br>STOTRAP<br>STUTRAP | 00'0008 <sub>H</sub><br>00'0010 <sub>H</sub><br>00'0018 <sub>H</sub> | 02 <sub>H</sub><br>04 <sub>H</sub><br>06 <sub>H</sub> | <br> <br> | | Class B Hardware Traps: Undefined Opcode Protected Instruction Fault Illegal Word Operand Access Illegal Instruction Access Illegal External Bus Access | UNDOPC<br>PRTFLT<br>ILLOPA<br>ILLINA<br>ILLBUS | BTRAP<br>BTRAP<br>BTRAP<br>BTRAP<br>BTRAP | 00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub><br>00'0028 <sub>H</sub> | 0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub> | <br> | | Reserved | | | [2C <sub>H</sub> – 3C <sub>H</sub> ] | [0B <sub>H</sub> – 0F <sub>H</sub> ] | | | Software Traps TRAP Instruction | | | Any<br>[00'0000 <sub>H</sub> –<br>00'01FC <sub>H</sub> ]<br>in steps<br>of 4 <sub>H</sub> | Any<br>[00 <sub>H</sub> – 7F <sub>H</sub> ] | Current<br>CPU<br>Priority | #### Capture/Compare (CAPCOM) Units The CAPCOM units support generation and control of timing sequences on up to 32 channels with a maximum resolution of 400 ns (at 20-MHz system clock). The CAPCOM units are typically used to handle high speed I/O tasks such as pulse and waveform generation, pulse width modulation (PMW), Digital to Analog (D/A) conversion, software timing, or time recording relative to external events. Four 16-bit timers (T0/T1, T7/T8) with reload registers provide two independent time bases for the capture/compare register array. The input clock for the timers is programmable to several prescaled values of the internal system clock, or may be derived from an overflow/underflow of timer T6 in module GPT2. This provides a wide range of variation for the timer period and resolution and allows precise adjustments to the application specific requirements. In addition, external count inputs for CAPCOM timers T0 and T7 allow event scheduling for the capture/compare registers relative to external events. Both of the two capture/compare register arrays contain 16 dual purpose capture/compare registers, each of which may be individually allocated to either CAPCOM timer T0 or T1 (T7 or T8, respectively), and programmed for capture or compare function. Each register has one port pin associated with it which serves as an input pin for triggering the capture function, or as an output pin (except for CC24...CC27) to indicate the occurence of a compare event. When a capture/compare register has been selected for capture mode, the current contents of the allocated timer will be latched ('capture'd) into the capture/compare register in response to an external event at the port pin which is associated with this register. In addition, a specific interrupt request for this capture/compare register is generated. Either a positive, a negative, or both a positive and a negative external signal transition at the pin can be selected as the triggering event. The contents of all registers which have been selected for one of the five compare modes are continuously compared with the contents of the allocated timers. When a match occurs between the timer value and the value in a capture/compare register, specific actions will be taken based on the selected compare mode. | Compare Modes | Function | |-------------------------|----------------------------------------------------------------------------------------------------------------------------| | Mode 0 | Interrupt-only compare mode; several compare interrupts per timer period are possible | | Mode 1 | Pin toggles on each compare match; several compare events per timer period are possible | | Mode 2 | Interrupt-only compare mode; only one compare interrupt per timer period is generated | | Mode 3 | Pin set '1' on match; pin reset '0' on compare time overflow; only one compare event per timer period is generated | | Double<br>Register Mode | Two registers operate on one pin; pin toggles on each compare match; several compare events per timer period are possible. | Figure 5 CAPCOM Unit Block Diagram #### **PWM Module** The Pulse Width Modulation Module can generate up to four PWM output signals using edgealigned or center-aligned PWM. In addition the PWM module can generate PWM burst signals and single shot outputs. The frequency range of the PWM signals covers 4.8 Hz to 1 MHz (referred to a CPU clock of 20 MHz), depending on the resolution of the PWM output signal. The level of the output signals is selectable and the PWM module can generate interrupt requests. #### **General Purpose Timer (GPT) Unit** The GPT unit represents a very flexible multifunctional timer/counter structure which may be used for many different time related tasks such as event timing and counting, pulse width and duty cycle measurements, pulse generation, or pulse multiplication. The GPT unit incorporates five 16-bit timers which are organized in two separate modules, GPT1 and GPT2. Each timer in each module may operate independently in a number of different modes, or may be concatenated with another timer of the same module. Each of the three timers T2, T3, T4 of **module GPT1** can be configured individually for one of four basic modes of operation, which are Timer, Gated Timer, Counter, and Incremental Interface Mode. In Timer Mode, the input clock for a timer is derived from the CPU clock, divided by a programmable prescaler, while Counter Mode allows a timer to be clocked in reference to external events. Pulse width or duty cycle measurement is supported in Gated Timer Mode, where the operation of a timer is controlled by the 'gate' level on an external input pin. For these purposes, each timer has one associated port pin (TxIN) which serves as gate or clock input. The maximum resolution of the timers in module GPT1 is 400 ns (@ 20-MHz CPU clock). The count direction (up/down) for each timer is programmable by software or may additionally be altered dynamically by an external signal on a port pin (TxEUD) to facilitate eg. position tracking. In Incremental Interface Mode the GPT1 timers (T2, T3, T4) can be directly connected to the incremental position sensor signals A and B via their respective inputs TxIN and TxEUD. Direction and count signals are internally derived from these two input signals, so the contents of the respective timer Tx corresponds to the sensor position. The third position sensor signal TOP0 can be connected to an interrupt input. Timers T3 and T4 have output toggle latches (TxOTL) which change their state on each timer over-flow/underflow. The state of these latches may be output on port pins (TxOUT) eg. for time out monitoring of external hardware components, or may be used internally to clock timers T2 and T4 for measuring long time periods with high resolution. In addition to their basic operating modes, timers T2 and T4 may be configured as reload or capture registers for timer T3. When used as capture or reload registers, timers T2 and T4 are stopped. The contents of timer T3 is captured into T2 or T4 in response to a signal at their associated input pins (TxIN). Timer T3 is reloaded with the contents of T2 or T4 triggered either by an external signal or by a selectable state transition of its toggle latch T3OTL. When both T2 and T4 are configured to alternately reload T3 on opposite state transitions of T3OTL with the low and high times of a PWM signal, this signal can be constantly generated without software intervention. With its maximum resolution of 200 ns (@ 20 MHz), the **GPT2 module** provides precise event control and time measurement. It includes two timers (T5, T6) and a capture/reload register (CAPREL). Both timers can be clocked with an input clock which is derived from the CPU clock via a programmable prescaler or with external signals. The count direction (up/down) for each timer is programmable by software or may additionally be altered dynamically by an external signal on a port pin (TxEUD). Concatenation of the timers is supported via the output toggle latch (T6OTL) of timer T6, which changes its state on each timer overflow/underflow. The state of this latch may be used to clock timer T5, and/or it may be output on a port pin (T6OUT). The overflows/underflows of timer T6 can additionally be used to clock the CAPCOM timers T0 or T1, and to cause a reload from the CAPREL register. The CAPREL register may capture the contents of timer T5 based on an external signal transition on the corresponding port pin (CAPIN), and timer T5 may optionally be cleared after the capture procedure. This allows absolute time differences to be measured or pulse multiplication to be performed without software overhead. The capture trigger (timer T5 to CAPREL) may also be generated upon transitions of GPT1 timer T3's inputs T3IN and/or T3EUD. This is especially advantageous when T3 operates in Incremental Interface Mode. Figure 6 Block Diagram of GPT1 C167CR-16RM Figure 7 Block Diagram of GPT2 #### **Watchdog Timer** The Watchdog Timer represents one of the fail-safe mechanisms which have been implemented to prevent the controller from malfunctioning for longer periods of time. The Watchdog Timer is always enabled after a reset of the chip, and can only be disabled in the time interval until the EINIT (end of initialization) instruction has been executed. Thus, the chip's start-up procedure is always monitored. The software has to be designed to service the Watchdog Timer before it overflows. If, due to hardware or software related failures, the software fails to do so, the Watchdog Timer overflows and generates an internal hardware reset and pulls the RSTOUT pin low in order to allow external hardware components to be reset. The Watchdog Timer is a 16-bit timer, clocked with the system clock divided either by 2 or by 128. The high byte of the Watchdog Timer register can be set to a prespecified reload value (stored in WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced by the application software, the high byte of the Watchdog Timer is reloaded. Thus, time intervals between 25 $\mu$ s and 420 ms can be monitored (@ 20 MHz). The default Watchdog Timer interval after reset is 6.55 ms (@ 20 MHz). #### A/D Converter For analog signal measurement, a 10-bit A/D converter with 16 multiplexed input channels and a sample and hold circuit has been integrated on-chip. It uses the method of successive approximation. The sample time (for loading the capacitors) and the conversion time is programmable and can so be adjusted to the external circuitry. Overrun error detection/protection is provided for the conversion result register (ADDAT): either an interrupt request will be generated when the result of a previous conversion has not been read from the result register at the time the next conversion is complete, or the next conversion is suspended in such a case until the previous result has been read. For applications which require less than 16 analog input channels, the remaining channel inputs can be used as digital input port pins. The A/D converter of the C167CR-16RM supports four different conversion modes. In the standard Single Channel conversion mode, the analog level on a specified channel is sampled once and converted to a digital result. In the Single Channel Continuous mode, the analog level on a specified channel is repeatedly sampled and converted without software intervention. In the Auto Scan mode, the analog levels on a prespecified number of channels are sequentially sampled and converted. In the Auto Scan Continuous mode, the number of prespecified channels is repeatedly sampled and converted. In addition, the conversion of a specific channel can be inserted (injected) into a running sequence without disturbing this sequence. This is called Channel Injection Mode. The Peripheral Event Controller (PEC) may be used to automatically store the conversion results into a table in memory for later evaluation, without requiring the overhead of entering and exiting interrupt routines for each data transfer. After each reset and also during normal operation the ADC automatically performs calibration cycles. This automatic self-calibration constantly adjusts the converter to changing operating conditions (eg. temperature) and compensates process variations. These calibration cycles are part of the conversion cycle, so they do not affect the normal operation of the A/D converter. #### Serial Channels Serial communication with other microcontrollers, processors, terminals or external peripheral components is provided by two serial interfaces with different functionality, an Asynchronous/Synchronous Serial Channel (**ASC0**) and a High-Speed Synchronous Serial Channel (**SSC**). **The ASC0** is upward compatible with the serial ports of the Siemens 8-bit microcontroller families and supports full-duplex asynchronous communication at up to 625 KBaud and half-duplex synchronous communication at up to 2.5 MBaud @ 20 MHz CPU clock. A dedicated baud rate generator allows to set up all standard baud rates without oscillator tuning. For transmission, reception and error handling 4 separate interrupt vectors are provided. In asynchronous mode, 8- or 9-bit data frames are transmitted or received, preceded by a start bit and terminated by one or two stop bits. For multiprocessor communication, a mechanism to distinguish address from data bytes has been included (8-bit data plus wake up bit mode). In synchronous mode, the ASC0 transmits or receives bytes (8 bits) synchronously to a shift clock which is generated by the ASC0. The ASC0 always shifts the LSB first. A loop back option is available for testing purposes. A number of optional hardware error detection capabilities has been included to increase the reliability of data transfers. A parity bit can automatically be generated on transmission or be checked on reception. Framing error detection allows to recognize data frames with missing stop bits. An overrun error will be generated, if the last character received has not been read out of the receive buffer register at the time the reception of a new character is complete. **The SSC** supports full-duplex synchronous communication at up to 5 Mbaud @ 20 MHz CPU clock. It may be configured so it interfaces with serially linked peripheral components. A dedicated baud rate generator allows to set up all standard baud rates without oscillator tuning. For transmission, reception and error handling 3 separate interrupt vectors are provided. The SSC transmits or receives characters of 2...16 bits length synchronously to a shift clock which can be generated by the SSC (master mode) or by an external master (slave mode). The SSC can start shifting with the LSB or with the MSB and allows the selection of shifting and latching clock edges as well as the clock polarity. A number of optional hardware error detection capabilities has been included to increase the reliability of data transfers. Transmit and receive error supervise the correct handling of the data buffer. Phase and baudrate error detect incorrect serial data. #### **CAN-Module** The integrated CAN-Module handles the completely autonomous transmission and reception of CAN frames in accordance with the CAN specification V2.0 part B (active), ie. the on-chip CAN-Module can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. The module provides Full CAN functionality on up to 15 message objects. Message object 15 may be configured for Basic CAN functionality. Both modes provide separate masks for acceptance filtering which allows to accept a number of identifiers in Full CAN mode and also allows to disregard a number of identifiers in Basic CAN mode. All message objects can be updated independent from the other objects and are equipped for the maximum message length of 8 bytes. The bit timing is derived from the XCLK and is programmable up to a data rate of 1 MBaud. The CAN-Module uses two pins of Port 4 to interface to a bus transceiver. **Note:** When the CAN interface is to be used the segment address output on Port 4 must be limited to 4 bits, ie. A19...A16. This is necessary to enable the alternate function of the CAN interface pins. #### **Parallel Ports** The C167CR-16RM provides up to 111 I/O lines which are organized into eight input/output ports and one input port. All port lines are bit-addressable, and all input/output lines are individually (bitwise) programmable as inputs or outputs via direction registers. The I/O ports are true bidirectional ports which are switched to high impedance state when configured as inputs. The output drivers of five I/O ports can be configured (pin by pin) for push/pull operation or open-drain operation via control registers. During the internal reset, all port pins are configured as inputs. The input threshold of Port 2, Port 3, Port 7 and Port 8 is selectable (TTL or CMOS like), where the special CMOS like input threshold reduces noise sensitivity due to the input hysteresis. The input threshold may be selected individually for each byte of the respective ports. All port lines have programmable alternate input or output functions associated with them. PORT0 and PORT1 may be used as address and data lines when accessing external memory, while Port 4 outputs the additional segment address bits A23/19/17...A16 in systems where segmentation is enabled to access more than 64 KBytes of memory. Port 2, Port 8 and Port 7 are associated with the capture inputs or compare outputs of the CAPCOM units and/or with the outputs of the PWM module. Port 6 provides optional bus arbitration signals (BREQ, HLDA, HOLD) and chip select signals. Port 3 includes alternate functions of timers, serial interfaces, the optional bus control signal BHE and the system clock output (CLKOUT). Port 5 is used for the analog input channels to the A/D converter or timer control signals. All port lines that are not used for these alternate functions may be used as general purpose IO lines. #### **Instruction Set Summary** The table below lists the instructions of the C167CR-16RM in a condensed way. The various addressing modes that can be used with a specific instruction, the operation of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the "C16x Family Instruction Set Manual". This document also provides a detailled description of each instruction. #### **Instruction Set Summary** | Mnemonic | Description | Bytes | |--------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------| | ADD(B) | Add word (byte) operands | 2/4 | | ADDC(B) | Add word (byte) operands with Carry | 2/4 | | SUB(B) | Subtract word (byte) operands | 2/4 | | SUBC(B) | Subtract word (byte) operands with Carry | 2/4 | | MUL(U) | (Un)Signed multiply direct GPR by direct GPR (16-16-bit) | 2 | | DIV(U) | (Un)Signed divide register MDL by direct GPR (16-/16-bit) | 2 | | DIVL(U) | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit) | 2 | | CPL(B) | Complement direct word (byte) GPR | 2 | | NEG(B) | Negate direct word (byte) GPR | 2 | | AND(B) | Bitwise AND, (word/byte operands) | 2/4 | | OR(B) | Bitwise OR, (word/byte operands) | 2/4 | | XOR(B) | Bitwise XOR, (word/byte operands) | 2/4 | | BCLR | Clear direct bit | 2 | | BSET | Set direct bit | 2 | | BMOV(N) | Move (negated) direct bit to direct bit | 4 | | BAND, BOR, BXOR | AND/OR/XOR direct bit with direct bit | 4 | | BCMP | Compare direct bit to direct bit | 4 | | BFLDH/L | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data | 4 | | CMP(B) | Compare word (byte) operands | 2/4 | | CMPD1/2 | Compare word data to GPR and decrement GPR by 1/2 | 2/4 | | CMPI1/2 | Compare word data to GPR and increment GPR by 1/2 | 2/4 | | PRIOR | Determine number of shift cycles to normalize direct word GPR and store result in direct word GPR | 2 | | SHL / SHR | Shift left/right direct word GPR | 2 | | ROL / ROR | Rotate left/right direct word GPR | 2 | | ASHR Arithmetic (sign bit) shift right direct word GPR | | 2 | ### **Instruction Set Summary** (cont'd) | Mnemonic | Description | Bytes | |---------------------|-------------------------------------------------------------------------------------|-------| | MOV(B) | Move word (byte) data | 2/4 | | MOVBS | Move byte operand to word operand with sign extension | 2/4 | | MOVBZ | Move byte operand to word operand. with zero extension | 2/4 | | JMPA, JMPI, JMPR | Jump absolute/indirect/relative if condition is met | 4 | | JMPS | Jump absolute to a code segment | 4 | | J(N)B | Jump relative if direct bit is (not) set | 4 | | JBC | Jump relative and clear bit if direct bit is set | 4 | | JNBS | Jump relative and set bit if direct bit is not set | 4 | | CALLA, CALLI, CALLR | Call absolute/indirect/relative subroutine if condition is met | 4 | | CALLS | Call absolute subroutine in any code segment | 4 | | PCALL | Push direct word register onto system stack and call absolute subroutine | 4 | | TRAP | Call interrupt service routine via immediate trap number | 2 | | PUSH, POP | Push/pop direct word register onto/from system stack | 2 | | SCXT | Push direct word register onto system stack und update register with word operand | 4 | | RET | Return from intra-segment subroutine | 2 | | RETS | Return from inter-segment subroutine | 2 | | RETP | Return from intra-segment subroutine and pop direct word register from system stack | 2 | | RETI | Return from interrupt service subroutine | 2 | | SRST | Software Reset | 4 | | IDLE | Enter Idle Mode | 4 | | PWRDN | Enter Power Down Mode (supposes NMI-pin being low) | 4 | | SRVWDT | Service Watchdog Timer | 4 | | DISWDT | Disable Watchdog Timer | 4 | | EINIT | Signify End-of-Initialization on RSTOUT-pin | 4 | | ATOMIC | Begin ATOMIC sequence | 2 | | EXTR | Begin EXTended Register sequence | 2 | | EXTP(R) | Begin EXTended Page (and Register) sequence | 2/4 | | EXTS(R) | Begin EXTended Segment (and Register) sequence | 2/4 | | NOP | Null operation | 2 | | | | | #### **Special Function Registers Overview** The following table lists all SFRs which are implemented in the C167CR-16RM in alphabetical order. **Bit-addressable** SFRs are marked with the letter "**b**" in column "Name". SFRs within the **Extended SFR-Space** (ESFRs) are marked with the letter "**E**" in column "Physical Address". An SFR can be specified via its individual mnemonic name. Depending on the selected addressing mode, an SFR can be accessed via its physical address (using the Data Page Pointers), or via its short 8-bit address (without using the Data Page Pointers). #### **Special Function Registers Overview** | Name | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |-----------|---------------------|------------------|------------------------------------------------------------|-------------------| | ADCIC I | FF98 <sub>H</sub> | CCH | A/D Converter End of Conversion Interrupt Control Register | 0000 <sub>H</sub> | | ADCON I | FFA0 <sub>H</sub> | D0 <sub>H</sub> | A/D Converter Control Register | 0000 <sub>H</sub> | | ADDAT | FEA0 <sub>H</sub> | 50 <sub>H</sub> | A/D Converter Result Register | 0000 <sub>H</sub> | | ADDAT2 | F0A0 <sub>H</sub> E | 50 <sub>H</sub> | A/D Converter 2 Result Register | 0000 <sub>H</sub> | | ADDRSEL1 | FE18 <sub>H</sub> | 0C <sub>H</sub> | Address Select Register 1 | 0000 <sub>H</sub> | | ADDRSEL2 | FE1A <sub>H</sub> | 0D <sub>H</sub> | Address Select Register 2 | 0000 <sub>H</sub> | | ADDRSEL3 | FE1C <sub>H</sub> | 0E <sub>H</sub> | Address Select Register 3 | 0000 <sub>H</sub> | | ADDRSEL4 | FE1E <sub>H</sub> | 0F <sub>H</sub> | Address Select Register 4 | 0000 <sub>H</sub> | | ADEIC I | FF9A <sub>H</sub> | CD <sub>H</sub> | A/D Converter Overrun Error Interrupt Control Register | 0000 <sub>H</sub> | | BUSCONO I | FF0C <sub>H</sub> | 86 <sub>H</sub> | Bus Configuration Register 0 | 0XX0 <sub>H</sub> | | BUSCON1 I | FF14 <sub>H</sub> | 8A <sub>H</sub> | Bus Configuration Register 1 | 0000 <sub>H</sub> | | BUSCON2 I | FF16 <sub>H</sub> | 8B <sub>H</sub> | Bus Configuration Register 2 | 0000 <sub>H</sub> | | BUSCON3 I | FF18 <sub>H</sub> | 8C <sub>H</sub> | Bus Configuration Register 3 | 0000 <sub>H</sub> | | BUSCON4 I | FF1A <sub>H</sub> | 8D <sub>H</sub> | Bus Configuration Register 4 | 0000 <sub>H</sub> | | CAPREL | FE4A <sub>H</sub> | 25 <sub>H</sub> | GPT2 Capture/Reload Register | 0000 <sub>H</sub> | | CC0 | FE80 <sub>H</sub> | 40 <sub>H</sub> | CAPCOM Register 0 | 0000 <sub>H</sub> | | CC0IC I | FF78 <sub>H</sub> | BC <sub>H</sub> | CAPCOM Register 0 Interrupt Control Register | 0000 <sub>H</sub> | | CC1 | FE82 <sub>H</sub> | 41 <sub>H</sub> | CAPCOM Register 1 | 0000 <sub>H</sub> | | CC1IC I | FF7A <sub>H</sub> | BD <sub>H</sub> | CAPCOM Register 1 Interrupt Control Register | 0000 <sub>H</sub> | | CC2 | FE84 <sub>H</sub> | 42 <sub>H</sub> | CAPCOM Register 2 | 0000 <sub>H</sub> | | CC2IC I | FF7C <sub>H</sub> | BE <sub>H</sub> | CAPCOM Register 2 Interrupt Control Register | 0000 <sub>H</sub> | | Name | | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |--------|---|----------------------------|------------------|-----------------------------------------------|-------------------| | CC3 | | FE86 <sub>H</sub> | 43 <sub>H</sub> | CAPCOM Register 3 | 0000 <sub>H</sub> | | CC3IC | b | FF7E <sub>H</sub> | BF <sub>H</sub> | CAPCOM Register 3 Interrupt Control Register | 0000 <sub>H</sub> | | CC4 | | FE88 <sub>H</sub> | 44 <sub>H</sub> | CAPCOM Register 4 | 0000 <sub>H</sub> | | CC4IC | b | FF80 <sub>H</sub> | C0 <sub>H</sub> | CAPCOM Register 4 Interrupt Control Register | 0000 <sub>H</sub> | | CC5 | | FE8A <sub>H</sub> | 45 <sub>H</sub> | CAPCOM Register 5 | 0000 <sub>H</sub> | | CC5IC | b | FF82 <sub>H</sub> | C1 <sub>H</sub> | CAPCOM Register 5 Interrupt Control Register | 0000 <sub>H</sub> | | CC6 | | FE8C <sub>H</sub> | 46 <sub>H</sub> | CAPCOM Register 6 | 0000 <sub>H</sub> | | CC6IC | b | FF84 <sub>H</sub> | C2 <sub>H</sub> | CAPCOM Register 6 Interrupt Control Register | 0000 <sub>H</sub> | | CC7 | | FE8E <sub>H</sub> | 47 <sub>H</sub> | CAPCOM Register 7 | 0000 <sub>H</sub> | | CC7IC | b | FF86 <sub>H</sub> | C3 <sub>H</sub> | CAPCOM Register 7 Interrupt Control Register | 0000 <sub>H</sub> | | CC8 | | FE90 <sub>H</sub> | 48 <sub>H</sub> | CAPCOM Register 8 | 0000 <sub>H</sub> | | CC8IC | b | FF88 <sub>H</sub> | C4 <sub>H</sub> | CAPCOM Register 8 Interrupt Control Register | 0000 <sub>H</sub> | | CC9 | | FE92 <sub>H</sub> | 49 <sub>H</sub> | CAPCOM Register 9 | 0000 <sub>H</sub> | | CC9IC | b | FF8A <sub>H</sub> | C5 <sub>H</sub> | CAPCOM Register 9 Interrupt Control Register | 0000 <sub>H</sub> | | CC10 | | FE94 <sub>H</sub> | 4A <sub>H</sub> | CAPCOM Register 10 | 0000 <sub>H</sub> | | CC10IC | b | FF8C <sub>H</sub> | C6 <sub>H</sub> | CAPCOM Register 10 Interrupt Control Register | 0000 <sub>H</sub> | | CC11 | | FE96 <sub>H</sub> | 4B <sub>H</sub> | CAPCOM Register 11 | 0000 <sub>H</sub> | | CC11IC | b | FF8E <sub>H</sub> | C7 <sub>H</sub> | CAPCOM Register 11 Interrupt Control Register | 0000 <sub>H</sub> | | CC12 | | FE98 <sub>H</sub> | 4C <sub>H</sub> | CAPCOM Register 12 | 0000 <sub>H</sub> | | CC12IC | b | FF90 <sub>H</sub> | C8 <sub>H</sub> | CAPCOM Register 12 Interrupt Control Register | 0000 <sub>H</sub> | | CC13 | | FE9A <sub>H</sub> | 4D <sub>H</sub> | CAPCOM Register 13 | 0000 <sub>H</sub> | | CC13IC | b | FF92 <sub>H</sub> | C9 <sub>H</sub> | CAPCOM Register 13 Interrupt Control Register | 0000 <sub>H</sub> | | CC14 | | FE9C <sub>H</sub> | 4E <sub>H</sub> | CAPCOM Register 14 | 0000 <sub>H</sub> | | CC14IC | b | FF94 <sub>H</sub> | CA <sub>H</sub> | CAPCOM Register 14 Interrupt Control Register | 0000 <sub>H</sub> | | CC15 | | FE9E <sub>H</sub> | 4F <sub>H</sub> | CAPCOM Register 15 | 0000 <sub>H</sub> | | CC15IC | b | FF96 <sub>H</sub> | CB <sub>H</sub> | CAPCOM Register 15 Interrupt Control Register | 0000 <sub>H</sub> | | CC16 | | FE60 <sub>H</sub> | 30 <sub>H</sub> | CAPCOM Register 16 | 0000 <sub>H</sub> | | CC16IC | b | F160 <sub>H</sub> <b>E</b> | B0 <sub>H</sub> | CAPCOM Register 16 Interrupt Control Register | 0000 <sub>H</sub> | | CC17 | | FE62 <sub>H</sub> | 31 <sub>H</sub> | CAPCOM Register 17 | 0000 <sub>H</sub> | ## **SIEMENS** | Name | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |----------|----------------------------|------------------|-----------------------------------------------|-------------------| | CC17IC b | F162 <sub>H</sub> <b>E</b> | B1 <sub>H</sub> | CAPCOM Register 17 Interrupt Control Register | 0000 <sub>H</sub> | | CC18 | FE64 <sub>H</sub> | 32 <sub>H</sub> | CAPCOM Register 18 | 0000 <sub>H</sub> | | CC18IC b | F164 <sub>H</sub> <b>E</b> | B2 <sub>H</sub> | CAPCOM Register 18 Interrupt Control Register | 0000 <sub>H</sub> | | CC19 | FE66 <sub>H</sub> | 33 <sub>H</sub> | CAPCOM Register 19 | 0000 <sub>H</sub> | | CC19IC b | F166 <sub>H</sub> <b>E</b> | B3 <sub>H</sub> | CAPCOM Register 19 Interrupt Control Register | 0000 <sub>H</sub> | | CC20 | FE68 <sub>H</sub> | 34 <sub>H</sub> | CAPCOM Register 20 | 0000 <sub>H</sub> | | CC20IC b | F168 <sub>H</sub> <b>E</b> | B4 <sub>H</sub> | CAPCOM Register 20 Interrupt Control Register | 0000 <sub>H</sub> | | CC21 | FE6A <sub>H</sub> | 35 <sub>H</sub> | CAPCOM Register 21 | 0000 <sub>H</sub> | | CC21IC b | F16A <sub>H</sub> <b>E</b> | B5 <sub>H</sub> | CAPCOM Register 21 Interrupt Control Register | 0000 <sub>H</sub> | | CC22 | FE6C <sub>H</sub> | 36 <sub>H</sub> | CAPCOM Register 22 | 0000 <sub>H</sub> | | CC22IC b | F16C <sub>H</sub> <b>E</b> | B6 <sub>H</sub> | CAPCOM Register 22 Interrupt Control Register | 0000 <sub>H</sub> | | CC23 | FE6E <sub>H</sub> | 37 <sub>H</sub> | CAPCOM Register 23 | 0000 <sub>H</sub> | | CC23IC b | F16E <sub>H</sub> <b>E</b> | B7 <sub>H</sub> | CAPCOM Register 23 Interrupt Control Register | 0000 <sub>H</sub> | | CC24 | FE70 <sub>H</sub> | 38 <sub>H</sub> | CAPCOM Register 24 | 0000 <sub>H</sub> | | CC24IC b | F170 <sub>H</sub> <b>E</b> | B8 <sub>H</sub> | CAPCOM Register 24 Interrupt Control Register | 0000 <sub>H</sub> | | CC25 | FE72 <sub>H</sub> | 39 <sub>H</sub> | CAPCOM Register 25 | 0000 <sub>H</sub> | | CC25IC b | F172 <sub>H</sub> <b>E</b> | B9 <sub>H</sub> | CAPCOM Register 25 Interrupt Control Register | 0000 <sub>H</sub> | | CC26 | FE74 <sub>H</sub> | 3A <sub>H</sub> | CAPCOM Register 26 | 0000 <sub>H</sub> | | CC26IC b | F174 <sub>H</sub> <b>E</b> | BA <sub>H</sub> | CAPCOM Register 26 Interrupt Control Register | 0000 <sub>H</sub> | | CC27 | FE76 <sub>H</sub> | 3B <sub>H</sub> | CAPCOM Register 27 | 0000 <sub>H</sub> | | CC27IC b | F176 <sub>H</sub> <b>E</b> | BB <sub>H</sub> | CAPCOM Register 27 Interrupt Control Register | 0000 <sub>H</sub> | | CC28 | FE78 <sub>H</sub> | 3C <sub>H</sub> | CAPCOM Register 28 | 0000 <sub>H</sub> | | CC28IC b | F178 <sub>H</sub> <b>E</b> | BC <sub>H</sub> | CAPCOM Register 28 Interrupt Control Register | 0000 <sub>H</sub> | | CC29 | FE7A <sub>H</sub> | 3D <sub>H</sub> | CAPCOM Register 29 | 0000 <sub>H</sub> | | CC29IC b | F184 <sub>H</sub> <b>E</b> | C2 <sub>H</sub> | CAPCOM Register 29 Interrupt Control Register | 0000 <sub>H</sub> | | CC30 | FE7C <sub>H</sub> | 3E <sub>H</sub> | CAPCOM Register 30 | 0000 <sub>H</sub> | | CC30IC b | F18C <sub>H</sub> <b>E</b> | C6 <sub>H</sub> | CAPCOM Register 30 Interrupt Control Register | 0000 <sub>H</sub> | | CC31 | FE7E <sub>H</sub> | 3F <sub>H</sub> | CAPCOM Register 31 | 0000 <sub>H</sub> | | CC31IC b | F194 <sub>H</sub> <b>E</b> | CA <sub>H</sub> | CAPCOM Register 31 Interrupt Control Register | 0000 <sub>H</sub> | | Name | | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |--------|---|----------------------------|------------------|-----------------------------------------------|-------------------| | ССМО | b | FF52 <sub>H</sub> | A9 <sub>H</sub> | CAPCOM Mode Control Register 0 | 0000 <sub>H</sub> | | CCM1 | þ | FF54 <sub>H</sub> | AA <sub>H</sub> | CAPCOM Mode Control Register 1 | 0000 <sub>H</sub> | | CCM2 | b | FF56 <sub>H</sub> | AB <sub>H</sub> | CAPCOM Mode Control Register 2 | 0000 <sub>H</sub> | | ССМЗ | b | FF58 <sub>H</sub> | AC <sub>H</sub> | CAPCOM Mode Control Register 3 | 0000 <sub>H</sub> | | CCM4 | b | FF22 <sub>H</sub> | 91 <sub>H</sub> | CAPCOM Mode Control Register 4 | 0000 <sub>H</sub> | | CCM5 | þ | FF24 <sub>H</sub> | 92 <sub>H</sub> | CAPCOM Mode Control Register 5 | 0000 <sub>H</sub> | | ССМ6 | b | FF26 <sub>H</sub> | 93 <sub>H</sub> | CAPCOM Mode Control Register 6 | 0000 <sub>H</sub> | | CCM7 | b | FF28 <sub>H</sub> | 94 <sub>H</sub> | CAPCOM Mode Control Register 7 | 0000 <sub>H</sub> | | СР | | FE10 <sub>H</sub> | 08 <sub>H</sub> | CPU Context Pointer Register | FC00 <sub>H</sub> | | CRIC | b | FF6A <sub>H</sub> | B5 <sub>H</sub> | GPT2 CAPREL Interrupt Control Register | 0000 <sub>H</sub> | | CSP | | FE08 <sub>H</sub> | 04 <sub>H</sub> | CPU Code Segment Pointer Register (read only) | 0000 <sub>H</sub> | | DP0L | b | F100 <sub>H</sub> <b>E</b> | 80 <sub>H</sub> | P0L Direction Control Register | 00 <sub>H</sub> | | DP0H | b | F102 <sub>H</sub> <b>E</b> | 81 <sub>H</sub> | P0H Direction Control Register | 00 <sub>H</sub> | | DP1L | b | F104 <sub>H</sub> <b>E</b> | 82 <sub>H</sub> | P1L Direction Control Register | 00 <sub>H</sub> | | DP1H | b | F106 <sub>H</sub> <b>E</b> | 83 <sub>H</sub> | P1H Direction Control Register | 00 <sub>H</sub> | | DP2 | b | FFC2 <sub>H</sub> | E1 <sub>H</sub> | Port 2 Direction Control Register | 0000 <sub>H</sub> | | DP3 | b | FFC6 <sub>H</sub> | E3 <sub>H</sub> | Port 3 Direction Control Register | 0000 <sub>H</sub> | | DP4 | b | FFCA <sub>H</sub> | E5 <sub>H</sub> | Port 4 Direction Control Register | 00 <sub>H</sub> | | DP6 | b | FFCE <sub>H</sub> | E7 <sub>H</sub> | Port 6 Direction Control Register | 00 <sub>H</sub> | | DP7 | b | FFD2 <sub>H</sub> | E9 <sub>H</sub> | Port 7 Direction Control Register | 00 <sub>H</sub> | | DP8 | b | FFD6 <sub>H</sub> | EB <sub>H</sub> | Port 8 Direction Control Register | 00 <sub>H</sub> | | DPP0 | | FE00 <sub>H</sub> | 00 <sub>H</sub> | CPU Data Page Pointer 0 Register (10 bits) | 0000 <sub>H</sub> | | DPP1 | | FE02 <sub>H</sub> | 01 <sub>H</sub> | CPU Data Page Pointer 1 Register (10 bits) | 0001 <sub>H</sub> | | DPP2 | | FE04 <sub>H</sub> | 02 <sub>H</sub> | CPU Data Page Pointer 2 Register (10 bits) | 0002 <sub>H</sub> | | DPP3 | | FE06 <sub>H</sub> | 03 <sub>H</sub> | CPU Data Page Pointer 3 Register (10 bits) | 0003 <sub>H</sub> | | EXICON | b | F1C0 <sub>H</sub> <b>E</b> | E0 <sub>H</sub> | External Interrupt Control Register | 0000 <sub>H</sub> | | MDC | b | FF0E <sub>H</sub> | 87 <sub>H</sub> | CPU Multiply Divide Control Register | 0000 <sub>H</sub> | | MDH | | FE0C <sub>H</sub> | 06 <sub>H</sub> | CPU Multiply Divide Register – High Word | 0000 <sub>H</sub> | | MDL | | FE0E <sub>H</sub> | 07 <sub>H</sub> | CPU Multiply Divide Register – Low Word | 0000 <sub>H</sub> | ## **SIEMENS** | Name | | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |-------|---|----------------------------|------------------|--------------------------------------------|-------------------| | ODP2 | b | F1C2 <sub>H</sub> <b>E</b> | E1 <sub>H</sub> | Port 2 Open Drain Control Register | 0000 <sub>H</sub> | | ODP3 | b | F1C6 <sub>H</sub> <b>E</b> | E3 <sub>H</sub> | Port 3 Open Drain Control Register | 0000 <sub>H</sub> | | ODP6 | b | F1CE <sub>H</sub> <b>E</b> | E7 <sub>H</sub> | Port 6 Open Drain Control Register | 00 <sub>H</sub> | | ODP7 | b | F1D2 <sub>H</sub> <b>E</b> | E9 <sub>H</sub> | Port 7 Open Drain Control Register | 00 <sub>H</sub> | | ODP8 | b | F1D6 <sub>H</sub> <b>E</b> | EB <sub>H</sub> | Port 8 Open Drain Control Register | 00 <sub>H</sub> | | ONES | | FF1E <sub>H</sub> | 8F <sub>H</sub> | Constant Value 1's Register (read only) | FFFF <sub>H</sub> | | P0L | b | FF00 <sub>H</sub> | 80 <sub>H</sub> | Port 0 Low Register (Lower half of PORT0) | 00 <sub>H</sub> | | P0H | b | FF02 <sub>H</sub> | 81 <sub>H</sub> | Port 0 High Register (Upper half of PORT0) | 00 <sub>H</sub> | | P1L | b | FF04 <sub>H</sub> | 82 <sub>H</sub> | Port 1 Low Register (Lower half of PORT1) | 00 <sub>H</sub> | | P1H | b | FF06 <sub>H</sub> | 83 <sub>H</sub> | Port 1 High Register (Upper half of PORT1) | 00 <sub>H</sub> | | P2 | b | FFC0 <sub>H</sub> | E0 <sub>H</sub> | Port 2 Register | 0000 <sub>H</sub> | | P3 | b | FFC4 <sub>H</sub> | E2 <sub>H</sub> | Port 3 Register | 0000 <sub>H</sub> | | P4 | b | FFC8 <sub>H</sub> | E4 <sub>H</sub> | Port 4 Register (8 bits) | 00 <sub>H</sub> | | P5 | b | FFA2 <sub>H</sub> | D1 <sub>H</sub> | Port 5 Register (read only) | XXXX <sub>H</sub> | | P6 | b | FFCC <sub>H</sub> | E6 <sub>H</sub> | Port 6 Register (8 bits) | 00 <sub>H</sub> | | P7 | b | FFD0 <sub>H</sub> | E8 <sub>H</sub> | Port 7 Register (8 bits) | 00 <sub>H</sub> | | P8 | b | FFD4 <sub>H</sub> | EA <sub>H</sub> | Port 8 Register (8 bits) | 00 <sub>H</sub> | | PECC0 | | FEC0 <sub>H</sub> | 60 <sub>H</sub> | PEC Channel 0 Control Register | 0000 <sub>H</sub> | | PECC1 | | FEC2 <sub>H</sub> | 61 <sub>H</sub> | PEC Channel 1 Control Register | 0000 <sub>H</sub> | | PECC2 | | FEC4 <sub>H</sub> | 62 <sub>H</sub> | PEC Channel 2 Control Register | 0000 <sub>H</sub> | | PECC3 | | FEC6 <sub>H</sub> | 63 <sub>H</sub> | PEC Channel 3 Control Register | 0000 <sub>H</sub> | | PECC4 | | FEC8 <sub>H</sub> | 64 <sub>H</sub> | PEC Channel 4 Control Register | 0000 <sub>H</sub> | | PECC5 | | FECA <sub>H</sub> | 65 <sub>H</sub> | PEC Channel 5 Control Register | 0000 <sub>H</sub> | | PECC6 | | FECC <sub>H</sub> | 66 <sub>H</sub> | PEC Channel 6 Control Register | 0000 <sub>H</sub> | | PECC7 | | FECE <sub>H</sub> | 67 <sub>H</sub> | PEC Channel 7 Control Register | 0000 <sub>H</sub> | | PICON | | F1C4 <sub>H</sub> <b>E</b> | E2 <sub>H</sub> | Port Input Threshold Control Register | 0000 <sub>H</sub> | | PP0 | | F038 <sub>H</sub> <b>E</b> | 1C <sub>H</sub> | PWM Module Period Register 0 | 0000 <sub>H</sub> | | PP1 | | F03A <sub>H</sub> <b>E</b> | 1D <sub>H</sub> | PWM Module Period Register 1 | 0000 <sub>H</sub> | | PP2 | | F03C <sub>H</sub> <b>E</b> | 1E <sub>H</sub> | PWM Module Period Register 2 | 0000 <sub>H</sub> | | Name | | Physica<br>Address | | 8-Bit<br>Address | Description | Reset<br>Value | |---------|---|--------------------|---|------------------|----------------------------------------------------------------|-------------------| | PP3 | | F03E <sub>H</sub> | Ε | 1F <sub>H</sub> | PWM Module Period Register 3 | 0000 <sub>H</sub> | | PSW | b | FF10 <sub>H</sub> | | 88 <sub>H</sub> | CPU Program Status Word | 0000 <sub>H</sub> | | PT0 | | F030 <sub>H</sub> | Ε | 18 <sub>H</sub> | PWM Module Up/Down Counter 0 | 0000 <sub>H</sub> | | PT1 | | F032 <sub>H</sub> | Ε | 19 <sub>H</sub> | PWM Module Up/Down Counter 1 | 0000 <sub>H</sub> | | PT2 | | F034 <sub>H</sub> | Ε | 1A <sub>H</sub> | PWM Module Up/Down Counter 2 | 0000 <sub>H</sub> | | PT3 | | F036 <sub>H</sub> | Ε | 1B <sub>H</sub> | PWM Module Up/Down Counter 3 | 0000 <sub>H</sub> | | PW0 | | FE30 <sub>H</sub> | | 18 <sub>H</sub> | PWM Module Pulse Width Register 0 | 0000 <sub>H</sub> | | PW1 | | FE32 <sub>H</sub> | | 19 <sub>H</sub> | PWM Module Pulse Width Register 1 | 0000 <sub>H</sub> | | PW2 | | FE34 <sub>H</sub> | | 1A <sub>H</sub> | PWM Module Pulse Width Register 2 | 0000 <sub>H</sub> | | PW3 | | FE36 <sub>H</sub> | | 1B <sub>H</sub> | PWM Module Pulse Width Register 3 | 0000 <sub>H</sub> | | PWMCON0 | b | FF30 <sub>H</sub> | | 98 <sub>H</sub> | PWM Module Control Register 0 | 0000 <sub>H</sub> | | PWMCON1 | b | FF32 <sub>H</sub> | | 99 <sub>H</sub> | PWM Module Control Register 1 | 0000 <sub>H</sub> | | PWMIC | b | F17E <sub>H</sub> | Ε | BF <sub>H</sub> | PWM Module Interrupt Control Register | 0000 <sub>H</sub> | | RP0H | b | F108 <sub>H</sub> | Е | 84 <sub>H</sub> | System Startup Configuration Register (Rd. only) | XX <sub>H</sub> | | S0BG | | FEB4 <sub>H</sub> | | 5A <sub>H</sub> | Serial Channel 0 Baud Rate Generator Reload Register | 0000 <sub>H</sub> | | S0CON | b | FFB0 <sub>H</sub> | | D8 <sub>H</sub> | Serial Channel 0 Control Register | 0000 <sub>H</sub> | | S0EIC | b | FF70 <sub>H</sub> | | B8 <sub>H</sub> | Serial Channel 0 Error Interrupt Control Register | 0000 <sub>H</sub> | | S0RBUF | | FEB2 <sub>H</sub> | | 59 <sub>H</sub> | Serial Channel 0 Receive Buffer Register (read only) | XX <sub>H</sub> | | S0RIC | b | FF6E <sub>H</sub> | | B7 <sub>H</sub> | Serial Channel 0 Receive Interrupt Control<br>Register | 0000 <sub>H</sub> | | S0TBIC | b | F19C <sub>H</sub> | Е | CE <sub>H</sub> | Serial Channel 0 Transmit Buffer Interrupt Control<br>Register | 0000 <sub>H</sub> | | S0TBUF | | FEB0 <sub>H</sub> | | 58 <sub>H</sub> | Serial Channel 0 Transmit Buffer Register (write only) | 00 <sub>H</sub> | | S0TIC | b | FF6C <sub>H</sub> | | B6 <sub>H</sub> | Serial Channel 0 Transmit Interrupt Control<br>Register | 0000 <sub>H</sub> | | SP | | FE12 <sub>H</sub> | | 09 <sub>H</sub> | CPU System Stack Pointer Register | FC00 <sub>H</sub> | | SSCBR | | F0B4 <sub>H</sub> | Ε | 5A <sub>H</sub> | SSC Baudrate Register | 0000 <sub>H</sub> | | SSCCON | b | FFB2 <sub>H</sub> | | D9 <sub>H</sub> | SSC Control Register | 0000 <sub>H</sub> | # **SIEMENS** # Special Function Registers Overview (cont'd) | Name | | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |--------|---|-----------------------------------|------------------|---------------------------------------------|---------------------------------| | SSCEIC | b | FF76 <sub>H</sub> BB <sub>H</sub> | | SSC Error Interrupt Control Register | 0000 <sub>H</sub> | | SSCRB | | F0B2 <sub>H</sub> <b>E</b> | 59 <sub>H</sub> | SSC Receive Buffer (read only) | XXXX <sub>H</sub> | | SSCRIC | b | FF74 <sub>H</sub> | BA <sub>H</sub> | SSC Receive Interrupt Control Register | 0000 <sub>H</sub> | | SSCTB | | F0B0 <sub>H</sub> <b>E</b> | 58 <sub>H</sub> | SSC Transmit Buffer (write only) | 0000 <sub>H</sub> | | SSCTIC | b | FF72 <sub>H</sub> | B9 <sub>H</sub> | SSC Transmit Interrupt Control Register | 0000 <sub>H</sub> | | STKOV | | FE14 <sub>H</sub> | 0A <sub>H</sub> | CPU Stack Overflow Pointer Register | FA00 <sub>H</sub> | | STKUN | | FE16 <sub>H</sub> | 0B <sub>H</sub> | CPU Stack Underflow Pointer Register | FC00 <sub>H</sub> | | SYSCON | b | FF12 <sub>H</sub> | 89 <sub>H</sub> | CPU System Configuration Register | 0xx0 <sub>H</sub> <sup>1)</sup> | | T0 | | FE50 <sub>H</sub> | 28 <sub>H</sub> | CAPCOM Timer 0 Register | 0000 <sub>H</sub> | | T01CON | b | FF50 <sub>H</sub> | A8 <sub>H</sub> | CAPCOM Timer 0 and Timer 1 Control Register | 0000 <sub>H</sub> | | TOIC | b | FF9C <sub>H</sub> | CE <sub>H</sub> | CAPCOM Timer 0 Interrupt Control Register | 0000 <sub>H</sub> | | T0REL | | FE54 <sub>H</sub> | 2A <sub>H</sub> | CAPCOM Timer 0 Reload Register | 0000 <sub>H</sub> | | T1 | | FE52 <sub>H</sub> | 29 <sub>H</sub> | CAPCOM Timer 1 Register | 0000 <sub>H</sub> | | T1IC | b | FF9E <sub>H</sub> | CF <sub>H</sub> | CAPCOM Timer 1 Interrupt Control Register | 0000 <sub>H</sub> | | T1REL | | FE56 <sub>H</sub> | 2B <sub>H</sub> | CAPCOM Timer 1 Reload Register | 0000 <sub>H</sub> | | T2 | | FE40 <sub>H</sub> | 20 <sub>H</sub> | GPT1 Timer 2 Register | 0000 <sub>H</sub> | | T2CON | b | FF40 <sub>H</sub> | A0 <sub>H</sub> | GPT1 Timer 2 Control Register | 0000 <sub>H</sub> | | T2IC | b | FF60 <sub>H</sub> | B0 <sub>H</sub> | GPT1 Timer 2 Interrupt Control Register | 0000 <sub>H</sub> | | Т3 | | FE42 <sub>H</sub> | 21 <sub>H</sub> | GPT1 Timer 3 Register | 0000 <sub>H</sub> | | T3CON | b | FF42 <sub>H</sub> | A1 <sub>H</sub> | GPT1 Timer 3 Control Register | 0000 <sub>H</sub> | | T3IC | b | FF62 <sub>H</sub> | B1 <sub>H</sub> | GPT1 Timer 3 Interrupt Control Register | 0000 <sub>H</sub> | | T4 | | FE44 <sub>H</sub> | 22 <sub>H</sub> | GPT1 Timer 4 Register | 0000 <sub>H</sub> | | T4CON | b | FF44 <sub>H</sub> | A2 <sub>H</sub> | GPT1 Timer 4 Control Register | 0000 <sub>H</sub> | | T4IC | b | FF64 <sub>H</sub> | B2 <sub>H</sub> | GPT1 Timer 4 Interrupt Control Register | 0000 <sub>H</sub> | | T5 | | FE46 <sub>H</sub> | 23 <sub>H</sub> | GPT2 Timer 5 Register | 0000 <sub>H</sub> | | T5CON | b | FF46 <sub>H</sub> | A3 <sub>H</sub> | GPT2 Timer 5 Control Register | 0000 <sub>H</sub> | | T5IC | b | FF66 <sub>H</sub> | B3 <sub>H</sub> | GPT2 Timer 5 Interrupt Control Register | 0000 <sub>H</sub> | | T6 | | FE48 <sub>H</sub> | 24 <sub>H</sub> | GPT2 Timer 6 Register | 0000 <sub>H</sub> | | T6CON | b | FF48 <sub>H</sub> | A4 <sub>H</sub> | GPT2 Timer 6 Control Register | 0000 <sub>H</sub> | # **Special Function Registers Overview** (cont'd) | Name | | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |--------|---|----------------------------|------------------|-------------------------------------------|---------------------------------| | T6IC | b | FF68 <sub>H</sub> | B4 <sub>H</sub> | GPT2 Timer 6 Interrupt Control Register | 0000 <sub>H</sub> | | T7 | | F050 <sub>H</sub> <b>E</b> | 28 <sub>H</sub> | CAPCOM Timer 7 Register | 0000 <sub>H</sub> | | T78CON | b | FF20 <sub>H</sub> | 90 <sub>H</sub> | CAPCOM Timer 7 and 8 Control Register | 0000 <sub>H</sub> | | T7IC | b | F17A <sub>H</sub> <b>E</b> | BE <sub>H</sub> | CAPCOM Timer 7 Interrupt Control Register | 0000 <sub>H</sub> | | T7REL | | F054 <sub>H</sub> <b>E</b> | 2A <sub>H</sub> | CAPCOM Timer 7 Reload Register | 0000 <sub>H</sub> | | T8 | | F052 <sub>H</sub> <b>E</b> | 29 <sub>H</sub> | CAPCOM Timer 8 Register | 0000 <sub>H</sub> | | T8IC | b | F17C <sub>H</sub> <b>E</b> | BF <sub>H</sub> | CAPCOM Timer 8 Interrupt Control Register | 0000 <sub>H</sub> | | T8REL | | F056 <sub>H</sub> <b>E</b> | 2B <sub>H</sub> | CAPCOM Timer 8 Reload Register | 0000 <sub>H</sub> | | TFR | b | FFAC <sub>H</sub> | D6 <sub>H</sub> | Trap Flag Register | 0000 <sub>H</sub> | | WDT | | FEAE <sub>H</sub> | 57 <sub>H</sub> | Watchdog Timer Register (read only) | 0000 <sub>H</sub> | | WDTCON | | FFAE <sub>H</sub> | D7 <sub>H</sub> | Watchdog Timer Control Register | 000X <sub>H</sub> <sup>2)</sup> | | XP0IC | b | F186 <sub>H</sub> <b>E</b> | C3 <sub>H</sub> | CAN Module Interrupt Control Register | 0000 <sub>H</sub> | | XP1IC | b | F18E <sub>H</sub> <b>E</b> | C7 <sub>H</sub> | X-Peripheral 1 Interrupt Control Register | 0000 <sub>H</sub> | | XP2IC | b | F196 <sub>H</sub> <b>E</b> | CB <sub>H</sub> | X-Peripheral 2 Interrupt Control Register | 0000 <sub>H</sub> | | XP3IC | b | F19E <sub>H</sub> <b>E</b> | CF <sub>H</sub> | PLL Interrupt Control Register | 0000 <sub>H</sub> | | ZEROS | b | FF1C <sub>H</sub> | 8E <sub>H</sub> | Constant Value 0's Register (read only) | 0000 <sub>H</sub> | <sup>1)</sup> The system configuration is selected during reset. **Note:** The Interrupt Control Registers XPnIC are prepared to control interrupt requests from integrated X-Bus peripherals. Nodes, where no X-Peripherals are connected, may be used to generate software controlled interrupt requests by setting the respective XPnIR bit. <sup>&</sup>lt;sup>2)</sup> Bit WDTR indicates a watchdog timer triggered reset. ### **Absolute Maximum Ratings** | Ambient temperature under bias $(T_A)$ : | | |----------------------------------------------------------------------|-----------------------------| | SAB-C167CR-16RM | 0 to +70 °C | | SAF-C167CR-16RM | 40 to +85 ℃ | | SAK-C167CR-16RM | 40 to +125 ℃ | | Storage temperature $(T_{ST})$ | – 65 to +150 ℃ | | Voltage on $V_{\rm CC}$ pins with respect to ground ( $V_{\rm SS}$ ) | 0.5 to +6.5 V | | Voltage on any pin with respect to ground $(V_{SS})$ | –0.5 to $V_{\rm CC}$ +0.5 V | | Input current on any pin during overload condition | | | Absolute sum of all input currents during overload condition | 100 mA | | Power dissipation | 1.5 W | **Note:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{\rm IN} > V_{\rm CC}$ or $V_{\rm IN} < V_{\rm SS}$ ) the voltage on pins with respect to ground ( $V_{\rm SS}$ ) must not exceed the values defined by the Absolute Maximum Ratings. #### **Parameter Interpretation** The parameters listed in the following partly represent the characteristics of the C167CR-16RM and partly its demands on the system. To aid in interpreting the parameters right, when evaluating them for a design, they are marked in column "Symbol": #### CC (Controller Characteristics): The logic of the C167CR-16RM will provide signals with the respective timing characteristics. ### SR (System Requirement): The external system must provide signals with the respective timing characteristics to the C167CR-16RM. # **DC Characteristics** $V_{\rm CC}$ = 5 V ± 10 %; $V_{\rm SS}$ = 0 V; $f_{\rm CPU}$ = 20 MHz $T_{\rm A}$ = 0 to +70 °C for SAB-C167CR-16RM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16RM $T_{\rm A} = -40 \text{ to } +125 \text{ °C}$ for SAK-C167CR-16RM | Parameter | Symbol | | Limit | Values | Unit | Test Condition | | |------------------------------------------------------------------------------|-------------------|----|--------------------------------|------------------------------|--------|-----------------------------------------------------------------------|--| | | | | min. | max. | | | | | Input low voltage (TTL) | $V_{IL}$ | SR | - 0.5 | 0.2 V <sub>CC</sub><br>- 0.1 | V | - | | | Input low voltage<br>(Special Threshold) | $V_{ILS}$ | SR | - 0.5 | 2.0 | V | _ | | | Input high voltage, all except RSTIN and XTAL1 (TTL) | $V_{IH}$ | SR | 0.2 V <sub>CC</sub><br>+ 0.9 | $V_{\rm CC}$ + 0.5 | V | _ | | | Input high voltage RSTIN | $V_{IH1}$ | SR | 0.6 $V_{\rm CC}$ | $V_{\rm CC}$ + 0.5 | V | _ | | | Input high voltage XTAL1 | $V_{IH2}$ | SR | 0.7 V <sub>CC</sub> | $V_{\rm CC}$ + 0.5 | V | _ | | | Input high voltage (Special Threshold) | $V_{IHS}$ | SR | 0.8 V <sub>CC</sub> - 0.2 | $V_{\rm CC}$ + 0.5 | V | _ | | | Input Hysteresis (Special Threshold) | HYS | | 400 | - | mV | _ | | | Output low voltage (PORT0, PORT1, Port 4, ALE, RD, WR, BHE, CLKOUT, RSTOUT) | $V_{OL}$ | CC | - | 0.45 | V | $I_{\rm OL}$ = 2.4 mA | | | Output low voltage (all other outputs) | $V_{OL1}$ | СС | _ | 0.45 | V | $I_{\rm OL1}$ = 1.6 mA | | | Output high voltage (PORT0, PORT1, Port 4, ALE, RD, WR, BHE, CLKOUT, RSTOUT) | $V_{OH}$ | CC | 0.9 <i>V</i> <sub>CC</sub> 2.4 | _ | V | $I_{\rm OH} = -500 \; \mu {\rm A}$<br>$I_{\rm OH} = -2.4 \; {\rm mA}$ | | | Output high voltage 1) (all other outputs) | $V_{OH1}$ | СС | 0.9 V <sub>CC</sub><br>2.4 | _ | V<br>V | $I_{\rm OH} = -250 \; \mu {\rm A}$<br>$I_{\rm OH} = -1.6 \; {\rm mA}$ | | | Input leakage current (Port 5) | $I_{OZ1}$ | СС | _ | ±200 | nA | $0.45 \text{V} < V_{\text{IN}} < V_{\text{CC}}$ | | | Input leakage current (all other) | $I_{OZ2}$ | СС | 1 | ±500 | nA | $0.45 \mathrm{V} < V_{\mathrm{IN}} < V_{\mathrm{CC}}$ | | | Overload current | $I_{OV}$ | SR | _ | ±5 | mA | 5) 8) | | | RSTIN pullup resistor | $R_{RST}$ | СС | 50 | 250 | kΩ | _ | | | Read/Write inactive current 4) | $I_{RWH}$ | 2) | _ | -40 | μΑ | $V_{OUT}$ = 2.4 V | | | Read/Write active current 4) | $I_{RWL}$ 3 | 3) | -500 | _ | μΑ | $V_{ m OUT} = V_{ m OLmax}$ | | | ALE inactive current 4) | $I_{ALEL}$ | 2) | _ | 40 | μΑ | $V_{OUT} = V_{OLmax}$ | | | ALE active current <sup>4)</sup> | <sup>1</sup> ALEH | 3) | 500 | _ | μΑ | $V_{OUT}$ = 2.4 V | | | Port 6 inactive current 4) | $I_{\rm P6H}$ 2 | 2) | _ | -40 | μΑ | $V_{OUT}$ = 2.4 V | | | Parameter | Symbol | Limit ' | Values | Unit | Test Condition | | |--------------------------------------------------------|---------------------|---------|------------------------------|------|-----------------------------------------------------------------------------------|--| | | | min. | max. | | | | | Port 6 active current 4) | $I_{\rm P6L}$ 3) | -500 | _ | μΑ | $V_{ m OUT} = V_{ m OL1max}$ | | | PORT0 configuration current 4) | I <sub>P0H</sub> 2) | _ | -10 | μΑ | $V_{IN} = V_{IHmin}$ | | | | $I_{POL}$ 3) | -100 | _ | μΑ | $V_{IN} = V_{ILmax}$ | | | XTAL1 input current | I <sub>IL</sub> CC | _ | ±20 | μΑ | $0 \ V < V_{IN} < V_{CC}$ | | | Pin capacitance <sup>5)</sup> (digital inputs/outputs) | $C_{IO}$ CC | _ | 10 | pF | $f$ = 1 MHz $T_A$ = 25 °C | | | Power supply current | $I_{CC}$ | _ | 20 +<br>5 * f <sub>CPU</sub> | mA | $\overline{\text{RSTIN}} = V_{\text{IL2}}$ $f_{\text{CPU}} \text{ in [MHz]}^{6)}$ | | | Idle mode supply current | $I_{ID}$ | _ | 20 +<br>2 * f <sub>CPU</sub> | mA | $\overline{\text{RSTIN}} = V_{\text{IH1}}$ $f_{\text{CPU}} \text{ in [MHz]}^{6)}$ | | | Power-down mode supply current | $I_{PD}$ | _ | 100 | μΑ | $V_{\rm CC} = 5.5 \ V^{7)}$ | | - 1) This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage results from the external circuitry. - 2) The maximum current may be drawn while the respective signal line remains inactive. - 3) The minimum current must be drawn in order to drive the respective signal line active. - <sup>4)</sup> This specification is only valid during Reset, or during Hold- or Adapt-mode. Port 6 pins are only affected, if they are used for CS output and the open drain function is not enabled. - 5) Not 100% tested, guaranteed by design characterization. - The supply current is a function of the operating frequency. This dependency is illustrated in the figure below. These parameters are tested at $V_{\rm CCmax}$ and 20 MHz CPU clock with all outputs disconnected and all inputs at $V_{\rm IL}$ or $V_{\rm IH}$ . - This parameter is tested including leakage currents. All inputs (including pins configured as inputs) at 0 V to 0.1 V or at $V_{\rm CC}$ 0.1 V to $V_{\rm CC}$ , $V_{\rm REF}$ = 0 V, all outputs (including pins configured as outputs) disconnected. - <sup>8)</sup> Overload conditions occur if the standard operatings conditions are exceeded, ie. the voltage on any pin exceeds the specified range (ie. $V_{\text{OV}} > V_{\text{CC}}$ +0.5V or $V_{\text{OV}} < V_{\text{SS}}$ -0.5V). The absolute sum of input overload currents on all port pins may not exceed **50 mA**. The supply voltage must remain within the specified limits. Figure 8 Supply/Idle Current as a Function of Operating Frequency #### A/D Converter Characteristics $V_{\rm CC}$ = 5 V ± 10 %; $V_{\rm SS}$ = 0 V $T_{\rm A}$ = 0 to +70 °C for SAB-C167CR-16RM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16RM $T_A$ = -40 to +125 °C for SAK-C167CR-16RM 4.0 V $\leq$ $V_{\mathsf{AREF}} \leq$ $V_{\mathsf{CC}}$ +0.1 V ; $V_{\mathsf{SS}}$ -0.1 V $\leq$ $V_{\mathsf{AGND}} \leq$ $V_{\mathsf{SS}}$ +0.2 V | Parameter | Symbol | Limit ' | Values | Unit | Test Condition | | |-------------------------------------------------|----------------------|------------|-------------------------------------|------|------------------------------------------|--| | | | min. | max. | | | | | Analog input voltage range | $V_{AIN}$ SR | $V_{AGND}$ | $V_{AREF}$ | V | 1) | | | Sample time | t <sub>S</sub> CC | _ | 2 t <sub>SC</sub> | | 2) 4) | | | Conversion time | t <sub>C</sub> CC | _ | $14 t_{CC} + t_{S} + 4TCL$ | | 3) 4) | | | Total unadjusted error | TUE CC | _ | ± 2 | LSB | 5) | | | Internal resistance of reference voltage source | R <sub>AREF</sub> SR | _ | <i>t</i> <sub>CC</sub> / 165 - 0.25 | kΩ | t <sub>CC</sub> in [ns] <sup>6) 7)</sup> | | | Internal resistance of analog source | R <sub>ASRC</sub> SR | _ | <i>t</i> <sub>S</sub> / 330 - 0.25 | kΩ | t <sub>S</sub> in [ns] <sup>2) 7)</sup> | | | ADC input capacitance | $C_{AIN}$ CC | _ | 33 | pF | 7) | | Sample time and conversion time of the C167CR-16RM's ADC are programmable. The table below should be used to calculate the above timings. | ADCON.15 14<br>(ADCTC) | Conversion clock $t_{\rm CC}$ | ADCON.13 12<br>(ADSTC) | Sample clock $t_{\mathrm{SC}}$ | |------------------------|-------------------------------|------------------------|--------------------------------| | 00 | TCL * 24 | 00 | $t_{\rm CC}$ | | 01 | Reserved, do not use | 01 | t <sub>CC</sub> * 2 | | 10 | TCL * 96 | 10 | t <sub>CC</sub> * 4 | | 11 | TCL * 48 | 11 | t <sub>CC</sub> * 8 | - $^{1)}$ $V_{\rm AIN}$ may exceed $V_{\rm AGND}$ or $V_{\rm AREF}$ up to the absolute maximum ratings. However, the conversion result in these cases will be X000<sub>H</sub> or X3FF<sub>H</sub>, respectively. - During the sample time the input capacitance $C_{\rm I}$ can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within $t_{\rm S}$ . After the end of the sample time $t_{\rm S}$ , changes of the analog input voltage have no effect on the conversion result. Values for the sample clock $t_{\rm SC}$ depend on programming and can be taken from the table above. - This parameter includes the sample time t<sub>S</sub>, the time for determining the digital result and the time to load the result register with the conversion result. Values for the conversion clock t<sub>CC</sub> depend on programming and can be taken from the table above. - 4) This parameter depends on the ADC control logic. It is not a real maximum value, but rather a fixum. - <sup>5)</sup> TUE is tested at $V_{\sf AREF}$ =5.0V, $V_{\sf AGND}$ =0V, $V_{\sf CC}$ =4.9V. It is guaranteed by design characterization for all other voltages within the defined voltage range. - The specified TUE is guaranteed only if an overload condition (see $I_{\rm OV}$ specification) occurs on maximum 2 not selected analog input pins and the absolute sum of input overload currents on all analog input pins does not exceed 10 mA. - During the reset calibration sequence the maximum TUE may be $\pm 4$ LSB. - <sup>6)</sup> During the conversion the ADC's capacitance must be repeatedly charged or discharged. The internal resistance of the reference voltage source must allow the capacitance to reach its respective voltage level within $t_{\rm CC}$ . The maximum internal resistance results from the programmed conversion timing. - 7) Not 100% tested, guaranteed by design characterization. ### **Testing Waveforms** AC inputs during testing are driven at 2.4 V for a logic '1' and 0.45 V for a logic '0'. Timing measurements are made at $V_{\rm IH}$ min for a logic '1' and $V_{\rm IL}$ max for a logic '0'. Figure 9 Input Output Waveforms For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs, but begins to float when a 100 mV change from the loaded $V_{\rm OH}/V_{\rm OL}$ level occurs ( $I_{\rm OH}/I_{\rm OL}=20$ mA). Figure 10 Float Waveforms # AC Characteristics Definition of Internal Timing The internal operation of the C167CR-16RM is controlled by the internal CPU clock f<sub>CPU</sub>. Both edges of the CPU clock can trigger internal (eg. pipeline) or external (eg. bus cycles) operations. The specification of the external timing (AC Characteristics) therefore depends on the time between two consecutive edges of the CPU clock, called "TCL" (see figure below). Figure 11 Generation Mechanisms for the CPU Clock The CPU clock signal can be generated via different mechanisms. The duration of TCLs and their variation (and also the derived external timing) depends on the used mechanism to generate $f_{CPU}$ . This influence must be regarded when calculating the timings for the C167CR-16RM. #### **Direct Drive** When pin P0.15 (P0H.7) is low ('0') during reset the on-chip phase locked loop is disabled and the CPU clock is directly driven from the internal oscillator with the input clock signal. The frequency of $f_{CPU}$ directly follows the frequency of $f_{XTAL}$ so the high and low time of $f_{CPU}$ (ie. the duration of an individual TCL) is defined by the duty cycle of the input clock $f_{XTAL}$ . The timings listed below that refer to TCLs therefore must be calculated using the minimum TCL that is possible under the respective circumstances. This minimum value can be calculated via the following formula: $$TCL_{min} = 1/f_{XTAL} * DC_{min}$$ (DC = duty cycle) For two consecutive TCLs the deviation caused by the duty cycle of $f_{XTAL}$ is compensated so the duration of 2TCL is always $1/f_{XTAL}$ . The minimum value $TCL_{min}$ therefore has to be used only once for timings that require an odd number of TCLs (1,3,...). Timings that require an even number of TCLs (2,4,...) may use the formula 2TCL = $1/f_{XTAL}$ . **Note:** The address float timings in Multiplexed bus mode ( $t_{11}$ and $t_{45}$ ) use the maximum duration of TCL (TCL<sub>max</sub> = $1/f_{XTAL}$ \* DC<sub>max</sub>) instead of TCL<sub>min</sub>. #### **Phase Locked Loop** When pin P0.15 (P0H.7) is high ('1') during reset the on-chip phase locked loop is enabled and provides the CPU clock. The PLL multiplies the input frequency by 4 (ie. $f_{CPU} = f_{XTAL} * 4$ ). With every fourth transition of $f_{XTAL}$ the PLL circuit synchronizes the CPU clock to the input clock. This synchronization is done smoothely, ie. the CPU clock frequency does not change abruptly. Due to this adaptation to the input clock the frequency of $f_{CPU}$ is constantly adjusted so it is locked to $f_{XTAI}$ . The slight variation causes a jitter of $f_{CPU}$ which also effects the duration of individual TCLs. The timings listed in the AC Characteristics that refer to TCLs therefore must be calculated using the minimum TCL that is possible under the respective circumstances. The actual minimum value for TCL depends on the jitter of the PLL. As the PLL is constantly adjusting its output frequency so it corresponds to the applied input frequency (crystal or oscillator) the relative deviation for periods of more than one TCL is lower than for one single TCL (see formula and figure below). For a period of N \* TCL the minimum value is computed using the corresponding deviation D<sub>N</sub>: TCL<sub>min</sub> = TCL<sub>NOM</sub> \* (1 - D<sub>N</sub> / 100) $$D_{N} = \pm (4 - N/15) [\%],$$ where $N$ = number of consecutive TCLs and $1 \le N \le 40$ . So for a period of 3 TCLs (ie. N = 3): $D_3 = 4 - 3/15 = 3.8\%$ , and $TCL_{min} = TCL_{NOM} * (1 - 3.8 / 100) = TCL_{NOM} * 0.962 (24.1 nsec @ <math>f_{CPU} = 20 \text{ MHz}$ ). This is especially important for bus cycles using waitstates and eg. for the operation of timers, serial interfaces, etc. For all slower operations and longer periods (eg. pulse train generation or measurement, lower baudrates, etc.) the deviation caused by the PLL jitter is neglectible. Figure 12 Approximated Maximum PLL Jitter # **AC Characteristics External Clock Drive XTAL1** $V_{\rm CC} = 5 \text{ V} \pm 10 \text{ \%}; \qquad V_{\rm SS} = 0 \text{ V}$ $T_{\rm A} = 0 \text{ to +70 °C} \qquad \text{for SAB-C167CR-16RM}$ $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16RM- $T_{\rm A}$ = -40 to +125 °C for SAK-C167CR-16RM | Parameter | Symbol | | Direct Drive 1:1 | | PLL 1:4 | | Unit | |-------------------|---------------|----|------------------|------------------|---------|------------------|------| | | | | min. | max. | min. | max. | | | Oscillator period | $t_{\rm OSC}$ | SR | 50 | 1000 | 200 | 333 | ns | | High time | $t_1$ | SR | 23 1) 2) | _ | 10 | _ | ns | | Low time | $t_2$ | SR | 23 1) 2) | _ | 10 | _ | ns | | Rise time | $t_3$ | SR | _ | 10 <sup>2)</sup> | _ | 10 <sup>2)</sup> | ns | | Fall time | $t_4$ | SR | _ | 10 <sup>2)</sup> | _ | 10 <sup>2)</sup> | ns | <sup>&</sup>lt;sup>1)</sup> For temperatures above $T_{\rm A}$ = +85 °C the minimum value for $t_{\rm 1}$ and $t_{\rm 2}$ is 25 ns. <sup>2)</sup> The clock input signal must reach the defined levels $V_{\rm IL}$ and $V_{\rm IH2}$ . Figure 13 **External Clock Drive XTAL1** ### **Memory Cycle Variables** The timing tables below use three variables which are derived from the BUSCONx registers and represent the special characteristics of the programmed memory cycle. The following table describes, how these variables are to be computed. | Description | Symbol | Values | |------------------------------|---------|-----------------------------| | ALE Extension | $t_{A}$ | TCL * <alectl></alectl> | | Memory Cycle Time Waitstates | $t_{C}$ | 2TCL * (15 - <mctc>)</mctc> | | Memory Tristate Time | $t_{F}$ | 2TCL * (1 - <mttc>)</mttc> | # AC Characteristics Multiplexed Bus $V_{\rm CC}$ = 5 V $\pm$ 10 %; $V_{\rm SS}$ = 0 V $T_{\rm A}$ = 0 to +70 °C for SAB-C167CR-16RM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16RM $T_{\rm A}$ = -40 to +125 °C for SAK-C167CR-16RM $C_1$ (for PORT0, PORT1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF $C_{\perp}$ (for Port 6, $\overline{\text{CS}}$ ) = 100 pF ALE cycle time = 6 TCL + $2t_A$ + $t_C$ + $t_F$ (150 ns at 20-MHz CPU clock without waitstates) | Parameter | Syr | mbol | | PU Clock<br>0 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | | |--------------------------------------------|-----------------------|------|----------------------|-------------------|-------------------------------|--------------------------------------------|----|--| | | | | min. | max. | min. | max. | | | | ALE high time | $t_5$ | СС | 15 + t <sub>A</sub> | _ | TCL - 10 + t <sub>A</sub> | _ | ns | | | Address setup to ALE | <i>t</i> <sub>6</sub> | CC | 10 + t <sub>A</sub> | _ | TCL - 15 + t <sub>A</sub> | _ | ns | | | Address hold after ALE | <i>t</i> <sub>7</sub> | CC | 15 + t <sub>A</sub> | _ | TCL - 10 + t <sub>A</sub> | _ | ns | | | ALE falling edge to RD, WR (with RW-delay) | <i>t</i> <sub>8</sub> | CC | 15 + t <sub>A</sub> | _ | TCL - 10 + t <sub>A</sub> | _ | ns | | | ALE falling edge to RD, WR (no RW-delay) | <i>t</i> <sub>9</sub> | CC | -10 + t <sub>A</sub> | _ | -10 + t <sub>A</sub> | _ | ns | | | Address float after RD, WR (with RW-delay) | t <sub>10</sub> | CC | _ | 5 | _ | 5 | ns | | | Address float after RD, WR (no RW-delay) | t <sub>11</sub> | CC | _ | 30 | _ | TCL + 5 | ns | | | RD, WR low time (with RW-delay) | t <sub>12</sub> | CC | 40 + t <sub>C</sub> | _ | 2TCL - 10<br>+ t <sub>C</sub> | _ | ns | | | RD, WR low time (no RW-delay) | t <sub>13</sub> | CC | 65 + t <sub>C</sub> | _ | 3TCL - 10<br>+ t <sub>C</sub> | _ | ns | | | Parameter | Symbol | | | PU Clock<br>0 MHz | Variable<br>1/2TCL = | Unit | | |------------------------------------------------|-----------------|----|---------------------|------------------------------------------|-------------------------------|-------------------------------------------------|----| | | | | min. | max. | min. | max. | | | RD to valid data in (with RW-delay) | t <sub>14</sub> | SR | _ | 30 + t <sub>C</sub> | - | 2TCL - 20<br>+ t <sub>C</sub> | ns | | RD to valid data in (no RW-delay) | t <sub>15</sub> | SR | _ | 55 + t <sub>C</sub> | - | 3TCL - 20<br>+ t <sub>C</sub> | ns | | ALE low to valid data in | t <sub>16</sub> | SR | _ | 55<br>+ t <sub>A</sub> + t <sub>C</sub> | _ | 3TCL - 20<br>+ t <sub>A</sub> + t <sub>C</sub> | ns | | Address to valid data in | t <sub>17</sub> | SR | _ | 70<br>+ 2t <sub>A</sub> + t <sub>C</sub> | _ | 4TCL - 30<br>+ 2t <sub>A</sub> + t <sub>C</sub> | ns | | Data hold after RD rising edge | t <sub>18</sub> | SR | 0 | _ | 0 | _ | ns | | Data float after RD | t <sub>19</sub> | SR | _ | 35 + t <sub>F</sub> | _ | 2TCL - 15<br>+ t <sub>F</sub> | ns | | Data valid to WR | t <sub>22</sub> | СС | 25 + t <sub>C</sub> | _ | 2TCL - 25<br>+ t <sub>C</sub> | _ | ns | | Data hold after WR | t <sub>23</sub> | CC | 35 + t <sub>F</sub> | - | 2TCL - 15<br>+ t <sub>F</sub> | _ | ns | | ALE rising edge after RD, WR | t <sub>25</sub> | CC | 35 + t <sub>F</sub> | - | 2TCL - 15<br>+ t <sub>F</sub> | - | ns | | Address hold after RD, WR | t <sub>27</sub> | СС | 35 + t <sub>F</sub> | _ | 2TCL - 15<br>+ t <sub>F</sub> | - | ns | | ALE falling edge to CS | t <sub>38</sub> | СС | -5 - t <sub>A</sub> | 10 - t <sub>A</sub> | -5 - t <sub>A</sub> | 10 - t <sub>A</sub> | ns | | CS low to Valid Data In | t <sub>39</sub> | SR | - | 55<br>+ t <sub>C</sub> + 2t <sub>A</sub> | - | 3TCL - 20<br>+ t <sub>C</sub> + 2t <sub>A</sub> | ns | | CS hold after RD, WR | t <sub>40</sub> | CC | 60 + t <sub>F</sub> | - | 3TCL - 15<br>+ t <sub>F</sub> | _ | ns | | ALE fall. edge to RdCS, WrCS (with RW delay) | t <sub>42</sub> | СС | 20 + t <sub>A</sub> | _ | TCL - 5<br>+ t <sub>A</sub> | - | ns | | ALE fall. edge to RdCS, WrCS (no RW delay) | t <sub>43</sub> | CC | -5 + t <sub>A</sub> | _ | -5<br>+ t <sub>A</sub> | - | ns | | Address float after RdCS, WrCS (with RW delay) | t <sub>44</sub> | СС | _ | 0 | _ | 0 | ns | | Address float after RdCS, WrCS (no RW delay) | t <sub>45</sub> | СС | _ | 25 | - | TCL | ns | | RdCS to Valid Data In (with RW delay) | t <sub>46</sub> | SR | _ | 25 + t <sub>C</sub> | - | 2TCL - 25<br>+ t <sub>C</sub> | ns | | Parameter | Syr | nbol | | CPU Clock<br>0 MHz | Variable<br>1/2TCL = | Unit | | |-------------------------------------|-----------------|------|---------------------|---------------------|-------------------------------|-------------------------------|----| | | | | min. | max. | min. | max. | | | RdCS to Valid Data In (no RW delay) | t <sub>47</sub> | SR | _ | 50 + t <sub>C</sub> | _ | 3TCL - 25<br>+ t <sub>C</sub> | ns | | RdCS, WrCS Low Time (with RW delay) | t <sub>48</sub> | CC | 40 + t <sub>C</sub> | _ | 2TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RdCS, WrCS Low Time (no RW delay) | t <sub>49</sub> | CC | 65 + t <sub>C</sub> | _ | 3TCL - 10<br>+ t <sub>C</sub> | _ | ns | | Data valid to WrCS | t <sub>50</sub> | CC | 35 + t <sub>C</sub> | _ | 2TCL - 15<br>+ t <sub>C</sub> | _ | ns | | Data hold after RdCS | t <sub>51</sub> | SR | 0 | _ | 0 | _ | ns | | Data float after RdCS | t <sub>52</sub> | SR | _ | 30 + t <sub>F</sub> | _ | 2TCL - 20<br>+ t <sub>F</sub> | ns | | Address hold after RdCS, WrCS | t <sub>54</sub> | СС | 30 + t <sub>F</sub> | _ | 2TCL - 20<br>+ t <sub>F</sub> | _ | ns | | Data hold after WrCS | t <sub>56</sub> | CC | 30 + t <sub>F</sub> | _ | 2TCL - 20<br>+ t <sub>F</sub> | _ | ns | Figure 14-1 External Memory Cycle: Multiplexed Bus, With Read/Write Delay, Normal ALE Figure 14-2 External Memory Cycle: Multiplexed Bus, With Read/Write Delay, Extended ALE Figure 14-3 External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Normal ALE Figure 14-4 External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Extended ALE # AC Characteristics Demultiplexed Bus $V_{\rm CC}$ = 5 V $\pm$ 10 %; $V_{\rm SS}$ = 0 V $T_{\rm A}$ = 0 to +70 °C for SAB-C167CR-16RM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16RM $T_{\rm A}$ = -40 to +125 °C for SAK-C167CR-16RM $C_L$ (for PORT0, PORT1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF $C_L$ (for Port 6, $\overline{CS}$ ) = 100 pF ALE cycle time = $4 \text{ TCL} + 2t_A + t_C + t_F$ (100 ns at 20-MHz CPU clock without waitstates) | Parameter | Symbol | | Max. CPU Clock<br>= 20 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | Unit | |----------------------------------------------------------|-----------------------|----|----------------------------|-----------------------------------------|--------------------------------------------|-------------------------------------------------|------| | | | | min. | max. | min. | max. | 1 | | ALE high time | $t_5$ | СС | 15 + t <sub>A</sub> | _ | TCL - 10 + t <sub>A</sub> | _ | ns | | Address setup to ALE | $t_6$ | CC | 10 + t <sub>A</sub> | _ | TCL - 15 + t <sub>A</sub> | _ | ns | | ALE falling edge to $\overline{RD}$ , WR (with RW-delay) | <i>t</i> <sub>8</sub> | CC | 15 + t <sub>A</sub> | _ | TCL - 10<br>+ t <sub>A</sub> | _ | ns | | ALE falling edge to RD, WR (no RW-delay) | <i>t</i> <sub>9</sub> | CC | -10 + t <sub>A</sub> | _ | -10<br>+ t <sub>A</sub> | _ | ns | | RD, WR low time (with RW-delay) | t <sub>12</sub> | CC | 40 + t <sub>C</sub> | _ | 2TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RD, WR low time (no RW-delay) | t <sub>13</sub> | CC | 65 + t <sub>C</sub> | - | 3TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RD to valid data in (with RW-delay) | t <sub>14</sub> | SR | _ | 30 + t <sub>C</sub> | _ | 2TCL - 20<br>+ t <sub>C</sub> | ns | | RD to valid data in (no RW-delay) | t <sub>15</sub> | SR | _ | 55 + t <sub>C</sub> | _ | 3TCL - 20<br>+ t <sub>C</sub> | ns | | ALE low to valid data in | t <sub>16</sub> | SR | _ | 55<br>+ t <sub>A</sub> + t <sub>C</sub> | _ | 3TCL - 20<br>+ t <sub>A</sub> + t <sub>C</sub> | ns | | Address to valid data in | t <sub>17</sub> | SR | _ | 70 + $2t_{A} + t_{C}$ | _ | 4TCL - 30<br>+ 2t <sub>A</sub> + t <sub>C</sub> | ns | | Data hold after RD rising edge | t <sub>18</sub> | SR | 0 | _ | 0 | _ | ns | | Data float after RD rising edge (with RW-delay 1) | t <sub>20</sub> | SR | _ | 35 + t <sub>F</sub> | _ | $2TCL - 15 + 2t_A + t_F^{1)}$ | ns | | Data float after RD rising edge (no RW-delay 1) | t <sub>21</sub> | SR | _ | 15 + t <sub>F</sub> | _ | TCL - 10 + $2t_A + t_F$ 1) | ns | | Data valid to WR | t <sub>22</sub> | CC | 25 + t <sub>C</sub> | - | 2TCL - 25<br>+ t <sub>C</sub> | _ | ns | | Data hold after WR | t <sub>24</sub> | СС | 15 + t <sub>F</sub> | _ | TCL - 10 + t <sub>F</sub> | _ | ns | | Parameter | Symbol | | Max. CPU Clock<br>= 20 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | Unit | |---------------------------------------------------|-----------------|----|----------------------------|------------------------------------------|--------------------------------------------|-------------------------------------------------|------| | | | | min. | max. | min. | max. | | | ALE rising edge after $\overline{\text{RD}}$ , WR | t <sub>26</sub> | CC | -10 + t <sub>F</sub> | _ | -10<br>+ t <sub>F</sub> | _ | ns | | Address hold after RD, WR | t <sub>28</sub> | CC | 0 + t <sub>F</sub> | _ | 0<br>+ t <sub>F</sub> | _ | ns | | ALE falling edge to CS | t <sub>38</sub> | СС | -5 - t <sub>A</sub> | 10 - t <sub>A</sub> | -5 - t <sub>A</sub> | 10 - t <sub>A</sub> | ns | | CS low to Valid Data In | t <sub>39</sub> | SR | _ | 55<br>+ t <sub>C</sub> + 2t <sub>A</sub> | - | 3TCL - 20<br>+ t <sub>C</sub> + 2t <sub>A</sub> | ns | | CS hold after RD, WR | t <sub>41</sub> | СС | 10 + t <sub>F</sub> | _ | TCL - 15<br>+ t <sub>F</sub> | _ | ns | | ALE falling edge to RdCS, WrCS (with RW-delay) | t <sub>42</sub> | СС | 20 + t <sub>A</sub> | _ | TCL - 5<br>+ t <sub>A</sub> | _ | ns | | ALE falling edge to RdCS, WrCS (no RW-delay) | t <sub>43</sub> | СС | -5 + t <sub>A</sub> | _ | -5<br>+ t <sub>A</sub> | _ | ns | | RdCS to Valid Data In (with RW-delay) | t <sub>46</sub> | SR | _ | 25 + t <sub>C</sub> | _ | 2TCL - 25<br>+ t <sub>C</sub> | ns | | RdCS to Valid Data In (no RW-delay) | t <sub>47</sub> | SR | _ | 50 + t <sub>C</sub> | _ | 3TCL - 25<br>+ t <sub>C</sub> | ns | | RdCS, WrCS Low Time (with RW-delay) | t <sub>48</sub> | СС | 40 + t <sub>C</sub> | _ | 2TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RdCS, WrCS Low Time (no RW-delay) | t <sub>49</sub> | СС | 65 + t <sub>C</sub> | _ | 3TCL - 10<br>+ t <sub>C</sub> | _ | ns | | Data valid to WrCS | t <sub>50</sub> | CC | 35 + t <sub>C</sub> | _ | 2TCL - 15<br>+ t <sub>C</sub> | _ | ns | | Data hold after RdCS | t <sub>51</sub> | SR | 0 | _ | 0 | _ | ns | | Data float after RdCS (with RW-delay) | t <sub>53</sub> | SR | _ | 30 + t <sub>F</sub> | _ | 2TCL - 20<br>+ t <sub>F</sub> | ns | | Data float after RdCS (no RW-delay) | t <sub>68</sub> | SR | _ | 5 + t <sub>F</sub> | - | TCL - 20<br>+ t <sub>F</sub> | ns | | Address hold after RdCS, WrCS | t <sub>55</sub> | CC | -10 + t <sub>F</sub> | _ | -10<br>+ t <sub>F</sub> | _ | ns | | Data hold after WrCS | t <sub>57</sub> | CC | 10 + t <sub>F</sub> | _ | TCL - 15<br>+ t <sub>F</sub> | _ | ns | 55 $<sup>^{1)}</sup>$ RW-delay and $t_{\rm A}$ refer to the next following bus cycle. Figure 15-1 External Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Normal ALE Figure 15-2 External Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Extended ALE Figure 15-3 External Memory Cycle: Demultiplexed Bus, No Read/Write Delay, Normal ALE Figure 15-4 External Memory Cycle: Demultiplexed Bus, No Read/Write Delay, Extended ALE # AC Characteristics CLKOUT and READY $V_{\rm CC}$ = 5 V $\pm$ 10 %; $V_{\rm SS}$ = 0 V $T_{\rm A}$ = 0 to +70 °C for SAB-C167CR-16RM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16RM $T_{\rm A}$ = -40 to +125 °C for SAK-C167CR-16RM $C_L$ (for PORT0, PORT1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF $C_L$ (for Port 6, $\overline{CS}$ ) = 100 pF | Parameter | Symbol | | Max. CPU Clock<br>= 20 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | Unit | |-----------------------------------------------------------------|-----------------|----|----------------------------|-------------------------------------------------------------------|--------------------------------------------|----------------------------------|------| | | | | min. | max. | min. | max. | | | CLKOUT cycle time | t <sub>29</sub> | CC | 50 | 50 | 2TCL | 2TCL | ns | | CLKOUT high time | t <sub>30</sub> | CC | 20 | _ | TCL - 5 | _ | ns | | CLKOUT low time | t <sub>31</sub> | CC | 15 | _ | TCL - 10 | _ | ns | | CLKOUT rise time | t <sub>32</sub> | CC | _ | 5 | _ | 5 | ns | | CLKOUT fall time | t <sub>33</sub> | CC | _ | 5 | _ | 5 | ns | | CLKOUT rising edge to ALE falling edge | t <sub>34</sub> | CC | $0 + t_A$ | 10 + t <sub>A</sub> | $0 + t_A$ | 10 + t <sub>A</sub> | ns | | Synchronous READY setup time to CLKOUT | t <sub>35</sub> | SR | 15 | _ | 15 | _ | ns | | Synchronous READY hold time after CLKOUT | t <sub>36</sub> | SR | 0 | _ | 0 | - | ns | | Asynchronous READY low time | t <sub>37</sub> | SR | 65 | _ | 2TCL + 15 | - | ns | | Asynchronous READY setup time 1) | t <sub>58</sub> | SR | 15 | _ | 15 | _ | ns | | Asynchronous READY hold time 1) | t <sub>59</sub> | SR | 0 | _ | 0 | - | ns | | Async. READY hold time after RD, WR high (Demultiplexed Bus) 2) | t <sub>60</sub> | SR | 0 | 0<br>+ 2t <sub>A</sub> + t <sub>C</sub><br>+ t <sub>F</sub><br>2) | 0 | TCL - 25<br>+ $2t_A + t_C + t_F$ | ns | <sup>1)</sup> These timings are given for test purposes only, in order to assure recognition at a specific clock edge. <sup>&</sup>lt;sup>2)</sup> Demultiplexed bus is the worst case. For multiplexed bus 2TCL are to be added to the maximum values. This adds even more time for deactivating READY. The $2t_A$ and $t_C$ refer to the next following bus cycle, $t_F$ refers to the current bus cycle. Figure 16 CLKOUT and READY - 1) Cycle as programmed, including MCTC waitstates (Example shows 0 MCTC WS). - <sup>2)</sup> The leading edge of the respective command depends on RW-delay. - 3) READY sampled HIGH at this sampling point generates a READY controlled waitstate, READY sampled LOW at this sampling point terminates the currently running bus cycle. - <sup>4)</sup> READY may be deactivated in response to the trailing (rising) edge of the corresponding command (RD or WR). - <sup>5)</sup> If the Asynchronous $\overline{\text{READY}}$ signal does not fulfill the indicated setup and hold times with respect to CLKOUT (eg. because CLKOUT is not enabled), it must fulfill $t_{37}$ in order to be safely synchronized. This is guaranteed, if READY is removed in reponse to the command (see Note <sup>4)</sup>). - Multiplexed bus modes have a MUX waitstate added after a bus cycle, and an additional MTTC waitstate may be inserted here. For a multiplexed bus with MTTC waitstate this delay is 2 CLKOUT cycles, for a demultiplexed bus without MTTC waitstate this delay is zero. - 7) The next external bus cycle may start here. # AC Characteristics External Bus Arbitration $V_{\rm CC}$ = 5 V $\pm$ 10 %; $V_{\rm SS}$ = 0 V $T_{\rm A}$ = 0 to +70 °C for SAB-C167CR-16RM $T_{\rm A}$ = -40 to +85 °C for SAF-C167CR-16RM $T_{\rm A}$ = -40 to +125 °C for SAK-C167CR-16RM $C_L$ (for PORT0, PORT1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF $C_{\rm L}$ (for Port 6, $\overline{\rm CS}$ ) = 100 pF | Parameter | Syn | nbol | Max. CPU Clock<br>= 20 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | Unit | |---------------------------------------|-----------------|------|----------------------------|------|--------------------------------------------|------|------| | | | | min. | max. | min. | max. | | | HOLD input setup time to CLKOUT | t <sub>61</sub> | SR | 20 | _ | 20 | - | ns | | CLKOUT to HLDA high or BREQ low delay | t <sub>62</sub> | CC | - | 20 | _ | 20 | ns | | CLKOUT to HLDA low or BREQ high delay | t <sub>63</sub> | CC | _ | 20 | _ | 20 | ns | | CSx release | t <sub>64</sub> | СС | _ | 20 | _ | 20 | ns | | CSx drive | t <sub>65</sub> | CC | -5 | 25 | -5 | 25 | ns | | Other signals release | t <sub>66</sub> | CC | _ | 20 | _ | 20 | ns | | Other signals drive | t <sub>67</sub> | CC | -5 | 25 | -5 | 25 | ns | Figure 17 External Bus Arbitration, Releasing the Bus - 1) The C167CR-16RM will complete the currently running bus cycle before granting bus access. - <sup>2)</sup> This is the first possibility for $\overline{\mathsf{BREQ}}$ to get active. - $^{3)}$ The $\overline{\text{CS}}$ outputs will be resistive high (pullup) after $t_{\text{64}}$ . Figure 18 External Bus Arbitration, (Regaining the Bus) - 1) This is the last chance for BREQ to trigger the indicated regain-sequence. Even if BREQ is activated earlier, the regain-sequence is initiated by HOLD going high. Please note that HOLD may also be deactivated without the C167CR-16RM requesting the bus. - 2) The next C167CR-16RM driven bus cycle may start here. # **Package Outline** Figure 19 #### **Sorts of Packing** Package outlines for tubes, trays, etc. are contained in our Data Book "Package Information" SMD = Surface Mounted Device Dimensions in mm