



Order

Now







BQ25790 SLUSDF9 – JUNE 2020

# BQ25790 I<sup>2</sup>C Controlled, 1-4 Cell, 5-A Buck-Boost Battery Charger with Dual-Input Selector and USB PD 3.0 OTG Output

## 1 Features

- High efficient synchronous Switch Mode buckboost charger for 1-4 cell battery
  - 750-kHz and 1.5-MHz Programmable switching frequencies
  - Efficiency optimized for charging 2s battery, 96.5% efficiency with 9-V input and 94.5% efficiency with 15-V input at 3-A ICHG
  - Charging current up to 5 A with 10-mA resolution
- Support wide range of input sources
  - 3.6-V to 24-V Wide input operating voltage range with 30-V absolute maximum rating
  - Maximum power tracking with VINDPM up to 22 V and IINDPM up to 3.3 A
  - Detect USB BC1.2, SDP, CDP, DCP, HVDCP and non-standard adapters
- Dual-input power mux controller for source selection
- High level integration
  - Four switching MOSFETs and BATFET
  - Input current and charging current sensing
- Narrow-VDC (NVDC) Power Path management
- Power USB port from battery (USB OTG)
  - 2.8-V to 22-V OTG output voltage with 10-mV resolution to support USB-PD PPS
  - OTG Output current regulation up to 3.32 A with 40-mA resolution
- Flexible autonomous and I<sup>2</sup>C mode for optimal system performance
- Integrated 16-bit ADC for voltage, current and temperature monitor
- Low battery quiescent current
  - Typical 21-µA at battery only operation
  - Typical 600 nA in Charger Shutdown Mode
- High accuracy
  - ±0.5% Charge voltage regulation for 2s battery
  - ±5% Charge current regulation
  - ±5% Input current regulation
- Safety
  - Thermal regulation and thermal shutdown
  - Input/battery OVP and OCP
  - Converter MOSFETs OCP
  - Charging safety timer

- Package
  - 56-Pin 2.9mm × 3.3mm WCSP

## 2 Applications

- Smartphone, Tablet, Drone
- Wireless speaker, Digital Camera
- Mobile printer, Electronic point of sales (EPOS)

## 3 Description

The BQ25790 is a fully integrated switch-mode buckboost charger for 1-4 cell Li-ion battery and Lipolymer battery. The integration includes 4 switching MOSFETs (Q<sub>1</sub>, Q<sub>2</sub>, Q<sub>3</sub>, Q<sub>4</sub>), input and charging current sensing circuits, the battery FET (Q<sub>BAT</sub>) and all the loop compensation of the buck-boost converter. It provides high power density and design flexibility to charge batteries across the full input voltage range for USB Type-C<sup>TM</sup> and USB power delivery (USB-PD) applications such as smart phone, tablet and other portable devices.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)             |
|-------------|------------|-----------------------------|
| BQ25790     | DSBGA (56) | 2.90 x 3.30 mm <sup>2</sup> |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Simplified Schematic



#### TEXAS INSTRUMENTS

www.ti.com

# **Table of Contents**

| 1 | Feat | tures 1                            |  |  |  |  |  |  |  |
|---|------|------------------------------------|--|--|--|--|--|--|--|
| 2 | Арр  | Applications 1                     |  |  |  |  |  |  |  |
| 3 | Des  | cription 1                         |  |  |  |  |  |  |  |
| 4 | Rev  | ision History 2                    |  |  |  |  |  |  |  |
| 5 | Des  | cription (continued) 3             |  |  |  |  |  |  |  |
| 6 | Pin  | Configuration and Functions 4      |  |  |  |  |  |  |  |
| 7 | Spe  | cifications7                       |  |  |  |  |  |  |  |
|   | 7.1  | Absolute Maximum Ratings 7         |  |  |  |  |  |  |  |
|   | 7.2  | ESD Ratings 7                      |  |  |  |  |  |  |  |
|   | 7.3  | Recommended Operating Conditions 7 |  |  |  |  |  |  |  |
|   | 7.4  | Thermal Information 8              |  |  |  |  |  |  |  |
|   | 7.5  | Electrical Characteristics         |  |  |  |  |  |  |  |
|   | 7.6  | Timing Requirements 16             |  |  |  |  |  |  |  |
|   | 7.7  | Typical Characteristics 17         |  |  |  |  |  |  |  |
| 8 | Deta | ailed Description 19               |  |  |  |  |  |  |  |
|   | 8.1  | Overview 19                        |  |  |  |  |  |  |  |
|   | 8.2  | Functional Block Diagram 20        |  |  |  |  |  |  |  |
|   | 8.3  | Feature Description 21             |  |  |  |  |  |  |  |
|   |      |                                    |  |  |  |  |  |  |  |

|    | 8.4  | Device Functional Modes                            | 45  |
|----|------|----------------------------------------------------|-----|
|    | 8.5  | Register Map                                       | 46  |
| 9  | App  | lication and Implementation                        | 115 |
|    | 9.1  | Application Information                            | 115 |
|    | 9.2  | Typical Application                                | 116 |
| 10 | Pow  | ver Supply Recommendations                         | 123 |
| 11 | Lay  | out                                                | 124 |
|    | 11.1 | Layout Guidelines                                  | 124 |
| 12 | Dev  | ice and Documentation Support                      | 125 |
|    | 12.1 | Device Support                                     | 125 |
|    | 12.2 | Documentation Support                              | 125 |
|    | 12.3 | Receiving Notification of Documentation<br>Updates | 125 |
|    | 12.4 |                                                    |     |
|    | 12.5 | Trademarks                                         |     |
|    | 12.6 | Electrostatic Discharge Caution                    | 125 |
|    | 12.7 | Glossary                                           | 125 |
| 13 |      | hanical, Packaging, and Orderable<br>mation        | 126 |

# 4 Revision History

| DATE | REVISION | NOTES            |
|------|----------|------------------|
| June | *        | Initial release. |



## **5** Description (continued)

The charger supports the narrow VDC power path management, in which the system is regulated at a voltage slightly higher than the battery voltage, but not drop below the minimum system voltage. The system keeps operating even when the battery is completely discharged or removed. When load power exceeds input source rating, the battery gets into supplement mode and prevents the input source from being overloaded and the system from crashing.

The device charges a battery from a wide range of the input sources including legacy USB adapter to high voltage USB PD adapter and traditional barrel adapter. The charger automatically sets converter to be buck, boost or buck-boost configurations based on input voltage and battery voltage without the host control. The dual input source selector manages the power flowing from two different input sources. The inputs selection is controlled by the host through I<sup>2</sup>C with default source #1 (VAC1) as the primary input and the source #2 (VAC2) as the secondary input.

To support fast charging using adjustable high voltage adapter, the device provides D+/D- handshake. The device is compliant with USB 2.0 and USB 3.0 power delivery specification with input current and voltage regulation. In addition, the Input Current Optimizer (ICO) allows the detection of maximum power point of an unknown input source.

Besides the I<sup>2</sup>C host controlled charging mode, this charger also supports autonomous charging mode. After power up, the charging is enabled with default register settings. The device can complete a charging cycle without any software engagements. It detects battery voltage and charges the battery in different phases: trickle charging, pre-charging, constant current (CC) charging and constant voltage (CV) charging. At the end of the charging cycle, the charger automatically terminates when the charge current is below a pre-set limit (termination current) in the constant voltage phase. When the full battery falls below the recharge threshold, the charger will automatically start another charging cycle.

In the absence of input sources, this device supports USB On-the-Go (OTG) function, discharging battery to generate an adjustable 2.8V~22V voltage on VBUS with 10mV step size, which is compliant to the USB PD 3.0 specification defined programmable power supply (PPS) feature.

The charger provides various safety features for battery charging and system operations, including battery temperature negative thermistor monitoring, trickle charge, pre-charge and fast charge timers and over-voltage/over-current protections on battery and input. The thermal regulation reduces charge current when the junction temperature exceeds a programmable threshold. The STAT output of the device reports the charging status and any fault conditions. The PG output indicates if a good power source is present. The INT pin immediately notifies host when fault occurs.

The device also provides a 16-bit analog-to-digital converter (ADC) for monitoring charge current and input/battery/system (VAC, VBUS, BAT, SYS, TS) voltages.

It is available in a 56-pin 2.9mm × 3.3mm WCSP package.

## 6 Pin Configuration and Functions



Top View = Xray through a soldered down part with A1 starting in upper left corner

#### **Pin Functions**

| PIN  |     | 10    | DECODIDION                                                                                                                                                                                   |  |
|------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME | NO. | - I/O | DESCRIPTION                                                                                                                                                                                  |  |
|      | A1  |       | Charger Input Voltage – The power input terminal of the charger. An input current sensing circuit is                                                                                         |  |
| VBUS | B1  | Р     | connected between VBUS and PMID. The recommended capacitor at VBUS is one piece of 10µF                                                                                                      |  |
|      | C1  |       | ceramic capacitor.                                                                                                                                                                           |  |
|      | A2  |       |                                                                                                                                                                                              |  |
|      | B2  |       | Q1 MOSFET Drain Connection – An internal N-channel high side MOSFET (Q1) is connected                                                                                                        |  |
| PMID | C2  | Р     | between PMID and SW1 with drain on PMID and source on SW1. Place a $0.1\mu$ F ceramic capacitor from PMID to power GND as close as possible to the charger IC. The recommended capacitors at |  |
|      | D2  |       | PMID are 3 piece of $10\mu$ F and one piece of $0.1\mu$ F ceramic capacitors.                                                                                                                |  |
|      | E2  |       |                                                                                                                                                                                              |  |
|      | A3  |       |                                                                                                                                                                                              |  |
|      | B3  |       |                                                                                                                                                                                              |  |
| SW1  | C3  | Р     | Buck Side Half Bridge Switching Node                                                                                                                                                         |  |
|      | D3  |       |                                                                                                                                                                                              |  |
|      | E3  |       |                                                                                                                                                                                              |  |



## Pin Functions (continued)

| PIN    |     | - <i>I</i> /O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|--------|-----|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME   | NO. | 1/0           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|        | A4  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|        | B4  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| GND C4 |     | Р             | Ground Return                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|        | D4  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|        | E4  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|        | A5  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|        | B5  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| SW2    | C5  | Р             | Boost Side Half Bridge Switching Node                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|        | D5  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|        | E5  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|        | A6  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|        | B6  |               | The Charger Output Voltage to System – The internal N-channel high side MOSFET (Q4) is                                                                                                                                                                                                                                                                                                                |  |  |
| SYS    | C6  | Р             | connected between SYS and SW2 with drain on SYS and source on SW2. Place a $0.1\mu$ F ceramic capacitor from SYS to power GND as close as possible to the charger IC. The recommended                                                                                                                                                                                                                 |  |  |
|        | D6  |               | capacitors at SYS are 5 piece of $10\mu$ F and one piece of $0.1\mu$ F ceramic capacitors.                                                                                                                                                                                                                                                                                                            |  |  |
|        | E6  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|        | A7  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|        | B7  | _             | The Battery Charging Power Connection – Connect to the positive terminal of the battery pack. The                                                                                                                                                                                                                                                                                                     |  |  |
| BAT    | C7  | Р             | internal charging current sensing circuit is connected between SYS and BAT. The recommended                                                                                                                                                                                                                                                                                                           |  |  |
|        | D7  |               | capacitors at BAT are 2 piece of $10\mu$ F ceramic capacitors.                                                                                                                                                                                                                                                                                                                                        |  |  |
|        | E7  |               |                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| BTST1  | D1  | Ρ             | <b>Input High Side Power MOSFET Gate Driver Power Supply</b> – Connect a 10V or higher rating, 47 ceramic capacitor between SW1 and BTST1 as the bootstrap capacitor for driving high side switchin MOSFET (Q1).                                                                                                                                                                                      |  |  |
| REGN   | E1  | Р             | <b>The Charger Internal Linear Regulator Output</b> – It is supplied from either VBUS or BAT dependent on which voltage is higher. Connect a 10V, $4.7\mu$ F ceramic capacitor from REGN to power ground. The REGN LDO output is used for the internal MOSFETs gate driving voltage and the voltage bias for TS pin resistor divider.                                                                 |  |  |
| BTST2  | F7  | Р             | Output High Side Power MOSFET Gate Driver Power Supply – Connect a 10V or higher rating, 47nF ceramic capacitor between SW2 and BTST2 as the bootstrap capacitor for driving high side switching MOSFET (Q4).                                                                                                                                                                                         |  |  |
| ACDRV1 | H2  | Ρ             | <b>Input FETs Driver Pin 1</b> – The charge pump output to drive the port #1 input N-channel MOSFET (ACFET1) and the reverse blocking N-channel MOSFET (RBFET1). The charger turns on the back-to-back MOSFETs by increasing the ACDRV1 voltage 5V above the common drain connection of the ACFET1 and RBFET1 when the turn-on condition is met. Tie ACDRV1 to GND if no ACFET1 and RBFET1 installed. |  |  |
| VAC1   | H1  | Ρ             | <b>VAC1 Input Detection</b> – When a voltage between 3.6V and 24V apply on VAC1, it represents a valid input is plugged in port 1. Connect to VBUS if the ACFET1 and RBFET1 are not installed.                                                                                                                                                                                                        |  |  |
| ACDRV2 | G2  | Ρ             | <b>Input FETs Driver Pin 2</b> – The charge pump output to drive the port #2 input N-channel MOSFET (ACFET2) and the reverse blocking N-channel MOSFET (RBFET2). The charger turns on the back-to-back MOSFETs by increasing the ACDRV2 voltage 5V above the common drain connection of the ACFET2 and RBFET2 when the turn-on condition is met. Tie ACDRV2 to GND if no ACFET2 and RBFET2 installed. |  |  |
| VAC2   | G1  | Р             | <b>VAC2 Input Detection</b> – When a voltage between 3.6V and 24V is applied on VAC2, it represents a valid input being plugged in port #2. Connect to VBUS if the ACFET2 and RBFET2 are not present.                                                                                                                                                                                                 |  |  |
| STAT   | F1  | DO            | <b>Open Drain Charge Status Output</b> – It indicates various charger operations. Connect to the pull up rail via $10k\Omega$ resistor. LOW indicates charging in progress. HIGH indicates charging completed or charging disabled. When any fault condition occurs, STAT pin blinks at 1Hz. The STAT pin function can be disabled when DIS_STAT bit is set to 1.                                     |  |  |
| PG     | H3  | DO            | <b>Open Drain Active Low Power Good Indicator</b> – Connected to the pull up rail via $10k\Omega$ resistor. LOW indicates a good input source if the VBUS voltage is above 3.6V and below 24V.                                                                                                                                                                                                        |  |  |
| D+     | F2  | AIO           | <b>Positive Line of the USB Data Line Pair</b> – D+/D- based USB host/charging port detection. The detection includes data contact detection (DCD), primary and secondary detection in BC1.2, and the adjustable high voltage adapter.                                                                                                                                                                |  |  |

BQ25790 SLUSDF9-JUNE 2020

www.ti.com

Texas Instruments

## Pin Functions (continued)

| PIN      |     |       | DECODIDATION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|----------|-----|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME     | NO. | - I/O | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| D-       | F3  | AIO   | <b>Negative Line of the USB Data Line Pair</b> – D+/D- based USB host/charging port detection. The detection includes data contact detection (DCD), primary and secondary detection in BC1.2, and the adjustable high voltage adapter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| SDRV     | F6  | Р     | <b>External N-channel Ship FET (SFET) Gate Driver Output</b> – The driver pin of the external ship FET. The ship FET is always turned on when the ship mode is disabled, and it keeps off when the charger is in ship mode or shutdown mode. Connect a 0402 / 50V / 1nF ceramic capacitor from SDRV to GND when the ship FET is not used.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| QON      | G3  | DI    | Ship FET Enable or System Power Reset Control Input – When the device is in ship mode or in the shutdown mode, the SDRV turns off the external ship FET to minimize the battery leakage current. A logic low on this pin with $t_{SM\_EXIT}$ duration turns on ship FET to force the device exit the ship mode. A logic low on this pin with $t_{RST}$ duration resets system power by turning off the ship FET for $t_{RST\_SFET}$ (also set the charger in HIZ mode when VBUS is high) and then turning on ship FET (also disable the charger HIZ mode) to provide full system power reset. During $t_{RST\_SFET}$ when the ship FET is off, the charger applies a 30mA discharging current on SYS to discharge system voltage. The pin contains an internal pull-up to maintain default high logic. |  |  |
| PROG     | F5  | DI    | <b>Charger POR Default Settings Program</b> – At power up, the charger detects the resistance tied to PROG pin to determine the default switching frequency and the default battery charging profile. The surface mount resistor with $\pm 1\%$ or $\pm 2\%$ tolerance is recommended. Please refer to more details in the section of PROG Pin Configuration.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| SCL      | H4  | DI    | I <sup>2</sup> C Interface Clock – Connect SCL to the logic rail through a 10kΩ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| SDA      | H5  | DIO   | <b>I<sup>2</sup>C Interface Data</b> – Connect SDA to the logic rail through a 10kΩ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| INT      | G5  | DO    | <b>Open Drain Interrupt Output.</b> – Connect the $\overline{INT}$ pin to a logic rail via a 10k $\Omega$ resistor. The $\overline{INT}$ pin sends an active low, 256µs pulse to the host to report the charger device status and faults.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| ILIM_HIZ | F4  | AI    | <b>Input Current Limit Setting and HIZ Mode Control Pin</b> – Program ILIM_HIZ voltage by connecting a resistor divider from pull up rail to ILIM_HIZ pin to ground. The pin voltage is calculated as: $V_{(ILIM_HIZ)} = 1V + 800m\Omega \times IINDPM$ , in which IINDPM is the target input current. The input current limit used by the charger is the lower setting of ILIM_HIZ pin and the IINDPM register. When the pin voltage is below 0.75V, the buck-boost converter enters non-switching mode with REGN on. When the pin voltage is above 1V, the converter resumes switching.                                                                                                                                                                                                              |  |  |
| IBAT     | H6  | AO    | <b>Charging Current Sensing Output</b> – A current source output pin with the output current value as a ratio of charging current. The typical ratio is $25\mu$ A output current when the charging current is 1A. The recommended application case is connecting this pin to GND through a $10k\Omega$ resistor, in order to achieve a 250 mV/A voltage to charging current gain. The maximum voltage at this pin is clamped at 3.3V.                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| CE       | G4  | DI    | Active Low Charge Enable Pin – Battery charging is enabled when EN_CHG bit is 1 and $\overline{CE}$ pin is LOW. $\overline{CE}$ pin must be pulled HIGH or LOW, do not leave floating.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| BATP     | G7  | Ρ     | <b>Positive Input for Battery Voltage Sensing</b> – Connect to the positive terminal of battery pack. Place $100\Omega$ series resistance between this pin and the battery positive terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| BATN     | G6  | AI    | <b>Negative Input for Battery Voltage Sensing</b> – Connect to the negative terminal of battery pack. Place $100\Omega$ series resistance between this pin and the battery negative terminal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| TS       | H7  | AI    | <b>Temperature Qualification Voltage Input</b> – Connect a negative temperature coefficient thermistor. Program temperature window with a resistor divider from REGN to TS to GND. Charge suspends when TS pin voltage is out of range. Recommend a 103AT-2 $10k\Omega$ thermistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                       |                                                                                | MIN       | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------------|-----------|-----|------|
|                       | VAC1, VAC2                                                                     | -2        | 30  | V    |
|                       | VBUS (converter not switching)                                                 | -2        | 30  | V    |
|                       | PMID (converter not switching)                                                 | -0.3      | 30  | V    |
|                       | ACDRV1, ACDRV2, BTST1                                                          | -0.3      | 32  | V    |
|                       | SYS (converter not switching)                                                  | -0.3      | 23  | V    |
| Voltage range (with   | BATP, BAT                                                                      | -0.3      | 20  | V    |
| respect to GND)       | BTST2                                                                          | -0.3      | 29  | V    |
|                       | SDRV                                                                           | -0.3      | 26  | V    |
|                       | SW1                                                                            | -2 (50ns) | 30  | V    |
|                       | SW2                                                                            | -2 (50ns) | 23  | V    |
|                       | PG, QON, D+, D-, CE, STAT, SCL, SDA, INT, ILIM_HIZ, PROG, TS, REGN, IBAT, BATN | -0.3      | 6   | V    |
| Output Sink Current   | ĪNT, STAT                                                                      |           | 6   | mA   |
|                       | BTST1-SW1, BTST2-SW2                                                           | -0.3      | 6   | V    |
| Differential Malterra | PMID-VBUS                                                                      | -0.3      | 6   | V    |
| Differential Voltage  | SYS-BAT                                                                        | -0.3      | 16  | V    |
|                       | SDRV-BAT                                                                       | -0.3      | 6   | V    |
| TJ                    | Junction temperature                                                           | -40       | 150 | °C   |
| T <sub>stg</sub>      | Storage temperature                                                            | -55       | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                                                                | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>                    | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all $\ensuremath{pins^{(2)}}$ | ±250  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                   |                                      | MIN NO | M MAX | UNIT |
|-------------------|--------------------------------------|--------|-------|------|
| V <sub>VBUS</sub> | Input voltage                        | 3.6    | 24    | V    |
| V <sub>BAT</sub>  | Battery voltage                      |        | 18.8  | V    |
| I <sub>VBUS</sub> | Input current                        |        | 3.3   | А    |
| I <sub>SW</sub>   | Output current (SW)                  |        | 5     | А    |
| I <sub>BAT</sub>  | Fast charging current                |        | 5     | А    |
|                   | RMS discharge current (continuously) |        | 6     | А    |
|                   | Peak discharge current (up to 1 sec) |        | 10    | А    |
| T <sub>A</sub>    | Ambient temperature                  | -40    | 85    | °C   |
| TJ                | Junction temperature                 | -40    | 125   | °C   |
| C <sub>VBUS</sub> | Effective VBUS capacitance           |        | 2     | μF   |
| C <sub>PMID</sub> | Effective PMID capacitance           |        | 4     | μF   |
| C <sub>SYS</sub>  | Effective SYS capacitance            |        | 6     | μF   |

SLUSDF9-JUNE 2020

## **Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)

|                  |                           | MIN | NOM | MAX | UNIT |
|------------------|---------------------------|-----|-----|-----|------|
| C <sub>BAT</sub> | Effective BAT capacitance |     | 3   |     | μF   |

### 7.4 Thermal Information

|                       |                                              | BQ25790     |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | YBG (DSBGA) | UNIT |
|                       |                                              | 56-BALL     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 46.1        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 0.2         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 9.5         | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 0.1         | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 9.3         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Electrical Characteristics

 $V_{VBUS_UVLOZ} < V_{VBUS} < V_{VBUS_OVP}$ ,  $T_J = -40^{\circ}C$  to +125°C, and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                           | PARAMETER                                                                                                                                 | TEST CONDITIONS                                                                                       | MIN | ТҮР | MAX | UNIT |
|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| QUIESCENT CU              | RRENTS                                                                                                                                    |                                                                                                       |     |     |     |      |
| I <sub>Q_BAT_ON</sub>     | Quiescent battery current (BATP,<br>BAT, SYS) when the charger is in<br>the battery only mode, battery<br>FET is enabled, ADC is disabled | VBAT = 8V, No VBUS, BATFET is<br>enabled, I2C enabled, ADC disabled,<br>system is powered by battery. |     | 21  | 24  | μΑ   |
| I <sub>Q_BAT_OFF</sub>    | Quiescent battery current (BATP) when the charger is in ship mode.                                                                        | VBAT = 8V, No VBUS, I2C enabled, ADC disabled, in ship mode.                                          |     | 12  | 16  | μA   |
| I <sub>SD_BAT</sub>       | Shutdown battery current (BATP) when charger is in shut down mode.                                                                        | VBAT = 8V, No VBUS, I2C disabled,<br>ADC disabled, in shut down mode.                                 |     | 0.6 | 0.7 | μA   |
| 1                         | Ouissoot input ourset (UPUS)                                                                                                              | VBUS = 15V, VBAT = 8V, charge<br>disabled, converter switching, ISYS = 0A,<br>OOA disabled            |     | 3   |     | mA   |
| IQ_VBUS                   | Quiescent input current (VBUS)                                                                                                            | VBUS = 15V, VBAT = 8V, charge<br>disabled, converter switching, ISYS = 0A,<br>OOA enabled             |     | 5   |     | mA   |
| I <sub>SD_VBUS</sub>      | Shutdown input current (VBUS) in HIZ                                                                                                      | VBUS = 5V, HIZ mode, no battery, ADC disabled, ACDRV disabled                                         |     | 354 |     | μΑ   |
| 1                         | Quiescent battery current (BATP,                                                                                                          | VBAT = 8V, VBUS = 5V, OTG mode<br>enabled, converter switching, $I_{VBUS} = 0A$ ,<br>OOA disabled     |     | 3   |     | mA   |
| IQ_OTG                    | BAT, SYS) in OTG                                                                                                                          | VBAT = 8V, VBUS = 5V, OTG mode<br>enabled, converter switching, $I_{VBUS} = 0A$ ,<br>OOA enabled      |     | 5   |     | mA   |
| VBUS / VBAT SU            | JPPLY                                                                                                                                     |                                                                                                       |     |     |     |      |
|                           | VAC present rising threshold to turnon the ACFET-RBFET                                                                                    | For both VAC1 and VAC2                                                                                |     | 3.4 | 3.5 | V    |
| V <sub>VAC_</sub> PRESENT | VAC present falling threshold to turnoff the ACFET-RBFET                                                                                  |                                                                                                       | 3.1 | 3.2 |     | V    |



## **Electrical Characteristics (continued)**

 $V_{VBUS_{UVLOZ}} < V_{VBUS} < V_{VBUS_{OVP}}, T_{J} = -40^{\circ}C$  to +125°C, and  $T_{J} = 25^{\circ}C$  for typical values (unless otherwise noted)

|                             | PARAMETER                                                     | TEST CONDITIONS                                  | MIN  | TYP  | MAX  | UNIT |
|-----------------------------|---------------------------------------------------------------|--------------------------------------------------|------|------|------|------|
|                             | VAC overvoltage rising threshold, when VAC_OVP[1:0]=00        |                                                  | 25.2 | 26   | 26.8 | V    |
|                             | VAC overvoltage falling<br>threshold, when<br>VAC_OVP[1:0]=00 |                                                  | 24.4 | 25.2 | 26.0 | V    |
|                             | VAC overvoltage rising<br>threshold, when<br>VAC_OVP[1:0]=01  |                                                  | 21.1 | 21.7 | 22.3 | V    |
|                             | VAC overvoltage falling<br>threshold, when<br>VAC_OVP[1:0]=01 | For both VAC1 and VAC2                           | 20.6 | 21.2 | 21.8 | V    |
| Vvac_ovp                    | VAC overvoltage rising<br>threshold, when<br>VAC_OVP[1:0]=10  |                                                  | 11.6 | 12   | 12.4 | V    |
|                             | VAC overvoltage falling<br>threshold, when<br>VAC_OVP[1:0]=10 |                                                  | 11.2 | 11.6 | 12.0 | V    |
|                             | VAC overvoltage rising<br>threshold, when<br>VAC_OVP[1:0]=11  |                                                  | 6.7  | 7    | 7.3  | V    |
|                             | VAC overvoltage falling<br>threshold, when<br>VAC_OVP[1:0]=11 |                                                  | 6.5  | 6.8  | 7.1  | V    |
| V <sub>VBUS_OP</sub>        | VBUS operating range                                          |                                                  | 3.6  |      | 24   | V    |
| V <sub>VBUS_UVLOZ</sub>     | VBUS rising for active I2C, no battery                        | VBUS rising                                      | 3.25 | 3.4  | 3.55 | V    |
| V <sub>VBUS_UVLO</sub>      | VBUS falling to turnoff I2C, no battery                       | VBUS falling                                     | 3.05 | 3.2  | 3.35 | V    |
| V <sub>VBUS_PRESENT</sub>   | VBUS to start switching                                       | VBUS rising                                      | 3.3  | 3.4  | 3.5  | V    |
| V <sub>VBUS_PRESENTZ</sub>  | VBUS to stop switching                                        | VBUS falling                                     | 3.1  | 3.2  | 3.3  | V    |
| V <sub>VBUS_OVP</sub>       | VBUS overvoltage rising threshold                             | VBUS rising                                      | 25.2 | 25.7 | 26.2 | V    |
| V <sub>VBUS_OVPZ</sub>      | VBUS overvoltage falling threshold                            | VBUS falling                                     | 24.0 | 24.4 | 24.8 | V    |
| I <sub>BUS_OCP</sub>        | IBUS over-current rising threshold                            |                                                  | 7.0  | 8.0  | 9.0  | А    |
| I <sub>BUS_OCPZ</sub>       | IBUS over-current falling threshold                           |                                                  | 6.5  | 7.5  | 8.5  | Α    |
| V                           | BAT voltage for active I2C and turning on BATFET, no VBUS, no | VBAT rising, when the charger is in ship mode    | 3.25 | 3.40 | 3.55 | V    |
| V <sub>BAT_UVLOZ</sub>      | VAC                                                           | VBAT rising, when the charger is in normal mode  | 2.50 | 2.60 | 2.71 | V    |
| VBAT UVLO                   | BAT voltage to turn off I2C and                               | VBAT falling, when the charger is in ship mode   | 3.05 | 3.20 | 3.31 | V    |
| VBAT_UVLO                   | BATFET, no VBUS, no VAC                                       | VBAT falling, when the charger is in normal mode | 2.30 | 2.40 | 2.50 | V    |
| V <sub>BAT_OTG</sub>        | BAT voltage rising threshold to<br>enable OTG mode            | VBAT rising                                      | 2.7  | 2.8  | 2.9  | V    |
| V <sub>BAT_OTGZ</sub>       | BAT voltage falling threshold to disable OTG mode             | VBAT falling                                     | 2.4  | 2.5  | 2.6  | V    |
| VPOORSRC                    | Bad adapter detection threshold                               | VBUS falling                                     | 3.3  | 3.4  | 3.5  | V    |
| V <sub>POORSRC</sub>        | Bad adapter detection threshold hysteresis                    | VBUS rising above V <sub>POORSRC</sub>           | 150  | 200  | 250  | mV   |
| IPOORSRC                    | Bad adapter detection current source                          |                                                  |      | 30   |      | mA   |
| POWER-PATH MA               | NAGEMENT                                                      |                                                  |      |      |      |      |
| V <sub>SYSMAX_REG_RNG</sub> | System voltage regulation range, measured on SYS              |                                                  | 3.2  |      | 19   | V    |

Copyright © 2020, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

 $V_{VBUS_{UVLOZ}} < V_{VBUS} < V_{VBUS_{OVP}}, T_{J} = -40^{\circ}C$  to +125°C, and  $T_{J} = 25^{\circ}C$  for typical values (unless otherwise noted)

|                              | PARAMETER                                                                               | TEST CONDITIONS                                                               | MIN   | TYP   | MAX   | UNIT |
|------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------|-------|-------|------|
|                              |                                                                                         | V <sub>BAT</sub> = 16.8V (4s default)                                         | 16.82 | 17.00 | 17.25 | V    |
|                              | System voltage regulation                                                               | V <sub>BAT</sub> = 12.6V (3s default)                                         | 12.62 | 12.80 | 13.04 | V    |
| V <sub>SYSMAX_REG_ACC</sub>  | accuracy (when V <sub>BAT</sub> >V <sub>SYSMIN</sub> , charging disabled, PFM disabled) | V <sub>BAT</sub> = 8.4V (2s default)                                          | 8.44  | 8.60  | 8.77  | V    |
|                              |                                                                                         | $V_{BAT} = 4.2V$ (1s default)                                                 | 4.268 | 4.40  | 4.550 | V    |
|                              | V <sub>SYSMIN</sub> regulation range,                                                   |                                                                               | 0.5   |       |       |      |
| V <sub>SYSMIN_REG_RNG</sub>  | measured on SYS                                                                         |                                                                               | 2.5   |       | 16    | V    |
| V <sub>SYSMIN_REG_STEP</sub> | V <sub>SYSMIN</sub> regulation step size                                                |                                                                               |       | 250   |       | mV   |
|                              |                                                                                         | 4s battery                                                                    | 11.9  | 12.2  | 12.5  | V    |
| V                            | System voltage regulation                                                               | 3s battery                                                                    | 9.0   | 9.2   | 9.4   | V    |
| V <sub>SYSMIN_REG_ACC</sub>  | accuracy (when V <sub>BAT</sub> <v<sub>SYSMIN)</v<sub>                                  | 2s battery                                                                    | 7.12  | 7.2   | 7.32  | V    |
|                              |                                                                                         | 1s battery                                                                    | 3.5   | 3.7   | 3.9   | V    |
| V                            | VSYS overvoltage rising threshold                                                       | As a percentage of the system regulation voltage, to turnoff the converter.   | 105.5 | 110.0 | 112.3 | %    |
| V <sub>SYS_OVP</sub>         | VSYS overvoltage falling threshold                                                      | As a percentage of the system regulation voltage, to re-enable the converter. | 95.5  | 100   | 102   | %    |
| V <sub>SYS_SHORT</sub>       | VSYS short voltage falling threshold                                                    |                                                                               | 2.1   | 2.2   | 2.3   | V    |
| BATTERY CHARG                | ER                                                                                      | •                                                                             |       |       |       |      |
| V <sub>REG_RANGE</sub>       | Typical charge voltage regulation range                                                 |                                                                               | 3     |       | 18.8  | V    |
| V <sub>REG_STEP</sub>        | Typical charge voltage step                                                             |                                                                               |       | 10    |       | mV   |
|                              |                                                                                         | V <sub>REG</sub> = 16.8V                                                      | -0.8  |       | 0.4   | %    |
| V <sub>REG_ACC</sub>         | Charge voltage accuracy, $T_1 =$                                                        | V <sub>REG</sub> = 12.6V                                                      | -1.0  |       | 0.5   | %    |
|                              | –40°Č - 85°C                                                                            | V <sub>REG</sub> = 8.4V                                                       | -0.4  |       | 0.5   | %    |
|                              |                                                                                         | $V_{REG} = 4.2V$                                                              | -0.6  |       | 0.8   | %    |
| I <sub>CHG_RANGE</sub>       | Typical charge current regulation range                                                 |                                                                               | 0.05  |       | 5     | A    |
| I <sub>CHG_STEP</sub>        | Typical charge current regulation step                                                  |                                                                               |       | 10    |       | mA   |
|                              | Typical boost mode PWM charge                                                           | ICHG = 2A; VBAT=8V                                                            | -2    |       | 8     | %    |
| I <sub>CHG_ACC</sub>         | current accuracy, VBUS < VBAT,                                                          | ICHG = 1A; VBAT=8V                                                            | -2    |       | 8     | %    |
|                              | $T_{\rm J} = -40^{\circ}{\rm C} - 85^{\circ}{\rm C}$                                    | ICHG = 0.5A; VBAT=8V                                                          | -7.5  |       | 7.5   | %    |
|                              | Typical buck mode PWM charge                                                            | ICHG = 4A; VBAT=8V                                                            | -5.5  |       | 2.5   | %    |
| I <sub>CHG_ACC</sub>         | current accuracy, VBUS > VBAT,                                                          | ICHG = 1A; VBAT=8V                                                            | -5    |       | 5     | %    |
|                              | $T_{\rm J} = -40^{\circ}{\rm C} - 85^{\circ}{\rm C}$                                    | ICHG = 0.5A; VBAT=8V                                                          | -7.5  |       | 7.5   | %    |
| IPRECHG RANGE                | Typical pre-charge current range                                                        |                                                                               | 40    |       | 2000  | mA   |
| I <sub>PRECHG_STEP</sub>     | Typical pre-charge current step                                                         |                                                                               |       | 40    |       | mA   |
|                              | Typical LDO mode charge current                                                         | IPRECHG = 480mA, VBAT = 6.5V                                                  | -8    |       | 8     | %    |
| I <sub>PRECHG_ACC</sub>      | accuracy when V <sub>BATP</sub> -V <sub>BATN</sub>                                      | IPRECHG = 200mA, VBAT = 6.5V                                                  | -20   |       | 20    | %    |
|                              | below V <sub>SYSMIN</sub> , VBUS < VBAT, T <sub>J</sub><br>= -40°C - 85°C               | IPRECHG = 120mA, VBAT = 6.5V                                                  | -35   |       | 35    | %    |
|                              | Typical LDO mode charge current                                                         | IPRECHG = $1000$ mA, VBAT = $6.5$ V                                           | -4.5  |       | 3.5   | %    |
|                              | accuracy when VBATP-VBATN                                                               | IPRECHG = 200mA, VBAT = 6.5V                                                  | -20   |       | 20    | %    |
| PRECHG_ACC                   | below V <sub>SYSMIN</sub> , VBUS > VBAT, T <sub>J</sub><br>= -40°C - 85°C               | IPRECHG = $120$ mA, VBAT = $6.5$ V                                            | -30   |       | 30    | %    |
|                              | IBAT pin current sensing accuracy                                                       | IBAT = 4A, VBAT = 8V                                                          | -5    |       | 5     | %    |
|                              | with 25µA/A gain. The accuracy is                                                       | IBAT = 4A, VBAT = 8V<br>IBAT = 1A, VBAT = 8V                                  | -10   |       | 10    | %    |
| I <sub>BAT_ACC</sub>         | applied to forward charging mode<br>for charging current sensing, $T_J =$               | IBAT = 0.5A, VBAT = 8V                                                        | -10   |       | 20    | %    |
|                              | –40°C - 85°C                                                                            |                                                                               |       |       |       |      |



## **Electrical Characteristics (continued)**

 $V_{VBUS UVLOZ} < V_{VBUS} < V_{VBUS OVP}$ ,  $T_J = -40^{\circ}$ C to +125°C, and  $T_J = 25^{\circ}$ C for typical values (unless otherwise noted)

|                           | PARAMETER                                                               | TEST CONDITIONS                                                          | MIN  | TYP  | MAX  | UNI |
|---------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------|------|------|------|-----|
| I <sub>TERM_STEP</sub>    | Typical termination current step                                        |                                                                          |      | 40   |      | mA  |
|                           | Termination current accuracy, $T_{I} =$                                 | ITERM = 120mA                                                            | -20  |      | 20   | %   |
| ITERM_ACC                 | −40°C - 85°C                                                            | ITERM = 480mA                                                            | -14  |      | 14   | %   |
| V <sub>BAT_SHORTZ</sub>   | Battery short voltage rising threshold to start pre-charge              | VBAT rising                                                              |      | 2.25 |      | V   |
| V <sub>BAT_SHORT</sub>    | Battery short voltage falling threshold to stop pre-charge              | VBAT falling                                                             |      | 2.06 |      | V   |
| IBAT_SHORT                | Battery trickle charging current                                        | VBAT < V <sub>BAT_SHORTZ</sub>                                           |      | 100  |      | mA  |
|                           |                                                                         | VBAT_LOWV=15%VREG,<br>VBAT_LOWV_1:0=00                                   | 13   | 15   | 17   | %   |
| V                         | Battery voltage rising threshold to start fast-charge, as percentage of | VBAT_LOWV=62.2%VREG,<br>VBAT_LOWV_1:0=01                                 | 61.5 | 63.0 | 64.5 | %   |
| VBAT_LOWV_RISE            | V <sub>REG</sub>                                                        | VBAT_LOWV=66.7%VREG,<br>VBAT_LOWV_1:0=10                                 | 67.0 | 68.0 | 69.0 | %   |
|                           |                                                                         | VBAT_LOWV=71.4%VREG,<br>VBAT_LOWV_1:0=11                                 | 71.0 | 72.5 | 74.0 | %   |
| V <sub>BAT_LOWV_HYS</sub> | Battery voltage threshold to stop fast-charge hysteresis                | VBAT falling, as percentage of<br>VREG, VBAT_LOWV_1:0=11                 |      | 1.4  |      | %   |
| V <sub>RECHG</sub>        | Battery recharge threshold                                              | VBAT falling, VRECHG=0011,<br>VREG=8.4V                                  |      | 200  |      | mV  |
|                           |                                                                         | VBAT falling, VRECHG=0111,<br>VREG=16.8V                                 |      | 400  |      | mV  |
| BATFET                    |                                                                         |                                                                          |      |      |      |     |
| R <sub>BATFET</sub>       | MOSFET on resistance from SYS to BAT                                    | T <sub>j</sub> = -40°C-85°C                                              |      | 8    | 9.69 | mΩ  |
| BATTERY PROTE             | ECTIONS                                                                 |                                                                          |      |      |      | I   |
| V <sub>BAT_OVP</sub>      | Battery over-voltage threshold,                                         | VBAT rising, as percentage of VREG                                       | 103  | 104  | 105  | %   |
| 5/011                     | when battery connected.                                                 | VBAT falling, as percentage of VREG                                      | 101  | 102  | 103  | %   |
| V <sub>BAT_SHORT</sub>    | Battery short voltage                                                   | VBAT falling, to clamp the charging current as trickle charging current. |      | 2.06 |      | V   |
| DAT_OHORT                 |                                                                         | VBAT rising, to release the trickle<br>charging current clamp            |      | 2.25 |      | V   |
| I <sub>BAT_OCP</sub>      | Battery discharging over-current rising threshold                       |                                                                          | 9.3  | 11.4 |      | A   |
| INPUT VOLTAGE             | / CURRENT REGULATION                                                    |                                                                          |      |      |      |     |
| VINDPM_RANGE              | Typical input voltage regulation range                                  |                                                                          | 3.6  |      | 22   | V   |
| VINDPM_STEP               | Typical input voltage regulation step                                   |                                                                          |      | 100  |      | mν  |
|                           |                                                                         | VINDPM=18.6V                                                             | -2   |      | 2    | %   |
| VINDPM_ACC                | Input voltage regulation accuracy                                       | VINDPM=10.6V                                                             | -3   |      | 3    | %   |
|                           |                                                                         | VINDPM=4.3V                                                              | -5   |      | 5    | %   |
| IINDPM_RANGE              | Typical input current regulation range                                  |                                                                          | 0.1  |      | 3.3  | А   |
| I <sub>INDPM_STEP</sub>   | Typical input current regulation step                                   |                                                                          |      | 10   |      | mA  |
|                           |                                                                         | IINDPM = 500mA, VBUS=9V                                                  | 415  | 460  | 500  | mA  |
|                           | Input current regulation accuracy                                       | IINDPM = 1000mA, VBUS=9V                                                 | 880  | 940  | 1000 | mA  |
| INDPM_ACC                 | Input current regulation accuracy                                       | IINDPM = 2000mA, VBUS=9V                                                 | 1800 | 1880 | 1960 | mA  |
|                           |                                                                         | IINDPM = 3000mA, VBUS=9V                                                 | 2720 | 2820 | 2920 | mA  |
| VILIM_REG_RNG             | Voltage range for input current regultion at ILIM_HIZ pin               |                                                                          | 1    |      | 4    | V   |



## **Electrical Characteristics (continued)**

 $V_{VBUS_{UVLOZ}} < V_{VBUS} < V_{VBUS_{OVP}}, T_{J} = -40^{\circ}C$  to +125°C, and  $T_{J} = 25^{\circ}C$  for typical values (unless otherwise noted)

|                           | PARAMETER                                                                    | TEST CONDITIONS                                                  | MIN  | TYP  | MAX  | UNIT |
|---------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------|------|------|------|------|
| I <sub>LEAK_ILIM</sub>    | ILIM_HIZ pin leakage current                                                 | $V_{ILIM_HIZ} = 4V$                                              | -1.5 |      | 1.5  | μA   |
| D+ / D- DETECT            | ON                                                                           |                                                                  |      |      |      |      |
| V <sub>D+ _600MVSRC</sub> | D+ voltage source (600 mV)                                                   |                                                                  | 500  | 600  | 700  | mV   |
| ID+_10UASRC               | D+ current source (10 µA)                                                    | V <sub>D+</sub> = 200 mV,                                        | 7    | 10   | 14   | μA   |
| ID+_100UASNK              | D+ current sink (100 µA)                                                     | V <sub>D+</sub> = 500 mV,                                        | 50   | 90   | 150  | μA   |
| V <sub>D+_0P325</sub>     | D+ comparator threshold for<br>Secondary Detection                           | D+ pin rising                                                    | 250  |      | 400  | mV   |
| V <sub>D+_0P8</sub>       | D+ comparator threshold for Data<br>Contact Detection                        | D+ pin rising                                                    | 775  | 850  | 925  | mV   |
| I <sub>D+_LKG</sub>       | Leakage current into D+                                                      | D+ pin is in HiZ mode                                            | -1   |      | 1    | μA   |
| V <sub>D600MVSRC</sub>    | D- voltage source (600 mV)                                                   |                                                                  | 500  | 600  | 700  | mV   |
| ID100UASNK                | D- current sink (100 µA)                                                     | V <sub>D-</sub> = 500 mV,                                        | 50   | 90   | 150  | μA   |
| V <sub>D0P325</sub>       | D- comparator threshold for<br>Primary Detection                             | D- pin rising                                                    | 250  |      | 400  | mV   |
| I <sub>DLKG</sub>         | Leakage current into D-                                                      | HiZ mode                                                         | -1   |      | 1    | μA   |
| V <sub>D+ _2p8</sub>      | D+ comparator threshold for non-<br>standard adapter                         | (combined $V_{D+\_2p8\_hi}$ and $V_{D+\_2p8\_lo})$               | 2.55 |      | 2.85 | V    |
| V <sub>D2p8</sub>         | D- comparator threshold for non-<br>standard adapter                         | (combined VD2p8_hi and VD2p8_lo)                                 | 2.55 |      | 2.85 | V    |
| V <sub>D+ _2p0</sub>      | D+ comparator threshold for non-<br>standard adapter                         | (combined $V_{D+\_2p0\_hi}$ and $V_{D+\_2p0\_lo})$               | 1.85 |      | 2.15 | V    |
| V <sub>D2p0</sub>         | D- comparator threshold for non-<br>standard adapter                         | (combined $V_{D2p0\_hi}$ and $V_{D2p0\_lo})$                     | 1.85 |      | 2.15 | V    |
| V <sub>D+ _1p2</sub>      | D+ comparator threshold for non-<br>standard adapter                         | (combined $V_{D+\_1p2\_hi}$ and $V_{D+\_1p2\_lo})$               | 1.05 |      | 1.35 | V    |
| V <sub>D1p2</sub>         | D- comparator threshold for non-<br>standard adapter                         | (combined $V_{D\text{-}\_1p2\_hi}$ and $V_{D\text{-}\_1p2\_lo})$ | 1.05 |      | 1.35 | V    |
| THERMAL REGU              | JLATION AND THERMAL SHUTDOW                                                  | N                                                                |      |      |      |      |
|                           |                                                                              | TREG = 120°C                                                     |      | 120  |      | °C   |
| Ŧ                         | Junction temperature regulation                                              | TREG = 100°C                                                     |      | 100  |      | °C   |
| T <sub>REG</sub>          | accuracy                                                                     | TREG = 80°C                                                      |      | 80   |      | °C   |
|                           |                                                                              | TREG = 60°C                                                      |      | 60   |      | °C   |
|                           |                                                                              | Temperature Increasing (TSHUT[1:0]=00)                           | 130  | 150  | 170  | °C   |
| -                         | Thermal Shutdown Rising                                                      | Temperature Increasing (TSHUT[1:0]=01)                           | 110  | 130  | 150  | °C   |
| T <sub>SHUT</sub>         | Threshold                                                                    | Temperature Increasing (TSHUT[1:0]=10)                           | 100  | 120  | 140  | °C   |
|                           |                                                                              | Temperature Increasing (TSHUT[1:0]=11)                           | 65   | 85   | 105  | °C   |
| T <sub>SHUT_HYS</sub>     | Thermal Shutdown Falling<br>Hysteresis                                       | Temperature Decreasing by T <sub>SHUT_HYS</sub>                  |      | 30   |      | °C   |
| JEITA THERMIS             | TOR COMPARATOR (CHARGE MOD                                                   | E)                                                               |      |      |      |      |
| V <sub>T1_RISE</sub>      | T1 comparator rising threshold, charge suspended above this voltage.         | As Percentage to V <sub>REGN</sub> (0°C w/ 103AT)                | 72.4 | 73.3 | 74.2 | %    |
| V <sub>T1_FALL</sub>      | T1 comparator falling threshold.<br>charge re-enabled below this<br>voltage. | As Percentage to V <sub>REGN</sub> (3°C w/ 103AT)                | 71.5 | 72   | 72.5 | %    |



## **Electrical Characteristics (continued)**

 $V_{VBUS UVLOZ} < V_{VBUS} < V_{VBUS OVP}$ ,  $T_J = -40^{\circ}$ C to +125°C, and  $T_J = 25^{\circ}$ C for typical values (unless otherwise noted)

|                         | PARAMETER                                                                      | TEST CONDITIONS                                                | MIN  | TYP  | MAX  | UNIT |
|-------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|------|------|
|                         |                                                                                | As Percentage to V_{REGN}, JEITA_T2=5°C w/ 103AT               | 70.6 | 71.1 | 71.6 | %    |
| V                       | T2 comparator rising threshold.                                                | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T2=10°C w/ 103AT | 67.9 | 68.4 | 68.9 | %    |
| V <sub>T2_RISE</sub>    |                                                                                | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T2=15°C w/ 103AT | 65.0 | 65.5 | 66.0 | %    |
|                         |                                                                                | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T2=20°C w/ 103AT | 61.9 | 62.4 | 62.9 | %    |
|                         |                                                                                | As Percentage to V <sub>REGN</sub> , JEITA_T2=5°C w/ 103AT     | 69.3 | 69.8 | 70.3 | %    |
| V···                    | T2 comparator falling threshold.                                               | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T2=10°C w/ 103AT | 66.6 | 67.1 | 67.6 | %    |
| V <sub>T2_FALL</sub>    | 12 comparator raining timeshold.                                               | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T2=15°C w/ 103AT | 63.7 | 64.2 | 64.7 | %    |
|                         |                                                                                | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T2=20°C w/ 103AT | 60.6 | 61.1 | 61.6 | %    |
|                         |                                                                                | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T3=40°C w/ 103AT | 49.2 | 49.7 | 50.2 | %    |
| V                       | T3 comparator rising threshold.                                                | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T3=45°C w/ 103AT | 45.6 | 46.1 | 46.6 | %    |
| V <sub>T3_RISE</sub>    |                                                                                | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T3=50°C w/ 103AT | 42.0 | 42.5 | 43.0 | %    |
|                         |                                                                                | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T3=55°C w/ 103AT | 38.5 | 39   | 39.5 | %    |
|                         | T2 comparator folling throughold                                               | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T3=40°C w/ 103AT | 47.9 | 48.4 | 48.9 | %    |
| N/                      |                                                                                | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T3=45°C w/ 103AT | 44.3 | 44.8 | 45.3 | %    |
| V <sub>T3_FALL</sub>    | T3 comparator falling threshold.                                               | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T3=50°C w/ 103AT | 40.7 | 41.2 | 41.7 | %    |
|                         |                                                                                | As Percentage to V <sub>REGN</sub> ,<br>JEITA_T3=55°C w/ 103AT | 37.2 | 37.7 | 38.2 | %    |
| V <sub>T5_FALL</sub>    | T5 comparator falling threshold, charge suspended below this voltage.          | As Percentage to V <sub>REGN</sub> (60°C w/<br>103AT)          | 33.7 | 34.2 | 34.7 | %    |
| $V_{T5_RISE}$           | T5 comparator rising threshold.<br>charge is re-enabled above this<br>voltage. | As Percentage to V <sub>REGN</sub> (58°C w/<br>103AT)          | 35   | 35.5 | 36   | %    |
| COLD / HOT TH           | ERMISTOR COMPARATOR (OTG MC                                                    | DDE)                                                           |      |      |      |      |
| V                       | TCOLD comparator rising                                                        | As Percentage to V <sub>REGN</sub> (–20°C w/<br>103AT)         | 79.5 | 80.0 | 80.5 | %    |
| V <sub>BCOLD_RISE</sub> | threshold.                                                                     | As Percentage to V <sub>REGN</sub> (-10°C w/ 103AT)            | 76.6 | 77.1 | 77.6 | %    |
| <br>V                   | TCOLD comparator falling                                                       | As Percentage to V <sub>REGN</sub> (–20°C w/<br>103AT)         | 78.2 | 78.7 | 79.2 | %    |
| V <sub>BCOLD_FALL</sub> | threshold.                                                                     | As Percentage to V <sub>REGN</sub> (–10°C w/<br>103AT)         | 75.3 | 75.8 | 76.3 | %    |
|                         |                                                                                | As Percentage to V <sub>REGN</sub> , (55°C w/<br>103AT)        | 37.2 | 37.7 | 38.2 | %    |
| V <sub>BHOT_FALL</sub>  | THOT comparator falling threshold.                                             | As Percentage to V <sub>REGN</sub> , (60°C w/<br>103AT)        | 33.9 | 34.4 | 34.9 | %    |
|                         |                                                                                | As Percentage to V <sub>REGN</sub> , (65°C w/<br>103AT)        | 30.8 | 31.3 | 31.8 | %    |

## **Electrical Characteristics (continued)**

 $V_{VBUS_{UVLOZ}} < V_{VBUS} < V_{VBUS_{OVP}}, T_{J} = -40^{\circ}C$  to +125°C, and  $T_{J} = 25^{\circ}C$  for typical values (unless otherwise noted)

|                        | PARAMETER                                                                    | TEST CONDITIONS                                          | MIN  | TYP  | MAX  | UNIT |
|------------------------|------------------------------------------------------------------------------|----------------------------------------------------------|------|------|------|------|
|                        |                                                                              | As Percentage to V <sub>REGN</sub> , (55°C w/<br>103AT)  | 38.8 | 39.3 | 39.8 | %    |
| V <sub>BHOT_RISE</sub> | THOT comparator rising threshold.                                            | As Percentage to V <sub>REGN</sub> , (60°C w/<br>103AT)  | 35.2 | 35.7 | 36.2 | %    |
|                        |                                                                              | As Percentage to V <sub>REGN</sub> , (65°C w/<br>103AT)  | 32.0 | 32.5 | 33.0 | %    |
| SWITCHING CC           | DNVERTER                                                                     |                                                          |      |      |      |      |
| F <sub>SW</sub>        | PWM switching frequency                                                      |                                                          | 1.3  | 1.5  | 1.7  | MHz  |
|                        |                                                                              |                                                          | 650  | 750  | 850  | kHz  |
| SENSE RESIST           | ANCE and MOSFET Rdson                                                        |                                                          |      |      |      |      |
| R <sub>SNS</sub>       | VBUS to PMID input sensing<br>resistance                                     | $T_j = -40^{\circ}C - 85^{\circ}C$                       |      | 6    |      | mΩ   |
| R <sub>Q1_ON</sub>     | Buck high-side switching MOSFET<br>turnon resistance between PMID<br>and SW1 | $T_{j} = -40^{\circ}C \cdot 85^{\circ}C$                 |      | 20   |      | mΩ   |
| R <sub>Q2_ON</sub>     | Buck low-side switching MOSFET<br>turnon resistance between SW1<br>and PGND  | $T_{j} = -40^\circC\text{-}85^\circC$                    |      | 30   |      | mΩ   |
| R <sub>Q3_ON</sub>     | Boost low-side switching MOSFET<br>turnon resistance between SW2<br>and PGND | $T_{j} = -40^{\circ}C \cdot 85^{\circ}C$                 |      | 22   |      | mΩ   |
| R <sub>Q4_ON</sub>     | Boost high-side switching<br>MOSFET turnon resistance<br>between SW2 and SYS | $T_{j} = -40^{\circ}C \cdot 85^{\circ}C$                 |      | 13   |      | mΩ   |
| OTG MODE CO            | NVERTER                                                                      | · · · · · · · · · · · · · · · · · · ·                    |      |      |      |      |
| V <sub>OTG_RANGE</sub> | Typical OTG mode voltage regulation range                                    |                                                          | 2.8  |      | 22   | V    |
| V <sub>OTG_STEP</sub>  | Typical OTG mode voltage regulation step                                     |                                                          |      | 10   |      | mV   |
| V <sub>OTG_ACC</sub>   | OTG mode voltage regulation accuracy                                         | I <sub>BUS</sub> = 0A, V <sub>OTG</sub> = 5V, 12V, 20V   | -3   |      | 3    | %    |
| I <sub>OTG_RANGE</sub> | Typical OTG mode current regulation range                                    |                                                          | 0.12 |      | 3.32 | А    |
| I <sub>OTG_STEP</sub>  | Typical OTG mode current regulation step                                     |                                                          |      | 40   |      | mA   |
|                        |                                                                              | IOTG = 3.0A                                              | -2.2 |      | 2.2  | %    |
| I <sub>OTG_ACC</sub>   | OTG mode current regulation<br>accuracy                                      | IOTG = 1.52A                                             | -5   |      | 3    | %    |
|                        |                                                                              | IOTG = 0.52A                                             | -15  |      | 8    | %    |
| V <sub>OTG_UVP</sub>   | OTG mode under voltage falling<br>threshold                                  |                                                          | 2.1  | 2.2  | 2.3  | V    |
| V                      | OTG mode overvoltage rising threshold                                        | As percentage of VOTG regulation, OTG mode OOA disabled. | 104  | 113  | 120  | %    |
| V <sub>OTG_OVP</sub>   | OTG mode overvoltage falling threshold                                       | As percentage of VOTG regulation                         | 90   | 98   | 104  | %    |
|                        |                                                                              | IBAT_REG_1:0 = 00, VBAT=8V,<br>VOTG=9V                   | 2.8  | 3    | 3.2  | A    |
| I <sub>OTG_BAT</sub>   | Battery current regulation in OTG mode                                       | IBAT_REG_1:0 = 01, VBAT=8V,<br>VOTG=9V                   | 3.8  | 4    | 4.2  | А    |
|                        |                                                                              | IBAT_REG_1:0 = 10, VBAT=8V,<br>VOTG=9V                   | 4.8  | 5    | 5.3  | А    |
| REGN LDO               |                                                                              |                                                          |      |      |      |      |
| V <sub>REGN</sub>      | REGN LDO output voltage                                                      | $V_{VBUS} = 5V, I_{REGN} = 20mA$                         | 4.6  | 4.8  | 5    | V    |
| * KEGN                 |                                                                              | $V_{VBUS}$ = 15V, $I_{REGN}$ = 20mA                      | 4.8  | 5    | 5.2  | V    |



## **Electrical Characteristics (continued)**

 $V_{VBUS UVLOZ} < V_{VBUS} < V_{VBUS OVP}$ ,  $T_J = -40^{\circ}$ C to +125°C, and  $T_J = 25^{\circ}$ C for typical values (unless otherwise noted)

|                            | PARAMETER                                   | TEST CONDITIONS                                 | MIN | TYP | MAX  | UNIT |
|----------------------------|---------------------------------------------|-------------------------------------------------|-----|-----|------|------|
| I <sub>REGN</sub>          | REGN LDO current limit                      | $V_{VBUS} = 5V, V_{REGN} = 4.5V$                | 30  |     |      | mA   |
| <b>I2C INTERFACE</b>       | (SCL, SDA)                                  |                                                 |     |     |      |      |
| V <sub>IH_SDA</sub>        | Input high threshold level, SDA             | Pull up rail 1.8V                               | 1.3 |     |      | V    |
| V <sub>IL_SDA</sub>        | Input low threshold level                   | Pull up rail 1.8V                               |     |     | 0.4  | V    |
| V <sub>OL_SDA</sub>        | Output low threshold level                  | Sink current = 5mA                              |     |     | 0.4  | V    |
| I <sub>BIAS_SDA</sub>      | High-level leakage current                  | Pull up rail 1.8V                               |     |     | 1    | μA   |
| V <sub>IH_SCL</sub>        | Input high threshold level, SDA             | Pull up rail 1.8V                               | 1.3 |     |      | V    |
| V <sub>IL_SCL</sub>        | Input low threshold level                   | Pull up rail 1.8V                               |     |     | 0.4  | V    |
| V <sub>OL_SCL</sub>        | Output low threshold level                  | Sink current = 5mA                              |     |     | 0.4  | V    |
| I <sub>BIAS_SCL</sub>      | High-level leakage current                  | Pull up rail 1.8V                               |     |     | 1    | μA   |
| LOGIC I PIN (CE,           | · ·                                         | <u> </u>                                        |     |     |      |      |
| V <sub>IH_CE</sub>         | Input high threshold level, $\overline{CE}$ |                                                 | 1.3 |     |      | V    |
| V <sub>IL_CE</sub>         | Input low threshold level, CE               |                                                 |     |     | 0.4  | V    |
| IIN BIAS CE                | High-level leakage current, CE              | Pull up rail 1.8V                               |     |     | 1    | μA   |
| V <sub>IH_QON</sub>        | Input high threshold level, QON             | •                                               | 1.3 |     |      | V    |
| V <sub>IL_QON</sub>        | Input low threshold level, QON              |                                                 |     |     | 0.4  | V    |
| V <sub>QON</sub>           | Internal QON pull up                        | $\overline{\text{QON}}$ is pulled up internally |     | 3.2 |      | V    |
| R <sub>QON</sub>           | Internal QON pull up resistance             |                                                 |     | 200 |      | kΩ   |
| V <sub>IH_ILIM_HIZ</sub>   | Input high threshold level,<br>ILIM_HIZ     |                                                 | 1   |     |      | v    |
| V <sub>IL_ILIM_HIZ</sub>   | Input low threshold level,                  |                                                 |     |     | 0.75 | v    |
| LOGIC O PIN (IN            | ILIM_HIZ                                    |                                                 |     |     |      |      |
|                            |                                             | Cint. company Frank                             |     |     | 0.4  | V    |
| V <sub>OL_INT</sub>        | Output low threshold level, INT pin         | Sink current = 5mA                              |     |     | 0.4  | V    |
| IOUT_BIAS_INT              | High-level leakage current, INT pin         | Pull up rail 1.8V                               |     |     | 1    | μA   |
| V <sub>OL_PG</sub>         | Output low threshold level, PG pin          | Sink current = 5mA                              |     |     | 0.4  | V    |
| IOUT_BIAS_PG               | High-level leakage current, PG pin          | Pull up rail 1.8V                               |     |     | 1    | μA   |
| V <sub>OL_STAT</sub>       | Output low threshold level, STAT pin        | Sink current = 5mA                              |     |     | 0.4  | V    |
| I <sub>OUT_BIAS_STAT</sub> | High-level leakage current, STAT pin        | Pull up rail 1.8V                               |     |     | 1    | μA   |
| ADC MEASUREM               | MENT ACCURACY AND PERFORMAN                 | NCE                                             | ·   |     |      |      |
|                            |                                             | ADC_SAMPLE[1:0] = 00                            |     | 24  |      | ms   |
|                            | Conversion-time, Each                       | ADC_SAMPLE[1:0] = 01                            |     | 12  |      | ms   |
| tADC_CONV                  | Measurement                                 | ADC_SAMPLE[1:0] = 10                            |     | 6   |      | ms   |
|                            |                                             | ADC_SAMPLE[1:0] = 11                            |     | 3   |      | ms   |
|                            |                                             | ADC_SAMPLE[1:0] = 00                            | 14  | 15  |      | bits |
| 400                        |                                             | ADC_SAMPLE[1:0] = 01                            | 13  | 14  |      | bits |
| ADC <sub>RES</sub>         | Effective Resolution                        | ADC_SAMPLE[1:0] = 10                            | 12  | 13  |      | bits |
|                            |                                             | ADC_SAMPLE[1:0] = 11                            | 10  | 11  |      | bits |
| ADC MEASUREN               | MENT RANGE AND LSB                          |                                                 |     |     |      |      |
|                            | ADC Bus Current Reading (both               | Range                                           | 0   |     | 5    | А    |
| IBUS_ADC                   | forward and OTG)                            | LSB                                             |     | 1   |      | mA   |
|                            |                                             | Range                                           | 0   |     | 30   | V    |
| VBUS_ADC                   | ADC Bus Voltage Reading                     | LSB                                             |     | 1   |      | mV   |
|                            |                                             | Range                                           | 0   |     | 30   | V    |
| VAC_ADC                    | ADC VAC Voltage Reading                     | LSB                                             |     | 1   |      | mV   |

Copyright © 2020, Texas Instruments Incorporated



## **Electrical Characteristics (continued)**

 $V_{VBUS UVLOZ} < V_{VBUS} < V_{VBUS OVP}$ ,  $T_J = -40^{\circ}C$  to +125°C, and  $T_J = 25^{\circ}C$  for typical values (unless otherwise noted)

|                                  | PARAMETER                   | TEST CONDITIONS | MIN | TYP   | MAX  | UNIT |
|----------------------------------|-----------------------------|-----------------|-----|-------|------|------|
| VBAT ADC                         | ADC DAT Veltage Deading     | Range           | 0   |       | 20   | V    |
| VBAT_ADC                         | ADC BAT Voltage Reading     | LSB             |     | 1     |      | mV   |
| VSYS_ADC ADC SYS Voltage Reading | Range                       | 0               |     | 24    | V    |      |
| VSYS_ADC                         | ADC SYS Voltage Reading     | LSB             |     | 1     |      | mV   |
|                                  |                             | Range           | 0   |       | 8    | Α    |
| IBAT_ADC                         | ADC BAT Current Reading     | LSB             |     | 1     |      | mA   |
| TS ADC                           |                             | Range           | 0   |       | 99.9 | %    |
| IS_ADC                           | ADC TS Voltage Reading      | LSB             |     | 0.098 |      | %    |
|                                  | ADC Die Temperature Deeding | Range           | -40 |       | 150  | °C   |
| TDIE_ADC                         | ADC Die Temperature Reading | LSB             |     | 0.5   |      | °C   |

## 7.6 Timing Requirements

|                            | PARAMETER                                               | TEST CONDITIONS | MIN  | NOM | MAX  | UNIT |
|----------------------------|---------------------------------------------------------|-----------------|------|-----|------|------|
| BATTERY CHAR               | GER                                                     |                 |      |     |      |      |
|                            |                                                         |                 | 12   | 15  | 18   | min  |
| t <sub>TOP_OFF</sub>       | Typical top-off timer accuracy                          |                 | 24   | 30  | 36   | min  |
|                            |                                                         |                 | 36   | 45  | 54   | min  |
| tSAFETY_TRKCHG             | Charge safety timer in trickle charge                   |                 | 0.9  | 1   | 1.1  | hr   |
| t <sub>SAFETY_PRECHG</sub> | Charge safety timer in pre-<br>charge, PRECHG_TMR = 1hr |                 | 1.8  | 2   | 2.2  | hr   |
|                            | Charge safety timer accuracy,<br>CHG_TMR = 5hr          |                 | 4.5  | 5   | 5.5  | hr   |
|                            | Charge safety timer accuracy,<br>CHG_TMR = 8hr          |                 | 7.2  | 8   | 8.8  | hr   |
| t <sub>SAFETY</sub>        | Charge safety timer accuracy,<br>CHG_TMR = 12hr         |                 | 10.8 | 12  | 13.2 | hr   |
|                            | Charge safety timer accuracy,<br>CHG_TMR = 24hr         |                 | 21.6 | 24  | 26.4 | hr   |
| THERMAL SHUT               | DOWN                                                    |                 |      |     |      |      |
| <b>I2C INTERFACE</b>       |                                                         |                 |      |     |      |      |
| f <sub>SCL</sub>           | SCL clock frequency                                     |                 |      |     | 1000 | kHZ  |
| WATCHDOG TIM               | IER                                                     |                 | ,    |     |      |      |
| t <sub>LP_WDT</sub>        | Watchdog Reset time (EN_HIZ = 1, WATCHDOG = 160s)       |                 | 100  | 160 |      | s    |
| t <sub>WDT</sub>           | Watchdog Reset time (EN_HIZ = 0, WATCHDOG = 160s)       |                 | 136  | 160 |      | s    |



### 7.7 Typical Characteristics

 $C_{VBUS} = 2*10\mu$ F,  $C_{PMID} = 3*10\mu$ F,  $C_{SYS} = 5*10\mu$ F,  $C_{BAT} = 2*10\mu$ F, L1 = 1µH (SPM6530T-1R0M120) and L2 = 2.2µH (WE-LHMI-74437346022)



### **Typical Characteristics (continued)**

 $C_{VBUS} = 2*10\mu$ F,  $C_{PMID} = 3*10\mu$ F,  $C_{SYS} = 5*10\mu$ F,  $C_{BAT} = 2*10\mu$ F, L1 = 1µH (SPM6530T-1R0M120) and L2 = 2.2µH (WE-LHMI-74437346022)





## 8 Detailed Description

### 8.1 Overview

The BQ25790 is a fully integrated switch-mode buck-boost charger for 1 cell ~ 4 cell Li-ion battery and Lipolymer battery. For compact design and minimum components count, the charger integrates the 4 switching MOSFETs (Q<sub>1</sub>, Q<sub>2</sub>, Q<sub>3</sub>, Q<sub>4</sub>), input and charging current sensing circuits, the battery FET (BATFET) and all the loop compensation of the buck-boost converter. It provides high power density and design flexibility to charge batteries across the full input voltage range for USB Type-C<sup>TM</sup> and USB-PD applications such as smart phone, tablet and other portable devices.

The charger supports narrow VDC (NVDC) power path management, in which the system is regulated at a voltage slightly higher than the battery voltage, but not drop below the minimum system voltage. The system keeps operating even when the battery is completely discharged or removed. When load power exceeds the input source rating, the battery gets into supplement mode and prevents the input source from being overloaded and the system from crashing.

The device charges a battery from a wide range of the input sources including legacy USB adapter to high voltage USB-PD adapter and traditional barrel adapter. The charger seamlessly transits among buck, boost or buck-boost configurations based on input voltage and battery voltage without the host control. The optional dual-input source selector manages the power flowing from two different input sources. The host controls the input source selection through I<sup>2</sup>C with prioritizing the first available input source.

To support fast charging using adjustable high voltage adapter (HVDCP), the device provides D+/D- handshake. The device is compliant with USB 2.0 and USB 3.0 power delivery specification with input current and voltage regulation. In addition, the Input Current Optimizer (ICO) allows the detection of maximum power point of an unknown input source.

Besides the I<sup>2</sup>C host controlled charging mode, BQ25790 also supports autonomous charging mode. After power up, the charging is defaulted enabled with all the registers default settings. The device can complete a charging cycle without any software engagements. It detects battery voltage and charges the battery in different phases: trickle charging, pre-charging, constant current (CC) charging and constant voltage (CV) charging. At the end of the charging cycle, the charger automatically terminates when the charge current is below a pre-set limit (termination current) in the constant voltage phase. When the full battery falls below the recharge threshold, the charger will automatically start another charging cycle.

In the absence of input sources, BQ25790 supports USB On-the-Go (OTG) function, discharging the battery to generate an adjustable 2.8V~22V voltage on VBUS with 10mV step size. This is compliant with the USB PD 3.0 specification defined PPS feature.

The charger provides various safety features for battery charging and system operations, including battery temperature negative thermistor (NTC) monitoring, trickle charge, pre-charge and fast charge timers and over-voltage/over-current protections on the battery and the charger power input pin. The thermal regulation reduces charge current when the die temperature exceeds a programmable threshold. The STAT output of the device reports the charging status and any fault conditions. The PG output indicates if a good power source is present. The INT pin immediately notifies host when fault occurs.

The device also provides a 16-bit analog-to-digital converter (ADC) for monitoring charge current and input/battery/system voltages, the TS pin voltage and the die temperature. It is available in a WCSP 2.9mm x 3.3mm 56 pin package.





### 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 Device Power-On-Reset

The internal bias circuits are powered from the higher voltage, whichever  $V_{VBUS}$  or  $V_{BAT}$  through an integrated power selector. The valid voltage to power up the device has to be greater than either  $V_{VBUS\_UVLOZ}$  or  $V_{BAT\_UVLOZ}$  thresholds. When  $V_{VBUS} < V_{VBUS\_UVLOZ}$ ,  $V_{BAT} < V_{BAT\_UVLOZ}$  and a voltage higher than  $V_{AC\_PRESENT}$  is present at either VAC1 or VAC2, the device will be powered from  $V_{AC1}$  or  $V_{AC2}$ , depending on which comes first.

Typically 5 ms after a valid voltage is first present at either  $V_{BAT}$ ,  $V_{BUS}$  or  $V_{AC1}$  /  $V_{AC2}$ , the charger wakes up, starts the ACFET-RBFET detection, reading the resistance at PROG pin, then configures the charger power on reset (POR) register setting accordingly. Approximately 20ms after input voltage presence, the I<sup>2</sup>C registers become accessible to the host.

### 8.3.2 PROG Pin Configuration

At POR, the charger detect the PROG pin pull down resistance, then sets the charger default POR switching frequency and the battery cell count. Please follow the resistance list in the table below to set the desired POR switching frequency and battery cell count. The surface mount resistor with  $\pm 1\%$  or  $\pm 2\%$  tolerance is recommended.

| SWITCHING FREQUENCY | CELL COUNT | TYPICAL RESISTANCE AT PROG PIN |
|---------------------|------------|--------------------------------|
| 1.5 MHz             | 1s         | 3.0 kΩ                         |
| 750 kHz             | 1s         | 4.7 kΩ                         |
| 1.5 MHz             | 2s         | 6.04 kΩ                        |
| 750 kHz             | 2s         | 8.2 kΩ                         |
| 1.5 MHz             | 3s         | 10.5 kΩ                        |
| 750 kHz             | 3s         | 13.7 kΩ                        |
| 1.5 MHz             | 4s         | 17.4 kΩ                        |
| 750 kHz             | 4s         | 27.0 kΩ                        |

Table 1. PROG Pin Resistance to Set Default Switching Frequency and Battery Cell Count

Some of the charging parameters default values are determined by the battery cell count identified by PROG pin configuration, which are summarized in the table below.

| CELL (REG0x0A[7:6])    | 1s           | 2s           | 3s             | 4s            |
|------------------------|--------------|--------------|----------------|---------------|
| ICHG (REG0x03/04)      | 2 A          | 2 A          | 1 A            | 1 A           |
| VSYSMIN (REG0x00[5:0]) | 3.5 V        | 7 V          | 9 V            | 12 V          |
| VREG (REG0x01/02)      | 4.2 V        | 8.4 V        | 12.6 V         | 16.8 V        |
| VREG Range             | 3 V - 4.99 V | 5 V - 9.99 V | 10 V - 13.99 V | 14 V - 18.8 V |

### Table 2. Charging Parameters Dependent on Battery Cell Count

After POR, the host can program the ICHG and VSYSMIN registers to any values within the ranges defined in the register tables. However, when programming the battery charging voltage (VREG), the host must ensure the VREG value falling into the right range associated with the CELL register (REG0x0A[7:6]) setting defined in the table above. When the CELL register is changed, the ICHG, VSYSMIN and VREG registers are reset to the POR default values associated with the CELL setting.

For example, if the PROG pin resistance is a 2s battery configuration, the default POR CELL, ICHG, VSYSMIN and VREG settings will be 2s, 2 A, 7 V and 8.4 V respectively. After POR, the host can change ICHG and VSYSMIN to any other values, and change VREG to any other values between 5V and 9.99V. With the CELL bits stay at 2s battery configuration, when REG\_RST bit or watchdog timer expired, the registers are reset to default values with ICGH, VSYSMIN and VREG automatically return to 2A, 7V, 8.4V respectively.



When the CELL register is 2s battery configuration, any write out of the range of VREG (5 V - 9.99 V) is ignored by the charger. If VREG needs to be programmed out of the 5 V - 9.9 V range, like 11 V, the CELL bits have to be changed to 3s setting. The ICHG, VSYSMIN and VREG registers are reset to the 3s POR default values first, which are 1 A, 9 V and 12.6 V. After that, the host can program VREG in the range of 10 V - 13.99 V. In addition, when the CELL setting is changed to 3s, ICHG, VSYSMIN and VREG return to 1 A, 9 V and 12.6 V, when the registers are reset to the default values by REG\_RST bit or the watchdog timer expiration.

#### 8.3.3 Dual-Input Power Mux

The BQ25790 has two ACDRV drivers to control two optional sets of back-to-back power N-FETs, selecting and managing the power from two different input sources. In the POR sequence, the charger detects whether the ACFETs-RBFETs are present, then updates the ACRB1\_STAT or ACRB2\_STAT status bits accordingly. The ACFET1-RBFET1 or ACFET2-RBFET2 can be controlled by setting the register bit EN\_ACDRV1 or EN\_ACDRV2. If the external ACFET-RBFET is not present, then tie VAC1 / VAC2 to VBUS and connect ACDRV1 / ACDRV2 to GND. The power MUX drivers support three different application cases, which are elaborated in detail below.

### 8.3.3.1 VBUS Input Only

In this scenario, only single input is connected to VBUS directly, no back-to-back power MOSFETs are required. VAC1 and VAC2 are recommended to be shorted to VBUS. Both ACDRV1 and ACDRV2 need to be pulled down to GND, as shown in the figure below.



Figure 13. Single Input Connected to VBUS Directly Without ACFET-RBFET

- At POR, the charger detects no ACFETs-RBFETs are present by sensing that the ACDRV1 and ACDRV2 pins both shorted to GND.
- The charger updates the status bits ACRB1\_STAT and ACRB2\_STAT to 0, and locks EN\_ACDRV1 = 0 and EN\_ACDRV2 = 0.
- VAC1 and VAC2 are connected to VBUS directly. The ACDRV1 and ACDRV2 pins always stay low.

### 8.3.3.2 One ACFET-RBFET

In this configuration, only ACFET1-RBFET1 is present, ACFET2-RBFET2 is not. VAC1 is tied to the drain of ACFET1, ACDRV1 is connected to the gate of ACFET1. VAC2 is shorted to VBUS, ACDRV2 is pulled down to GND. This structure is illustrated in the figure below, which is able to support either single input (one from VAC1 to VBUS through ACFET1-RBFET1, or one to VBUS directly) or dual-input (one from VAC1 to VBUS through ACFET1-RBFET1, the other one connected to VBUS directly) applications.





Figure 14. One ACFET-RBFET Structure Supporting One Input at VAC1 and/or One Input at VBUS

- At POR, the charger detects only ACFET1-RBFET1 presented, updates ACRB1\_STAT to 1 and keeps ACRB2\_STAT as 0.
- The charger locks the register bit EN\_ACDRV2 at 0, and the ACDRV2 pin will always stay low.
- When a valid input is presented at VAC1, the charger will set EN\_ACDRV1 = 1 and turn ACFET1-RBFET1 on.
- To swap from the input at VAC1 to the input at VBUS, the host has to turn off the ACFET1-RBFET1 first by setting DIS\_ACDRV=1 (forcing EN\_ACDRV1 = 0), then enable the other input source which is connected to VBUS directly.
- In contrast, to swap from the input at VBUS to the input at VAC1, the host has to disable the input source connected to VBUS first, then turn on the ACFET1-RBFET1 by setting DIS\_ACDRV = 0.

### 8.3.3.3 Two ACFETs-RBFETs

In this scenario, both ACFET1-RBFET1 and ACFET2-RBFET2 are present. VAC1 / VAC2 is tied to the drain of ACFET1 / ACFET2, ACDRV1 / ACDRV2 is connected to the gate of ACFET1 / ACFET2. This structure is developed to support dual-input connected at VA1 and VAC2.



### Figure 15. Two ACFETs-RBFETs Structure Supporting One Input at VAC1 and One Input at VAC2

- At POR, the charger detects both ACFET1-RBFET1 and ACFET2-RBFET2 presented, then updates ACRB1\_STAT and ACRB2\_STAT to 1.
- EN\_ACDRV1 and EN\_ACDRV2 are programmable in this case.
- The ACDRV turns on the ACFET-RBFET of the port with a valid input presented first. The other ACFET-RBFET stays off, even if there is an adapter being plugged in later.
- Programming EN\_ACDRV1 = 1, EN\_ACDRV2 = 1 at the same time to turn on both ACFET1-RBFET1 and ACFET2-RBFET2 is not allowed, which will be ignored by the charger.

Assuming two valid voltages are presented at VAC1 and VAC2, ACFET1-RBFET1 turns on, connecting the
input source at VAC1 to VBUS. If the voltage at VAC1 becomes invalid because of VAC\_UVLO, VAC\_OV or
IBUS\_OC, the charger swaps the input from VAC1 to VAC2, by turning off ACFET1-RBFET1 and then turning
on ACFET2-RBFET2, without any host engagement. Swapping the input from VAC1 to VAC2 also can be
controlled by the host. For example, to swap VAC1 to VAC2, the host can program REG0x13[7:6]
(EN\_ACDRV2, EN\_ACDRV1) from 01b to 10b. The same control logic is applied to the input swapping from
VAC2 to VAC1.

The waveforms below show the charger input transition from VAC1 to VAC2 when VAC1 is disconnected. At the beginning, VAC1 = 8V and VAC2 = 5V are both present. When VAC1 = 8V is gone, the charger accomplishes the input source auto transition from VAC1 to VAC2 without host control.



Figure 16. Input Source Auto Transition from VAC1 to VAC2 when VAC1 is Gone

When VAC2 has been connected, even if VAC1 is re-plugged in again later, the charger still stays connecting VAC2 as the input source, which is illustrated as the waveforms below. The host has to be involved to swap the input source from VAC2 back to VAC1 if necessary.



Figure 17. VAC1 Re-Plugged in When VAC2 Connected as the Charger Input

Some other critical notes for the application of this dual input power MUX are list below:

• The register bits, EN\_ACDRV1 and EN\_ACDRV2, are not only to control the turning on / off of ACFETs-



RBFETs but also to indicate the on / off status of the FETs.

- The charger also provides the fault protection by turning ACFETs-RBFETs off, such as VAC\_OVP and IBUS\_OCP.
- With only one valid input presented at either VAC1 or VAC2, the ACFET1-RBFET1 and ACFET2-RBFET2 can not be both turned off by setting REG0x13[7:6] = 00b, because the charger is always trying to connect the only one input voltage available to power the charger. At this condition, the host has to set DIS\_ACDRV = 1 to force both two ACFETs-RBFETs off. With two input sources presented at both VAC1 and VAC2, the host can turn of the two ACFETs-RBFETs by setting either REG0x13[7:6] = 00 or DIS\_ACDRV = 1.
- In the transition from one input to the other one, after one ACFET-RBFET is turned off, the other one turns on until the VBUS voltage drops lower than V<sub>BUS\_PRESENT</sub>. The converter stops switching for a short time period. When no battery presented or battery depleted, the system output would fall. The user has to be aware of this and avoid the input source swap when the battery voltage is too low.

### 8.3.4 Device Power Up from Battery without Input Source

If only battery is present and the voltage is above UVLO threshold ( $V_{BAT_UVLOZ}$ ), the BATFET turns on and connects the battery to the system through the internal BATFET. The REGN LDO stays off to minimize the quiescent current. The low  $R_{DS(ON)}$  of BATFET and the low quiescent current on BAT minimize the conduction loss and maximize the battery run time. The device always monitors discharge current through the BATFET.

### 8.3.5 Device Power Up from Input Source

When an input source is present at VBUS, the device checks the input source voltage to turn on REGN LDO and all the bias circuits. It detects and sets the input current limit before the buck-boost converter is started. The power up sequence from input source is as listed below:

- 1. Power Up REGN LDO
- 2. Poor Source Qualification
- 3. Set the Input Current Limit based on ILIM\_HIZ pin voltage, and set the POR default VINDPM according to the VBUS open circuit voltage.
- 4. Input Source Type Detection based on D+/D- to set default Input Current Limit (IINDPM) register and input source type
- 5. Converter Power-up

### 8.3.5.1 Power Up REGN LDO

When the device is powered up from VBUS, the LDO is turned on when  $V_{VBUS_{PRESENT}} < VBUS < V_{VBUS_{OVP}}$ . When the device is powered up from battery only condition, the LDO is turned on at either one of the condition list below:

- The charger is operated in the OTG mode
- VBAT is higher than 3.2V, and ADC TS channel is on (ADC\_EN = 1 and TS\_ADC\_DIS = 0)

The REGN LDO supplies internal bias circuits and the MOSFETs gate drivers. The pull-up rails of ILIM\_HIZ, TS, and STAT can be connected to REGN. The INT pin pull-up rail is recommended to be an external 1.8V or 3.3V voltage source, rather than REGN, because at battery only condition, the REGN might not be available. Except the charger related pull up rails, the REGN is not recommended to source any other external circuit. The REGN has to power the internal MOSFETs gate drivers, which is very critical for the charger normal operation.

### 8.3.5.2 Poor Source Qualification

After the REGN LDO powers up, the device checks the current capability of the input source. The input source has to meet the following requirements in order to move forward to the next power on steps.

- 1. VBUS voltage below V<sub>VBUS\_OVP</sub>
- 2. VBUS voltage above V<sub>POORSRC</sub> when pulling I<sub>POORSRC</sub> (typical 30 mA)

Once the conditions are met, the status register bit PG\_STAT is set high and the INT pin is pulsed to signal the host. The PG pin goes LOW.

#### Copyright © 2020, Texas Instruments Incorporated



If VBUS\_OVP is detected (condition 1 above), the device automatically retries detection once the over-voltage fault goes away. If a poor source is detected (when pulling  $I_{POORSRC}$ , the VBUS voltage drops below  $V_{POORSRC}$ ), the device repeats poor source qualification routine every 2 seconds. After 7 consecutive failures, the device sets EN\_HIZ = 1 and goes to HIZ mode. The battery must have enough charge to power the system while the device is in HIZ. Adapter re-plugin or EN\_HIZ bit toggle is required when the input source can be used to power the device. The EN\_HIZ bit is cleared automatically when the adapter is plugged in. Whenever the VBUS voltage does not meet either condition 1 or condition 2, it means the input source is not qualified anymore, the PG pin goes HIGH and the PG\_STAT bit goes low, at the same time, an INT pulse will be asserted and PG\_FLAG will be set to 1, if PG\_MASK = 0.

### 8.3.5.3 Input Source Type Detection

After the input source is qualified, the charger device runs Input Source Type Detection if AUTO\_INDET\_EN bit is set (default enabled).

The charger follows the USB Battery Charging Specification 1.2 (BC1.2) to detect SDP/CDP/DCP/HVDC input sources and the non-standard adapters through the USB D+/D- lines. After BC1.2 detection is completed, the BC1.2\_DONE\_STAT bit is set to 1, an INT pulse and BC1.2\_DONE\_FLAG are asserted if BC1.2\_DONE\_MASK = 0. In addition, when USB DCP is detected, the charger initiates adjustable high voltage adapter handshake on D+/D- if HVDCP detection is enabled by the host. The input type might be changed after HVDCP detection is completed.

After input source type detection, the following registers are changed:

- 1. Input Current Limit (IINDPM) register is changed to set current limit
- 2. VBUS\_STAT bits change to reflect the detected source

After detection is completed, the host can over-write IINDPM registers to change the input current limit if necessary. The charger input current is limited by the lower of IINDPM register or ILIM\_HIZ pin (when EN\_EXTILIM = 1) regardless of Input Current Optimizer (ICO) setting. When AUTO\_INDET\_EN is disabled, the Input Source Type Detection is bypassed, and the Input Current Limit (IINDPM) register remains unchanged from its previous value.

#### 8.3.5.3.1 D+/D- Detection Sets Input Current Limit

The device contains a D+/D- based input source detection to set the input current limit. The D+/D- detection has four major steps: Data Contact Detect (DCD), Primary Detection, Secondary Detection and High Voltage (HVDCP) detection.

The D+/D- Primary Detection includes standard USB BC1.2 and non-standard adapters. When an input source is plugged in, the device starts standard USB BC1.2 detection first. The USB BC1.2 is capable of identifying Standard Downstream Port (SDP), Charging Downstream Port (CDP) and Dedicated Charging Port (DCP). The non-standard detection is used to distinguish vendor specific adapters based on their unique dividers on the D+/D- pins. The secondary detection is used to distinguish two types of charging ports, CDP and DCP.

A CDP usually requires the portable device (such as smart phone, tablet) to send back an enumeration within 2.5 seconds of CDP plug-in. Otherwise, the port will power cycle back to SDP even the D+/D- detection indicates CDP.





| Table 3. | Non-Standard | Adapter | Detection |
|----------|--------------|---------|-----------|
|----------|--------------|---------|-----------|

| NON-STANDARD<br>ADAPTER | D+ THRESHOLD                   | D- THRESHOLD                  | INPUT CURRENT LIMIT |
|-------------------------|--------------------------------|-------------------------------|---------------------|
| Divider 1               | $V_{D+}$ within $V_{2P8_VTH}$  | $V_{D-}$ within $V_{2P0-VTH}$ | 2.1 A               |
| Divider 3               | $V_{D+}$ within $V_{2P0_VTH}$  | $V_{D-}$ within $V_{2P8-VTH}$ | 1 A                 |
| Divider 4               | $V_{D+}$ within $V_{2P8\_VTH}$ | $V_{D-}$ within $V_{2P8-VTH}$ | 2.4 A               |
| Unknown                 | $VD+ = 1 M\Omega$ to 0 V       | VD- = 3.3 V                   | 3.0 A               |

When a Dedicated Charging Port (DCP) is detected, the charger initiates two high voltage adapter (HVDCP) handshakes to enable the corresponding adapter to output a higher voltage for fast charging. The HVDCP detection can be enabled by setting EN\_HVDCP=1 and then setting either EN\_9V=1 to increase the input voltage to 9V or EN\_12V=1 to increase the input voltage to 12V. When EN\_12V and EN\_9V are both set to 1, the charger starts 12V first.

After the Input Source Type Detection is done, the DPDM\_STAT bit is set to 0, an INT pulse and DPDM\_DONE\_FLAG are asserted if DPDM\_DONE\_MASK = 0. In addition, the Input Current Limit register (IINDPM), and VBUS\_STAT registars are updated as below:

| D+/D- DETECTION                     | INPUT CURRENT LIMIT (IINDPM) | VBUS_STAT_3:0 |
|-------------------------------------|------------------------------|---------------|
| USB SDP                             | 500 mA                       | 0001          |
| USB CDP                             | 1.5 A                        | 0010          |
| USB DCP                             | 3.25 A                       | 0011          |
| Adjustable High Voltage DCP (HVDCP) | 1.5A                         | 0100          |
| Unknown Adapter                     | 3 A                          | 0101          |
| Non-Standard Adapter, Divider 3     | 1 A                          | 0110          |
| Non-Standard Adapter, Divider 1     | 2.1 A                        | 0110          |
| Non-Standard Adapter, Divider 4     | 2.4 A                        | 0110          |

#### Table 4. Input Current Limit Setting from D+/D- Detection

### 8.3.5.3.2 Force Input Current Limit Detection

In host mode, the host can force the device to run Input Current Limit Detection by setting FORCE\_INDET bit to 1. After the detection is completed, FORCE\_INDET bit automatically returns to 0 and Input Source Result is updated. After the detection is completed, the input current limit (IINDPM), and the VBUS\_STAT bits may be changed by the device according to the detection result.

### 8.3.5.3.3 Connector Fault Detection

The host can apply different status on D+ pin including HIZ, 0V, 0.6V, 1.2V, 2.0V, 2.7V, 3.3V or "short to D-", and different status on D- pin including HIZ, 0.6V, 1.2V, 2.0V, 2.7V or 3.3V. The device also provides ADC readings of the D+ and D- pin voltages. The host can use the information to determine if connector is normal or in any faults. The voltage values are set using the DPLUS\_DAC and DMINUS\_DAC register. The D+/D- pins are only applied at the VAC1 input source. If the DPLUS\_DAC or DMINUS\_DAC are programmed when the adapter is plugged in and the D+/D- detection is in process, the device will ignore the register programming.

### 8.3.5.4 Input Current Optimizer (ICO)

The device provides Input Current Optimizer (ICO) to identify maximum power point in order to avoid overloading the input source. The algorithm automatically identifies maximum input current limit of an unknown power source and sets the charger IINDPM register properly, in order to prevent from entering the charger input voltage (VINDPM) regulation. This feature is disabled by default at POR (EN\_ICO = 0) and only activates when EN\_ICO bit is set to 1.

After DCP type input source is detected based on the procedures describe above (Input Source Type Detection), the algorithm runs automatically if EN\_ICO bit is set. The algorithm can also be forced to execute by setting FORCE\_ICO bit regardless of input source type detected. Please note that  $EN_ICO = 1$  is required for FORCE\_ICO to work.

Copyright © 2020, Texas Instruments Incorporated



The actual input current limit used by the Dynamic Power Management is reported in the ICO\_ILIM register whether set by ICO if enabled or IINDPM register if not. In addition, the current limit is clamped by ILIM pin unless EN\_EXT\_ILIM bit is 0 to disable ILIM\_HIZ pin function.

When the algorithm is enabled, it runs one time and then waits for the system load plus battery charge current to pull enough input current to force the charger into VINDPM. The algorithm adjusts the actual input current limit as shown in the ICO\_ILIM until the ICO\_STAT[1:0] and ICO\_FLAG bits are set (the ICO\_FLAG bit indicates any change in ICO\_STAT[1:0] bits). The algorithm operates depending on battery voltage:

- 1. When the battery voltage is below VSYSMIN, the algorithm starts ICO\_ILIM register with IINDPM which is the maximum input current limit allowed by system
- 2. When the battery voltage is above VSYSMIN, the algorithm starts ICO\_ILIM register with 500 mA which is the minimum input current limit to minimize adapter overload

Once the optimal input current is identified, the ICO\_STAT[1:0] and ICO\_FLAG bits are set. The actual input current is reported in the ICO\_ILIM register and does change unless the algorithm is triggered again by the following events :

- 1. A new input source is plugged-in, or EN\_HIZ bit is toggled
- 2. IINDPM register is changed
- 3. VINDPM register is changed
- 4. FORCE\_ICO bit is set to 1
- 5. VBUS\_OVP event

These events also reset the ICO\_STAT[1:0] bits to 01

### 8.3.5.5 Default VINDPM Setting

In the POR sequence, right after the D+/D- detection, the charger initiates ADC reading on the VBUS pin voltage without any load current (VBUS at no load condition, VBUS0) before the converter starts switching. The default VINDPM threshold is set to be VBUS0 - 1.4 V (VBUS0 >= 7 V) or VBUS0 - 0.7V (VBUS0 < 7 V).

If the converter already starts switching, the VBUS0 measurement can be performed by setting the register bit FORCE\_VINDPM\_DET=1. The force VINDPM detection only can be done when VSYS\_STAT = 0 (VBAT > VSYSMIN). To measure the VBUS0 when the converter is running, the charger suspends charging (if enabled) and the converter stops switching. Then the ADC measures the VBUS voltage without any input load current and update the VINDPM register bit. After the VINDPM register bit is reset, the FORCE\_VINDPM\_DET bit returns to 0 automatically. If VSYS\_STAT = 1 (VBAT < VSYSMIN), VBUS0 measurement does not start, the FORCE\_WINDPM\_DET bit resets to 0 and the VINDPM register retains its current value. The host must ensure there is a battery presence prior to force VINDPM detection by setting FORCE\_VINDPDM\_DET bit to allow system to be supported by the battery during detection.

When the measured VBUS0 is too low, for example 3.6V, or too high, for example 25V, the calculated VINDPM based on the equation list above is out of the VINDPM register range, and then the changer sets the VINDPM register to be the minimal value (3.6V) or maximum (22V) value.

### 8.3.5.6 Device HIZ State

The charger enters HIZ mode when EN\_HIZ bit is set to 1. The HIZ mode refers to a charger state, in which the REGN LDO is off, and the converter stops switching even if the adapter is present. Similar to the battery only condition, the charger is in a low quiescent current mode, turns off the ADC and turns on the BATFET to support the system load.

Some of the faults like VBUS\_OVP, VSYS\_OVP, VBAT\_OVP and OTG\_OVP, force only the converter to stop switching but keep the REGN on. While some of the faults like VSYS\_SHORT and IBUS\_OCP, force the charger into HIZ mode by setting EN\_HIZ=1. More details could be found in the fault protection section.



### 8.3.5.7 ILIM\_HIZ Pin

At POR, before the charger converter starts switching, the charger ADC reads the ILIM\_HIZ pin voltage, and calculates the input current limit (ILIM) set by this ILIM\_HIZ pin, according to the equation  $V_{ILIM_HIZ} = 1V + 800 \text{ m}\Omega \times ILIM$ . The ILIM\_HIZ pin sets a high clamp for the IINDPM register. If the IINDPM setting from the D+/D-detection or the POR default 3A IINDPM setting is higher than the ILIM clamp, the IINDPM register stays at this ILIM clamp. In addition, the host cannot program the IINDPM register to any values higher than this ILIM clamp after POR, unless the register bit EN\_EXTILIM is set to 0.

The ILIM\_HIZ pin can be biased from an resistor voltage divider that can be tied to either the REGN or the other external voltage source. For both the forward charging mode and the OTG mode, when the ILIM\_HIZ pin is pulled lower than 0.75V, the charger stops switching and REGN stays on. The charger resumes switching if the ILIM\_HIZ pin voltage becomes higher than 1V.

If the ADC reads the ILIM\_HIZ pin voltage is lower than 1.08V (1V + 800 m $\Omega$  × 100 mA), the charger considers the ILIM clamp to be 100mA, which is the minimal setting of the IINDPM register.

### 8.3.5.8 IBAT Pin for Battery Current Sensing

BQ25790 provides a high-accuracy battery charging / discharging current sensing pin, IBAT. It outputs a 25  $\mu$ A current when the battery charging / discharging current is 1 A. The IBAT pin output is valid when either VBUS or VBAT voltage is higher than its own ULVO voltage, and EN\_IBAT register bit is set to 1. The IBAT pin only provides the battery charging current in forward charging mode and the battery discharging current at battery only condition or OTG mode. When the charger is operated in forward charging mode, the output of the IBAT pin becomes zero when the battery is turning into the supplement mode.

### 8.3.5.9 Buck-Boost Converter Operation

The charger employs a synchronous buck-boost converter that allows charging the 1s to 4s battery from a legacy 5V USB input source, HVDCP and USB-PD power sources. The charger operates in buck, buck-boost or boost mode based on different input voltage and output voltage combinations. The converter can operate uninterruptedly and continuously across the Buck, Buck-boost and Boost three different operating states.

### 8.3.5.9.1 Pulse Frequency Modulation (PFM)

In order to improve converter light-load efficiency, the device switches to PFM control at light load condition. The effective switching frequency decreases accordingly as load current decreases. The PFM operation can be disabled by setting PFM\_FWD\_DIS = 1, the converter stays at the PWM mode switching frequency and go to DCM operation at light load condition. The minimum effective switching frequency in PFM can be limited to 25 kHz to eliminate the audible noise concern if the out of audio (OOA) feature is enabled by setting DIS\_FWD\_OOA = 0. The host can disable the OOA by setting DIS\_FWD\_OOA = 1, which may result in the converter effective switching frequency dropping below 25 kHz at extremely light load.

### 8.3.6 USB On-The-Go (OTG)

### 8.3.6.1 OTG Mode to Power External Devices

The device supports the OTG operation to deliver power from the battery to other external devices through the USB ports. The OTG voltage regulation is set in VOTG[10:0] register bits. The OTG current regulation is set in IOTG[6:0] register bits. To enable the OTG operation, the following conditions have to be valid:

- The battery voltage is higher than V<sub>BAT OTG</sub> rising threshold, and not trigger the VBAT\_OVP protection.
- The VBUS is below  $V_{VBUS_UVLO}$ .
- The voltage at TS pin is within the range configured by BHOT and BCOLD register bits

If the ACFET1-RBFET1 and the ACFET2-RBFET2 are not detected (ACRB1\_STAT = 0 and ACRB2\_STAT = 0) at POR, the converter starts up with typical 5ms delay after the EN\_OTG bit is set to 1, then the VBUS voltage ramps up to the VOTG register setting.

The following cases explain the charger OTG mode behaviors when the ACFET1-RBFET1 or/and ACFET2-RBFET2 are present.

 If only ACRB1\_STAT=1 OR only ACRB2\_STAT = 1, which means only one input ACFET-RBFET is present, the converter stays in the non-switching mode after the EN\_OTG bit is set, until the host writes EN\_ACDRV1 = 1 (when only ACRB1\_STAT = 1) or EN\_ACDRV2 = 1 (when only ACRB2\_STAT = 1). The converter starts up with 5ms delay after the EN\_ACDRV1 or EN\_ACDRV2 bit is set to 1, then VBUS voltage ramps up to the VOTG register setting.

- If both ACRB1\_STAT = 1 AND ACRB2\_STAT = 1, which means two input ACFET-RBFET are present, the converter stays in the non-switching mode after the EN\_OTG bit is set, until the host writes either EN\_ACDRV1 = 1 or EN\_ACDRV2 = 1. The converter starts up with 5ms delay after the EN\_ACDRV1 or EN\_ACDRV2 bit is set to 1, then VBUS voltage ramps up to the VOTG register setting.
- Regardless of ACRB1\_STAT and ACRB2\_STAT, if DIS\_ACDRV = 1, the ACDRV is disabled. The converter starts up with 5ms delay after the EN\_OTG bit is set to 1, then VBUS voltage ramps up to the VOTG register setting. The operation is the same as that when ACFET1-RBFET1 and ACFET2-RBFET2 are not detected.
- For swapping the OTG output from port 1 to port 2, assuming EN\_ACDRV2 is already 0, the host has to set EN\_ACDRV1 = 0 to turn off ACFET1\_RBFET1 first, which causes the converter to stop switching and VBUS to drop below V<sub>BUS\_PRESENT</sub>. The host sets EN\_ACDRV2 = 1, the converter starts switching again and ACDRV2 turns on ACFET2-RBFET2, which allows VBUS to ramp up. The similar procedure can be applied to the case of swapping the OTG output from port 2 to port 1.

In OTG mode, the converter PFM operation can be disabled by setting PFM\_OTG\_DIS = 1 and the OOA can be disabled by setting DIS\_OTG\_OOA = 1.



Figure 19. The Simplified Application Diagram for the OTG Mode Operation

The simplified application diagram for the OTG mode operation is shown as the figure above, in which the power flow is illustrated by the blue arrows.

The charger is also monitoring the battery discharging current in OTG mode. When IBAT rises higher than the IBAT\_REG[1:0] register setting, the charger reduces the OTG output current and prioritizes the system load current if there is any. The IBAT\_REG\_STAT bit is set to 1 and an INT pulse is asserted and the IBAT\_REG\_FLAG is set to 1, if IBAT\_REG\_MASK = 0. If the OTG output current is decreased to zero and the system load pulls even more current, the charger can no longer limit the battery discharging current.



#### 8.3.7 Power Path Management

The device accommodates a wide range of input voltage range from 3.6V to 24V covering the legacy 5V USB input, HVDCP, USB-PD input and the wall adapter. The device provides automatic power path selection to supply the system (SYS) from input source (VBUS), battery (BAT) or both.

#### 8.3.7.1 Narrow VDC Architecture

The device deploys Narrow VDC architecture (NVDC) with BATFET separating system from battery. The minimum system voltage is set by VSYSMIN bits. Even with a fully depleted battery, the system is regulated above the minimum system voltages. The default minimum system voltage at POR is determined according to different battery cell settings.

The NVDC architecture also provides the charging termination when the battery is fully charged. By turning off the BATFET, the adapter power is prioritized to support the system, which avoid the battery being continuously charged and discharged by the system load even if the adapter is present. This is very important to keep the battery in a healthy condition and extend the battery life time.

When the battery voltage is below the minimum system voltage setting, the BATFET operates in linear mode (LDO mode), and the system is regulated at around 200 mV above the minimum system voltage setting. As the battery voltage rises above the minimum system voltage, the BATFET is fully on and the voltage difference between the system and battery is the Rdson of BATFET multiplied by the charging current. When battery charging is disabled and VBAT is above the minimum system voltage setting or charging is terminated, the system is always regulated at typically 200mV (PFM disabled) or typical 600mV (PFM enabled) above battery voltage. The status register VSYS\_STAT bit goes high when the system is in minimum system voltage regulation.





### 8.3.7.2 Dynamic Power Management

To meet the maximum current limit in USB spec and avoid over loading the adapter, the device features Dynamic Power Management (DPM), which continuously monitors the input current and input voltage. When the input power at the VBUS pin is too low to support the load from SYS pin and the battery charge current from BAT pin, the charger engages either IINDPM to limit its current or VINDPM to prevent further reduction in VBUS pin voltage.

When the system voltage is regulated at VSYSMIN, the charger could be in trickle charge, pre-charge or fast charge stages, the SYS voltage drops lower than VSYSMIN, the VSYSMIN loop takes over and reduces the trickle charge, pre-charge or fast charge current, so that the SYS voltage remains at the VSYSMIN level.

Copyright © 2020, Texas Instruments Incorporated



If the charge current falls to zero, but the input source is still overloaded, the SYS voltage will drop. Once the SYS voltage falls below the battery voltage, the device automatically enters Supplement Mode in which the BATFET turns on. The battery starts discharging so that the system is supported from both the input source and battery. In supplement mode, the battery FET is operated in ideal diode mode in which the charger regulates the battery FET gate voltage to keep the BATFET minimum  $V_{DS}$  to approximately 25 mV when the current is low. This prevents SYS voltage oscillations from entering and exiting the supplement mode. As the discharge current increases, the charger regulates the BATFET gate to a higher voltage, in order to reduce the battery FET R<sub>DSON</sub> until the MOSFET is in full turn-on stage. At this point onwards, the V<sub>DS</sub> of the battery FET linearly increase with the discharge current. The figure below shows the V-I curve of the BATFET gate regulation operation. The BATFET turns off to exit Supplement Mode when the battery is below battery depletion threshold.





During DPM mode, the status register bits VINDPM\_STAT (VINDPM) and/or IINDPM\_STAT (IINDPM) go high. The figure below shows the DPM response with 5V/3A adapter, 6.4V battery, 1.5A charge current and 6.8V minimum system voltage setting.





#### 8.3.8 Battery Charging Management

BQ25790 charges 1S~4S Li-Ion batteries with up to 5A charge current for high capacity cells. The battery charging in different stages is controlled by the integrated BATFET. The low  $R_{DS(ON)}$  BATFET improves charging efficiency and minimizes the voltage drop during discharging.

### 8.3.8.1 Autonomous Charging Cycle

When battery charging is enabled (EN\_CHG bit =1 and  $\overline{CE}$  pin is LOW), the device autonomously completes a charging cycle without host involvement. The device default charging parameters are listed in the table below. The host can always control the charging operation and optimize the charging parameters by writing to the corresponding registers through l<sup>2</sup>C.

| DEFAULT MODE                 | BQ25790                                          |  |
|------------------------------|--------------------------------------------------|--|
| Charging voltage             | 4.2 V (1S), 8.4 V (2S), 12.6 V (3S), 16.8 V (4S) |  |
| Recharging voltage threshold | 200 mV                                           |  |
| Fast charge current          | 2 A (1S and 2S), 1 A (3S and 4S)                 |  |
| Pre-charge current           | 120 mA                                           |  |
| Trickle charge current       | 100 mA                                           |  |
| Termination current          |                                                  |  |
| Temperature profile          |                                                  |  |
| Fast charge safety timer     | 12 hours                                         |  |
| Pre charge safety Timer      | 2 hours                                          |  |
| Trickle charge safety Timer  | 1 hour                                           |  |

| Table 5. Chargin | g Parameter | Default Settings |
|------------------|-------------|------------------|
|------------------|-------------|------------------|

A new charge cycle starts when the following conditions are valid:

- Converter starts up
- Battery charging is enabled by setting register bit EN\_CHG = 1 and keeping  $\overline{CE}$  pin LOW
- No thermistor fault on TS pin
- No safety timer fault

The charger automatically terminates the charging cycle when the charging current is below termination threshold, charge voltage is above recharge threshold, and the device is not in DPM mode or thermal regulation. When a fully charged battery voltage is discharged below recharge threshold (threshold selectable via VREC<u>HG</u>[1:0] bits), the device automatically starts a new charging cycle. After the charging terminates, toggling either CE pin or EN\_CHG bit initiates a new charging cycle.

The STAT output indicates the charging status of: charging (LOW), charging complete or charging disabled (HIGH) or charging fault (Blinking). The STAT output can be disabled by setting DIS\_STAT = 1. In addition, the status register (CHG\_STAT) indicates the different charging phases as:

- 000 Not Charging
- 001 Trickle Charge (VBAT < V<sub>BAT\_SHORTZ</sub>)
- 010 Pre-charge (V<sub>BAT\_SHORTZ</sub> < VBAT < V<sub>BAT\_LOWV</sub>)
- 011 Fast Charge (CC mode)
- 100 Taper Charge (CV mode)
- 101 Reserved
- 110 Top-off Timer Active Charging
- 111 Charge Termination Done

When the charger transitions to any of these states, including when the charge cycle completes, an INT is asserted to notify the host.

### 8.3.8.2 Battery Charging Profile

The device charges the battery in five phases: trickle charge, pre-charge, constant current, constant voltage, and top-off trickle charging (optional). At the beginning of a charging cycle, the device checks the battery voltage and regulates current/voltage accordingly.

Copyright © 2020, Texas Instruments Incorporated

NSTRUMENTS www.ti.com

**EXAS** 

| VBAT                                 | CHARGING CURRENT       | REGISTER DEFAULT SETTING           | CHRG_STAT |
|--------------------------------------|------------------------|------------------------------------|-----------|
| < V <sub>BAT_SHORT</sub>             | I <sub>BAT_SHORT</sub> | 100 mA                             | 001       |
| $V_{BAT\_SHORTZ}$ to $V_{BAT\_LOWV}$ | I <sub>PRECHG</sub>    | 120 mA                             | 010       |
| > V <sub>BAT_LOWV</sub>              | ICHG                   | 2 A (1S and 2S)<br>1 A (3S and 4S) | 011       |

#### Table 6. Default Charging Current Setting

If the charger is in DPM regulation or thermal regulation during charging, the actual charging current is less than the programmed value. In this case, termination is temporarily disabled and the charging safety timer is counted at half the clock rate, as explained in Charging Safety Timer.

The BATFET LDO operation can be disabled by setting DIS\_LDO = 1. At this condition, the pre-charge current and fast charge current are both regulated by the buck-boost converter PWM current regulation loop. The SYS is not regulated at VSYSMIN any more when the LDO mode is disabled at the low battery voltage condition. When in trickle charge, setting DIS\_LDO = 1 does not affect  $I_{BAT SHORT}$  or VSYSMIN operation.

 $V_{BAT\_LOWV}$  is the battery voltage threshold for the transition from pre-charge to fast charge. It is defined as a ratio of battery voltage regulation limit (VREG). The  $V_{BAT\_SHORTZ}$  is the battery voltage threshold for the transition from trickle charge to pre-charge, which is fixed value 2.2V.



Figure 23. Battery Charging Profile

### 8.3.8.3 Charging Termination

The device terminates a charge cycle when the battery voltage is above the recharge threshold, the converter is operated in the battery constant voltage regulation loop and the current is below the termination current. After the charging cycle is completed, the BATFET turns off. The converter keeps running to power the system and the BATFET can turn on again if the supplement mode is triggered.



When termination is done, the status register CHG\_STAT is set to 111 and an  $\overline{\text{INT}}$  pulse is asserted to the host. Termination is temporarily disabled when the charger device is in input current (IINDPM), input voltage (VINDPM) or thermal (TREG) regulation. Termination can be permanently disabled by writing 0 to EN\_TERM bit prior to charging termination. Writing 0 to EN\_TERM when the termination already occurred or in the top-off charging stage does not disable termination, until the next charging cycle has been restarted. If termination is reenabled by setting EN\_TERM = 1 during the current charge cycle, the change is applied immediately to the current charging cycle.

At low termination currents (like 40mA to 160mA), due to the comparator offset, the actual termination current may be up to 20%~40% higher than the termination target. In order to compensate for the comparator offset, a programmable top-off timer (default disabled) can be activated after termination is detected. While the top-off timer is running, the device continues to charge the battery in constant voltage mode (BATFET stays on) until the top-off time expires. The top-off timer follows safety timer constraints, such that if the safety timer is suspended, so is the top-off timer. And if the safety timer is doubled, so is the top-off timer. CHG\_STAT reports whether the top <u>off</u> timer is active via the 110 code. Once the top-off timer expires, the CHG\_STAT register is set to 111 and an INT pulse is asserted to the host.

The top-off timer gets reset (set to 0 and counting resumes when appropriate) for any of the following conditions:

- 1. Charge disable to enable
- 2. Termination status low to high
- 3. REG\_RST register bit is set (disables top-off timer)

Once the charger detects termination, the charger reads the top-off timer (TOPOFF\_TMR) settings. Programming the top-off timer value after termination has no effect unless a recharge cycle is initiated. The top-off timer only starts to count when the charger's termination criteria are met. If  $EN_TERM = 0$ , the charger never terminates charging, so the top-off timer does not start counting, even if it is enabled. An INT is asserted to the host when the top-off timer starts counting as well as when the top-off timer expires. All charge cycle related INT pulses (including top-off timer INT pulse) can be masked by CHG\_MASK bit.

#### 8.3.8.4 Charging Safety Timer

The device has a built-in safety timer to prevent an extended charging cycle due to abnormal battery conditions. The user can program the fast charge safety timer through I<sup>2</sup>C (CHG\_TMR bits). When the fast charge safety timer expires, the fault register CHG\_TMR\_STAT bit is set to 1, and an INT pulse is asserted to the host. The trickle charge timer is fixed 1 hour. The pre-charge safety timer is adjustable 2 hours (POR default) or 0.5 hour. The fast charging timer POR default setting is 12 hours.

The trickle charge, pre-charge and fast charge safety timers can be disabled by setting EN\_TRICHG\_TMR, EN\_PRECHG\_TMR or EN\_CHG\_TMR bit to 0. Each charging safety timer can be enabled anytime regardless of the current charging state. Each timer restarts counting when it is enabled. As soon as each charging stage is initiated, the associated safety timer starts to count, which is illustrated in the battery charging profile chart shown in the section Battery Charging Profile.

During input voltage, current or thermal regulation, the safety timer counts at half-clock rate as the actual charge current is likely to be below the register setting. For example, if the charger is in input current regulation (IINDPM\_STAT = 1) throughout the whole charging cycle, and the safety timer is set to 5 hours, then the timer will expire in 10 hours. This half-clock rate feature can be disabled by setting TMR2X\_EN = 0. If the host disables the half-clock rate while the charger is already running at half-clock rate, the charger keeps running at the half-clock rate and the half-clock rate is not disabled until the charger exit the voltage, current or thermal regulation.

During faults which disable charging, or supplement mode, the timer is suspended. Since the timer is not counting in this state, the TMR2X\_EN bit has no effect. Once the fault goes away, the safety timer resumes. If the charging cycle is stopped and started, the timer resets. The pre-charge safety timer and the trickle charge safety timer follow the same rules as the fast charge safety timer in terms of getting suspended, reset and counting at half-rate when TMR2X\_EN is set.

The fast charge timer is reset at the following events:

- 1. Charging cycle stop and restart (toggle CE pin, EN\_CHG bit, or charged battery falls below recharge threshold after termination)
- 2. BAT voltage changes from pre-charge to fast-charge or vice versa (in host-mode or default mode)
- 3. A change of the value of CHG\_TMR[1:0] register bits



The pre-charge timer is reset at the following events:

- 1. Charging cycle stop and restart (toggle CE pin, EN\_CHG bit, or charged battery falls below recharge threshold)
- 2. BAT voltage changes from trickle charge to pre-charge or vice versa, pre-charge to fast charge or vice versa (in host-mode or default mode)
- 3. A change of the value of PRECHG\_TMR register bit.

The trickle charge timer is reset at the following events:

- 1. Charging cycle stop and restart (toggle CE pin, EN\_CHG bit, or charged battery falls below recharge threshold)
- 2. BAT voltage changes from trickle charge to pre-charge or vice versa (in host-mode or default mode)

#### 8.3.8.5 Thermistor Qualification

The charger device provides a single thermistor input for battery temperature monitoring.

#### 8.3.8.5.1 JEITA Guideline Compliance in Charge Mode

To improve the safety of charging Li-ion batteries, the JEITA guideline was released on April 20, 2007. The guideline emphasized the importance of avoiding a high charge current and high charge voltage at certain low and high temperature ranges.

To initiate a charge cycle, the voltage on the TS pin must be within the VT1 to VT5 thresholds. If TS voltage exceeds the VT1-VT5 range, the controller suspends charging and waits until the battery temperature is within the T1 to T5 range. At cool temperature T1-T2, JEITA recommends to reduce the charge current to be lower than half of the charge current at normal temperature T2-T3. The charger register bits JEITA\_ISETC[1:0] provide the charge current programmability at T1-T2, to be 20%, 40% or 100% of the charge current in the T2-T3 temperature range or charge suspend. At warm temperature T3-T5, JEITA recommends charge voltage less than 4.1V / cell. The charger register bits JEITA\_VSET[2:0] provide the charge or charge suspend.

Charging termination is still enabled (when EN\_TERM = 1) at cool temperature T1-T2 and warm temperature T3-T5. The termination current remains the same in all different temperature ranges. In normal operation, battery charging terminates when the charge current is lower than the termination current, the battery voltage is higher than the battery recharge voltage and the charger is in the battery voltage CV regulation loop. When the temperature enters the T1-T2 or T3-T5 ranges, the charge current may reduce to 20% or 40% of that in the T2-T3 range, which might be lower than the termination current setting. If at this moment, the battery voltage is already higher than the battery recharge voltage and the charger is in the battery voltage CV regulation loop, the charger terminates charge.

In warm T3-T5 temperature range, the battery voltage regulation value become lower than that in the T2-T3 temperature range. If the battery voltage is already very close to the T2-T3 regulation value, the JEITA warm automatic regulation voltage reduction might cause a battery over-voltage (VBAT\_OVP) fault.

In cool T1-T2 temperature range or warm T3-T5 temperature range, the charge current is different from that at the normal T2-T3 temperature range , the safety timer must be adjusted accordingly. The safety timer is suspended when the charge is suspended, and runs at half of the clock rate when the charge current is reduced to 20% or 40%, but stays the same when the charge current is unchanged.

One typical JEITA charging values are shown as the figure below, in which the blue real line is the default setting and the red dash line is the programmable options.





Figure 24. TS Charging Values

The NTC monitoring on the battery temperature can be ignored by the charger if TS\_IGNORE = 1. When the TS pin feedback is ignored, the charger considers the TS is always good for charging and OTG modes. The TS\_STAT including TS\_COLD\_STAT, TS\_COOL\_STAT, TS\_WARM\_STAT and TS\_HOT\_STAT, always report 000 with TS\_IGNORE = 1.

When TS\_IGNORE = 0, the charger adjusts the charging profile based on the TS pin feedback information. When the battery temperature jumps from one temperature range to the other one, the associated TS status bits are updated accordingly. The TS flag bits are set for the temperature range for which the TS voltage is reporting, and an INT pulse is asserted to alert the host if TS\_MASK is low. The FLAG and INT pulse can be individually masked by properly setting the associated mask bit, to prevent the INT pulse from alerting the host of battery temperature range changes.

The typical TS resistor network is illustrated in the figure below.



Figure 25. TS Resistor Network

Assuming a 103AT NTC thermistor on the battery pack as shown above, the value of TSR1 and TSR2 can be determined by:

$$RT2 = \frac{RTH_{COLD} \times RTH_{HOT} \times \left(\frac{1}{VT1} - \frac{1}{VT5}\right)}{RTH_{HOT} \times \left(\frac{1}{VT5} - 1\right) - RTH_{COLD} \times \left(\frac{1}{VT1} - 1\right)}$$
(1)  
$$RT1 = \frac{\frac{1}{VT1} - 1}{\frac{1}{RT2} + \frac{1}{RTH_{COLD}}}$$
(2)

The BQ25790 provides the comparators with fixed thresholds for VT1 and VT5, and the comparators with programmable thresholds for VT2 and VT3. The thresholds for VT2 and VT3 are controlled by TS\_COOL[1:0] and TS\_WARM[1:0]. This programmability gives more flexibility for the configuration of the JEITA profile. Select T1=0°C and T5=60°C for Li-ion or Li-polymer battery, the RT1 and RT2 are calculated to be 5.24K $\Omega$  and 30.31K $\Omega$  respectively.

Copyright © 2020, Texas Instruments Incorporated



#### 8.3.8.5.2 Cold/Hot Temperature Window in OTG Mode

For battery protection during OTG mode, the device monitors the battery temperature to be within the VBCOLD to VBHOT thresholds. When RT1 is 5.24 K $\Omega$  and RT2 is 31.31 K $\Omega$ , TBCOLD default is -10°C and TBHOT default is 60°C. When the temperature is outside of this range, OTG mode is suspended, the converter stops switching. The charger waits in OTG mode (EN\_OTG = 1). In addition, the VBUS\_STAT bits are set to 000 and the corresponding TS\_COLD\_STAT or TS\_HOT\_STAT is reported. Once temperature returns to the normal temperature range, OTG mode is recovered and TS stauts bit is cleared. During TS fault, REGN still stays on.

| VREGN                                     | Temperature Range for OTG Mode |
|-------------------------------------------|--------------------------------|
| VII LOIN                                  | OTG suspended                  |
| V <sub>BCOLDx</sub>                       |                                |
| (–10°C / –20°C)                           |                                |
|                                           | OTG is ongoing                 |
| V <sub>BHOTx</sub><br>(55°C / 60°C / 65°C | ;)                             |
|                                           | OTG suspended                  |
| GND                                       |                                |

Figure 26. TS Pin Thermistor Sense Threshold in OTG Mode

#### 8.3.9 Integrated 16-Bit ADC for Monitoring

The integrated 16-bit ADC in the device allows the user to get critical system information for optimizing the behavior of the charger. The ADC control is through the ADC Control register. The ADC\_EN bit provides the ability to enable and disable the ADC in order to conserve power dissipation. The ADC\_RATE bit allows continuous conversion or one-shot behavior. After a 1-shot conversion finishes, the ADC\_EN bit is cleared, and must be re-asserted to start a new conversion. The ADC\_AVG bit enables or disables (default) averaging. ADC\_AVG\_INIT starts average using the existing (default) or using a new ADC value.

To enable the ADC, the ADC\_EN bit must be set to 1. The ADC is allowed to operate if either the VAC > 3.4 V or VBUS > 3.4 V or VBAT > 2.9 V is valid. If ADC\_EN is set to 1 before VAC1/VAC2, VBUS or VBAT reaches its valid threshold, then the ADC conversion is postponed until one of the power supplies reaches the threshold. If the charger is in HIZ mode, the ADC still can be enabled by setting ADC\_EN = 1. At battery only condition, if the TS\_ADC channel is enable, the ADC only works when battery voltage is higher than 3.2V, otherwise, the ADC works when the battery voltage is higher than 2.9V.

The ADC\_SAMPLE bits control the ADC sample speed, with conversion times of  $t_{ADC_CONV}$ . If the host changes the sample speed in the middle of an ADC conversion, the ADC conversion stops the channel being converted, and that channel is reconverted at the new rate. At that point, some of the ADC register values might have been converted with one sample rate and others with a different sample rate.

By default, all ADC channels are enabled with 1-shot or continuous conversion mode unless the channel is disabled in the ADC\_Function\_Disable\_0 or ADC\_Function\_Disable\_1 register. If an ADC channel is disabled by setting the corresponding register bit, then the value in that register is from the last valid ADC conversion or the default POR value (all zeros if no conversions have been taken place). If an ADC channel is disabled in the middle of an ADC measurement cycle, the device finishes the conversion of that channel, but not convert the channel at the next conversion cycle. Even though no conversion takes place when all ADC channels are disabled, the ADC circuitry is active and ready to begin conversion as soon as one of the bits in the ADC\_Function\_Disable\_0 or ADC\_Function\_Disable\_1 register is set to 0.

The ADC\_DONE\_STAT and ADC\_DONE\_FLAG bits are set when a conversion is complete in 1-shot mode only. This event produces an INT pulse, which can be masked with ADC\_DONE\_MASK. During continuous conversion mode, the ADC\_DONE\_STAT and ADC\_DONE\_FLAG bits have no meaning and remain 0.



ADC conversion operates independently of the faults present in the device. ADC conversion continues even after a fault has occurred (such as one that causes the power stage to be disabled) and the host must set ADC\_EN = 0 to disable the ADC. ADC conversion is interrupted upon adapter plug-in and resumes after Input Source Type Detection default VINDPM setting are complete. ADC readings are only valid for DC states and not for transients.

Enabling ADC does not require to bring up REGN, however, when the ADC TS channel is enabled, the charger will turn on the REGN to bias the TS pin. For the ICHG channel, the ADC is able to read the battery pre-charge and fast charge current in forward charging mode when the adapter is present. It also can read the battery discharging current in battery only mode, OTG mode. When the charger is in trickle charge, supplement mode or charge disabled, the ICHG ADC reading is zero. In battery only mode, the battery current sensing amplifier (CSA) default turns off to minimize the quiescent current. Setting EN\_IBAT = 1 is necessary to enable the CSA so that the ADC can read back the battery current information.

If the host wants to exit the ADC more gracefully, it is possible to do either of the following:

- 1. Write ADC\_RATE to one-shot in order to force the ADC to stop at the end of a complete cycle of conversions
- 2. Disable all ADC conversion channels so that the ADC stops at the end of the current measurement.

## 8.3.10 Status Outputs (PG, STAT, and INT)

#### 8.3.10.1 Power Good Indicator (PG)

The  $\overline{PG}$  pin goes low and the power good status register is set to 1 once a good input source is qualified. The PG\_STAT and PG\_FLAG change to 1 to indicate a good input source. An INT is asserted low to alert the host unless masked by PG\_MASK when the following conditions are met:

- 1. VBUS above  $V_{VBUS_UVLOZ}$
- 2. VBUS below V<sub>VBUS OVP</sub> threshold
- 3. VBUS above V<sub>POORSRC</sub> (typical 3.4 V) when I<sub>POORSRC</sub> (typical 30 mA) current is applied (not a poor source)

#### 8.3.10.2 Charging Status Indicator (STAT Pin)

The device indicates charging state on the open drain STAT pin. The STAT pin can drive LED. The STAT pin function can be disabled via the DIS\_STAT bit.

| CHARGING STATE                                                          | STAT INDICATOR   |
|-------------------------------------------------------------------------|------------------|
| Charging in progress (including recharge and charging in top-off timer) | LOW              |
| Charging complete                                                       | HIGH             |
| HIZ mode, charge disable                                                | HIGH             |
| Battery only mode and OTG mode                                          | HIGH             |
| Charge suspend (A fault condition which disable charging)               | Blinking at 1 Hz |

#### Table 7. STAT Pin State

## 8.3.10.3 Interrupt to Host (INT)

In some applications, the host does not always monitor charger operation. The INT pin notifies the system host on the device operation. By default, the following events generate an active-low, 256µs INT pulse.

- 1. Good input source detected
  - V<sub>VBUS</sub> < V<sub>VBUS\_OVP</sub> threshold
  - V<sub>VBUS</sub> > V<sub>POORSRC</sub> (typical 3.4 V) when I<sub>POORSRC</sub> (typical 30 mA) current is applied (not a poor source)
- 2. VBUS\_STAT changes state (VBUS\_STAT any bit change)
- 3. Good input source removed
- 4. Entering IINDPM regulation
- 5. Entering VINDPM regulation
- 6. Entering IC junction temperature regulation (TREG)
- 7. I<sup>2</sup>C Watchdog timer expired
  - At initial power up, this  $\overline{INT}$  gets asserted to signal I<sup>2</sup>C is ready for communication

TEXAS INSTRUMENTS

www.ti.com

- 8. Charger status changes state (CHRG\_STAT value change), including Charge Complete
- 9. TS\_STAT changes state (TS\_STAT any bit change)
- 10. VBUS over-voltage detected (VBUS\_OVP)
- 11. VAC over-voltage detected (VAC\_OVP for VAC1 or VAC2)
- 12. Junction temperature shutdown (TSHUT)
- 13. Battery over-voltage detected (BATOVP)
- 14. System over-voltage detected (VSYS\_OVP)
- 15. IBUS over-current detected (IBUS\_OCP)
- 16. IBAT over-current detected (IBAT\_OCP)
- 17. Charge safety timer expired, including trickle charge and pre-charge and fast charge safety timer expired
- 18. A rising edge on any of the other \*\_STAT bits

Each one of these INT sources can be masked off to prevent INT pulses from being sent out when they occur. Three bits exist for each one of these events:

- The STAT bit holds the current status of each INT source
- The FLAG bit holds information on which source produced an INT, regardless of the current status
- The MASK bit is used to prevent the device from sending out INT for each particular event

When one of the above conditions occurs (a rising edge on any of the \*\_STAT bits), the device sends out an INT pulse and keeps track of which source generated the INT via the FLAG registers. The FLAG register bits are automatically reset to zero after the host reads them, and a new edge on STAT bit is required to re-assert the FLAG.



Figure 27. INT Generation Behavior Example

#### 8.3.11 Ship FET Control

The charger provides an N-FET driving pin (SDRV) to control an external ship FET. When this ship FET is off, it removes leakage current from the battery to the system. The ship FET is controlled by the SDRV\_CTRL[1:0] register bits, to support the shutdown mode, ship mode and the system power reset.

IDLE Mode when SDRV\_CTRL[1:0] = 00, POR default. The external ship FET is fully on, I<sup>2</sup>C is enabled. The
internal BATFET status is determined by the charging status. This mode could be for adapter present forward
mode, OTG mode or battery only condition.



- Shutdown Mode when SDRV\_CTRL[1:0] = 01. The ship FET and the internal BATFET are both off. The I<sup>2</sup>C is disabled. The charger is totally shutdown and can only be woken up by an adapter plug-in. This mode is only for the battery only condition.
- Ship Mode when SDRV\_CTRL[1:0] = 10. The ship FET and the internal BATFET are both off. The I<sup>2</sup>C is still enabled. The charger can be woken up by setting SDRV\_CTRL[1:0] back to 00, or pulling the QON pin low, or an adapter plug-in. This mode is only for the battery only condition.
- System Power Reset when SDRV\_CTRL[1:0] = 11. The ship FET is turned off for typical 350ms to reset the system power (converter goes to HIZ mode if VBUS is high), then the ship FET is fully turned on again. The BATFET keeps the status unchanged during the system power reset. After the reset is done, SDRV\_CTRL[1:0] goes back to 00.

When the host changes SDRV\_CTRL[1:0] from 00 to the other values, the charger turns off the ship FET immediately or delays by  $t_{SM_DLY}$  as configured by SDRV\_DLY bit. The application diagram when the battery is connected to the charger through an external ship FET is illustrated in the figure below.



Figure 28. The Application Diagram for the External Ship FET

#### 8.3.11.1 Shutdown Mode

To further reduce battery leakage current, the host can shut down the charger by setting the register bits SDRV\_CTRL[1:0] to 01. In this mode, the I<sup>2</sup>C is disabled and the charger is totally shut down. The device can only be woken up by plugging in an adapter.

After the SDRV\_CTRL[1:0] is set to 01, the external ship FET turns off either immediately or after waiting for 10s as configured by SDRV\_DLY register bit. When VBUS is high because of an adapter being present or the OTG mode being enable, SDRV\_CTRL[1:0] will be reset to 00 if the host writes it to 01.

When the device exits shutdown mode, the SDRV\_CTRL bits are reset to the POR default values (00).

#### 8.3.11.2 Ship Mode

To extend battery life and minimize the system power loss when system is powered off during idle, shipping or storage, the device can turn off BATFET and external ship FET to minimize the battery leakage current. The ship mode is enabled when the host sets SDRV\_CTRL[1:0] to 10. The I<sup>2</sup>C is still enabled, but the charger system clock slows down to minimize the device quiescent current.

After the SDRV\_CTRL[1:0] is set to 10, the external ship FET is turned off either immediately or after waiting 10 seconds as configured by SDRV\_DLY register bit. When VBUS is high because of an adapter being present or OTG mode being enabled, SDRV\_CTRL[1:0] automatically resets to 00 if the host writes it to 10.

The ship mode is disabled by one of the following events. The charger turns on ship FET and internal BATFET to reconnect the battery to the system, SDRV\_CTRL bits are reset to the POR default values (00).

BQ25790 SLUSDF9 – JUNE 2020



www.ti.com

- Plug in an adapter
- Set SDRV\_CTRL[1:0] = 00
- Set REG\_RST = 1, to reset all the registers including SDRV\_CTRL bits back to default (00)
- A logic low of t<sub>SM\_EXIT</sub> (typical 1s or 15ms programmed by WKUP\_DLY bit) duration on QON pin

## 8.3.11.3 System Power Reset

The host can reset the system power by:

- Set the register bits SDRV\_CTRL[1:0] to 11
- A logic low of t<sub>RST</sub> (typical 10s) duration on QON pin

When the system power reset is enabled, the device turns off the ship FET and also sets the charger in HIZ mode if VBUS is high for  $t_{RST\_SFET}$  (typical 350ms), then turns on the ship FET and also disable the charger HIZ mode to provide full system power reset. When the SFET is off for  $t_{RST\_SFET}$ , the charger applies a typical 30mA sink current on SYS to discharge system voltage down.

No matter the charger is at battery only condition or in the forward charging mode with adapter present, the charger resets the system power when the SDRV\_CTRL[1:0] bits are set to 11 or the  $\overline{QON}$  pin is pulled low for t<sub>RST</sub> duration.

#### 8.3.12 Protections

#### 8.3.12.1 Voltage and Current Monitoring

The device closely monitors the input, system and battery voltage and current, as well as internal FET currents for safe converter operation. The charger provides the faults protection list below:

- VAC Over-voltage Protection (VAC\_OVP)
- VBUS Over-voltage Protection (VBUS\_OVP)
- VBUS Under-voltage Protection (POORSRC)
- System Over-voltage Protection (VSYS\_OVP)
- System Short Protection (VSYS\_SHORT)
- Battery Over-voltage Protection (VBAT\_OVP)
- Battery Over-current Protection (IBAT\_OCP)
- Input Over-current Protection (IBUS\_OCP)
- OTG Over-voltage Protection (OTG OVP)
- OTG Under-voltage Protection (OTG\_UVP)

#### 8.3.12.2 Thermal Regulation and Thermal Shutdown

The device monitors its internal junction temperature  $(T_J)$  to avoid overheating and to limit the IC surface temperature. When the internal junction temperature exceeds the preset thermal regulation limit (TREG bits), the device reduces the charge current or OTG output current to maintain the junction temperature at the thermal regulation limit. A wide thermal regulation range from 60°C to 120°C allows optimization of the system thermal performance. During thermal regulation, the actual charging current is usually below the programmed value in the ICHG registers. Therefore, termination is disabled, the fast charging safety time<u>r</u> runs at half the clock rate, the status register TREG\_STAT bit goes high, TREG\_FLAG bit is set to 1, and an INT is asserted to alert host unless TREG\_MASK is set to 1.

Additionally, the device has thermal shutdown to turn off the converter when the IC junction temperature exceeds the TSHUT threshold. The fault register bits TSHUT\_STAT and TSHUT\_FLAG are set and an INT pulse is asserted to the host, unless TSHUT\_MASK is set to 1. The BATFET and the converter resumes normal operation when the IC die temperature decreases lower than TSHUT threshold by T<sub>SHUT HYS</sub>.

#### 8.3.13 Serial Interface

The device uses I<sup>2</sup>C compatible interface for flexible charging parameter programming and instantaneous device status reporting. I<sup>2</sup>C is a bi-directional 2-wire serial interface. Only two open-drain bus lines are required: a serial data line (SDA), and a serial clock line (SCL). Devices can be considered as masters or slaves when performing data transfers. A master is a device which initiates a data transfer on the bus and generates the clock signals to permit that transfer. At that time, any device addressed is considered a slave.



The device operates as a slave device with address 0x6B, receiving control inputs from the master device like micro-controller or digital signal processor through REG00 – REG25. Register read beyond REG25 (0x25), returns 0xFF. The  $I^2C$  interface supports both standard mode (up to 100 kbits/s), and fast mode (up to 400 kbits/s). When the bus is free, both lines are HIGH. The SDA and SCL pins are open drain and must be connected to the positive supply voltage via a current source or pull-up resistor.

#### 8.3.13.1 Data Validity

The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on SCL line is LOW. One clock pulse is generated for each data bit transferred.



Figure 29. Bit Transfers on the I<sup>2</sup>C Bus

## 8.3.13.2 START and STOP Conditions

All transactions begin with a START (S) and are terminated with a STOP (P). A HIGH to LOW transition on the SDA line while SCL is HIGH defines a START condition. A LOW to HIGH transition on the SDA line when the SCL is HIGH defines a STOP condition.

START and STOP conditions are always generated by the master. The bus is considered busy after the START condition, and free after the STOP condition.





#### 8.3.13.3 Byte Format

Every byte on the SDA line must be 8 bits long. The number of bytes to be transmitted per transfer is unrestricted. Each byte has to be followed by an ACKNOWLEDGE (ACK) bit. Data is transferred with the Most Significant Bit (MSB) first. If a slave cannot receive or transmit another complete byte of data until it has performed some other function, it can hold the SCL line low to force the master into a wait state (clock stretching). Data transfer then continues when the slave is ready for another byte of data and releases the SCL line.

Copyright © 2020, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com



Figure 31. Data Transfer on the I<sup>2</sup>C Bus

#### 8.3.13.4 Acknowledge (ACK) and Not Acknowledge (NACK)

The ACK signaling takes place after byte. The ACK bit allows the receiver to signal the transmitter that the byte was successfully received and another byte may be sent. All clock pulses, including the acknowledge 9<sup>th</sup> clock pulse, are generated by the master.

The transmitter releases the SDA line during the acknowledge clock pulse so the receiver can pull the SDA line LOW and it remains stable LOW during the HIGH period of this 9<sup>th</sup> clock pulse.

A NACK is signaled when the SDA line remains HIGH during the 9<sup>th</sup> clock pulse. The master can then generate either a STOP to abort the transfer or a repeated START to start a new transfer.

#### 8.3.13.5 Slave Address and Data Direction Bit

After the START signal, a slave address is sent. This address is 7 bits long, followed by the 8 bit as a data direction bit (bit R/W). A zero indicates a transmission (WRITE) and a one indicates a request for data (READ). The device 7-bit address is defined as 1101 011' (0x6B) by default. The address bit arrangement is shown below.



Figure 32. 7-Bit Addressing (0x6B)



Figure 33. Complete Data Transfer on the I<sup>2</sup>C Bus

#### 8.3.13.6 Single Write and Read

| 1 | 7             | 1 | 1   |    | 8      | 1  |   | 8            | 1   | 1 |
|---|---------------|---|-----|----|--------|----|---|--------------|-----|---|
| S | Slave Address | 0 | ACK | Re | g Addr | AC | к | Data to Addr | ACK | Р |
|   |               |   |     |    |        |    |   |              |     |   |

Figure 34. Single Write

| S     Slave Address     0     ACK     Reg Addr     ACK     S     Slave Address     1     ACK       8           1      1     1 | 1  7            | 1 1 8          | 1   1   | 7   1           | 1     |
|-------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|---------|-----------------|-------|
|                                                                                                                               | S Slave Address | 0 ACK Reg Adda | r ACK S | Slave Address 1 | ACK   |
|                                                                                                                               |                 |                |         |                 |       |
|                                                                                                                               |                 |                |         | 8               |       |
| Data NCK P                                                                                                                    |                 |                |         | Data Data       | NCK P |

Figure 35. Single Read

If the register address is not defined, the charger IC sends back NACK and returns to the idle state.

#### 8.3.13.7 Multi-Write and Multi-Read

The charger device supports multi-read and multi-write of all registers.



#### Figure 36. Multi-Write



#### Figure 37. Multi-Read

## 8.4 Device Functional Modes

#### 8.4.1 Host Mode and Default Mode

The device is a host controlled charger, but it can operate in default mode without host management. In default mode, the device can be used as an autonomous charger with no host or while host is in <u>sleep</u> mode. When the charger is in default mode, WD\_STAT bit becomes HIGH, WD\_FLAG is set to 1, and an INT is asserted low to alert the host (unless masked by WD\_MASK). The WD\_FLAG bit would read as 1 upon the first read and then 0 upon subsequent reads. When the charger is in host mode, WD\_STAT bit is LOW.

After power-on-reset, the device starts in default mode with watchdog timer expired, or default mode. All the registers are in the default settings.

In default mode, the device keeps charging the battery with default 1-hour trickle charging safety timer, 2-hour pre-charging safety timer and the 12-hour fast charging safety timer. At the end of the 1-hour or 2-hour or 12-hour timer expired, the charging is stopped and the buck-boost converter continues to operate to supply system load.

Copyright © 2020, Texas Instruments Incorporated



#### **Device Functional Modes (continued)**

A write to any  $I^2C$  register transitions the charger from default mode to host mode, and initiates the watchdog timer. All the device parameters can be programmed by the host. To keep the device in host mode, the host has to reset the watchdog timer by writing 1 to WD\_RST bit before the watchdog timer expires (WD\_STAT bit is set), or disable watchdog timer by setting WATCHDOG bits = 00.

When the watchdog timer is expired, the device returns to default mode and all registers are reset to default values except the ones described as detailed in the Register Map section. The Watchdog timer will be reset on any write if the watchdog timer has expired. When watchdog timer expires, WD\_STAT and WD\_FLAG is set to 1, and an INT is asserted low to alert the host (unless masked by WD\_MASK).



Figure 38. Watchdog Timer Flow Chart

#### 8.4.2 Register Bit Reset

Beside the register reset by the watchdog timer in the default mode, the register and the timer could be reset to the default value by writing the REG\_RST bit to 1. The register bits, which can be reset by the REG\_RST bit, are noted in the Register Map section. After the register reset, the REG\_RST bit will go back from 1 to 0 automatically.

The register reset by the REG\_RST bit will not initiate the ACFET-RBFET detection, which is only done at the charger first time POR. It will not repeat the open-circuit adapter measurements for the default VINDPM setting, which in only done when an adapter is plugged in. In addition, if the charger is in the process of forced ICO, the forced open-circuit adapter measurements or the forced D+/D- detection, set the REG\_RST to 1 will terminate all of these processes, because reset the register to default values will set FORCE\_ICO, FORCE\_INDET and FORCE\_VINDPM\_DET bits to 0.

# 8.5 Register Map



# **Register Map (continued)**

# 8.5.1 I2C Registers

Table 8 lists the I2C registers. All register offset addresses not listed in Table 8 should be considered as reserved locations and the register contents should not be modified.

| Offset | Acronym                      | Table 8. I2C Registers                  | Section                                                            |
|--------|------------------------------|-----------------------------------------|--------------------------------------------------------------------|
|        | Acronym                      | Register Name<br>Minimal System Voltage | REG00_Minimal_System_Voltage                                       |
| 0h     | REG00_Minimal_System_Voltage | , ,                                     | Register (Offset = $0h$ ) [reset = $X$ ]                           |
| 1h     | REG01_Charge_Voltage_Limit   | Charge Voltage Limit                    | REG01_Charge_Voltage_Limit Register<br>(Offset = 1h) [reset = X]   |
| 3h     | REG03_Charge_Current_Limit   | Charge Current Limit                    | REG03_Charge_Current_Limit Register<br>(Offset = 3h) [reset = X]   |
| 5h     | REG05_Input_Voltage_Limit    | Input Voltage Limit                     | REG05_Input_Voltage_Limit Register<br>(Offset = 5h) [reset = 24h]  |
| 6h     | REG06_Input_Current_Limit    | Input Current Limit                     | REG06_Input_Current_Limit Register<br>(Offset = 6h) [reset = 12Ch] |
| 8h     | REG08_Precharge_Control      | Precharge Control                       | REG08_Precharge_Control Register<br>(Offset = 8h) [reset = C3h]    |
| 9h     | REG09_Termination_Control    | Termination Control                     | REG09_Termination_Control Register<br>(Offset = 9h) [reset = 5h]   |
| Ah     | REG0A_Re-charge_Control      | Re-charge Control                       | REG0A_Re-charge_Control Register<br>(Offset = Ah) [reset = X]      |
| Bh     | REG0B_VOTG_regulation        | VOTG regulation                         | REG0B_VOTG_regulation Register<br>(Offset = Bh) [reset = DCh]      |
| Dh     | REG0D_IOTG_regulation        | IOTG regulation                         | REG0D_IOTG_regulation Register<br>(Offset = Dh) [reset = 4Bh]      |
| Eh     | REG0E_Timer_Control          | Timer Control                           | REG0E_Timer_Control Register (Offset<br>= Eh) [reset = 3Dh]        |
| Fh     | REG0F_Charger_Control_0      | Charger Control 0                       | REG0F_Charger_Control_0 Register<br>(Offset = Fh) [reset = A2h]    |
| 10h    | REG10_Charger_Control_1      | Charger Control 1                       | REG10_Charger_Control_1 Register<br>(Offset = 10h) [reset = 85h]   |
| 11h    | REG11_Charger_Control_2      | Charger Control 2                       | REG11_Charger_Control_2 Register<br>(Offset = 11h) [reset = 40h]   |
| 12h    | REG12_Charger_Control_3      | Charger Control 3                       | REG12_Charger_Control_3 Register<br>(Offset = 12h) [reset = 0h]    |
| 13h    | REG13_Charger_Control_4      | Charger Control 4                       | REG13_Charger_Control_4 Register<br>(Offset = 13h) [reset = X]     |
| 14h    | REG14_Charger_Control_5      | Charger Control 5                       | REG14_Charger_Control_5 Register<br>(Offset = 14h) [reset = 16h]   |
| 15h    | REG15_Reserved               | Reserved                                | REG15_Reserved Register (Offset = 15h) [reset = 00h]               |
| 16h    | REG16_Temperature_Control    | Temperature Control                     | REG16_Temperature_Control Register<br>(Offset = 16h) [reset = C0h] |
| 17h    | REG17_NTC_Control_0          | NTC Control 0                           | REG17_NTC_Control_0 Register (Offset<br>= 17h) [reset = 7Ah]       |
| 18h    | REG18_NTC_Control_1          | NTC Control 1                           | REG18_NTC_Control_1 Register (Offset<br>= 18h) [reset = 54h]       |
| 19h    | REG19_ICO_Current_Limit      | ICO Current Limit                       | REG19_ICO_Current_Limit Register<br>(Offset = 19h) [reset = 0h]    |
| 1Bh    | REG1B_Charger_Status_0       | Charger Status 0                        | REG1B_Charger_Status_0 Register<br>(Offset = 1Bh) [reset = 0h]     |
| 1Ch    | REG1C_Charger_Status_1       | Charger Status 1                        | REG1C_Charger_Status_1 Register<br>(Offset = 1Ch) [reset = 0h]     |
| 1Dh    | REG1D_Charger_Status_2       | Charger Status 2                        | REG1D_Charger_Status_2 Register<br>(Offset = 1Dh) [reset = 0h]     |

#### Table 8. I2C Registers

Copyright © 2020, Texas Instruments Incorporated

# NSTRUMENTS

Texas

www.ti.com

# Table 8. I2C Registers (continued)

| Offset | Acronym                      | Register Name          | Section                                                              |
|--------|------------------------------|------------------------|----------------------------------------------------------------------|
| 1Eh    | REG1E_Charger_Status_3       | Charger Status 3       | REG1E_Charger_Status_3 Register<br>(Offset = 1Eh) [reset = 0h]       |
| 1Fh    | REG1F_Charger_Status_4       | Charger Status 4       | REG1F_Charger_Status_4 Register<br>(Offset = 1Fh) [reset = 0h]       |
| 20h    | REG20_FAULT_Status_0         | FAULT Status 0         | REG20_FAULT_Status_0 Register<br>(Offset = 20h) [reset = 0h]         |
| 21h    | REG21_FAULT_Status_1         | FAULT Status 1         | REG21_FAULT_Status_1 Register<br>(Offset = 21h) [reset = 0h]         |
| 22h    | REG22_Charger_Flag_0         | Charger Flag 0         | REG22_Charger_Flag_0 Register<br>(Offset = 22h) [reset = 0h]         |
| 23h    | REG23_Charger_Flag_1         | Charger Flag 1         | REG23_Charger_Flag_1 Register<br>(Offset = 23h) [reset = 0h]         |
| 24h    | REG24_Charger_Flag_2         | Charger Flag 2         | REG24_Charger_Flag_2 Register<br>(Offset = 24h) [reset = 0h]         |
| 25h    | REG25_Charger_Flag_3         | Charger Flag 3         | REG25_Charger_Flag_3 Register<br>(Offset = 25h) [reset = 0h]         |
| 26h    | REG26_FAULT_Flag_0           | FAULT Flag 0           | REG26_FAULT_Flag_0 Register (Offset<br>= 26h) [reset = 0h]           |
| 27h    | REG27_FAULT_Flag_1           | FAULT Flag 1           | REG27_FAULT_Flag_1 Register (Offset<br>= 27h) [reset = 0h]           |
| 28h    | REG28_Charger_Mask_0         | Charger Mask 0         | REG28_Charger_Mask_0 Register<br>(Offset = 28h) [reset = 0h]         |
| 29h    | REG29_Charger_Mask_1         | Charger Mask 1         | REG29_Charger_Mask_1 Register<br>(Offset = 29h) [reset = 0h]         |
| 2Ah    | REG2A_Charger_Mask_2         | Charger Mask 2         | REG2A_Charger_Mask_2 Register<br>(Offset = 2Ah) [reset = 0h]         |
| 2Bh    | REG2B_Charger_Mask_3         | Charger Mask 3         | REG2B_Charger_Mask_3 Register<br>(Offset = 2Bh) [reset = 0h]         |
| 2Ch    | REG2C_FAULT_Mask_0           | FAULT Mask 0           | REG2C_FAULT_Mask_0 Register<br>(Offset = 2Ch) [reset = 0h]           |
| 2Dh    | REG2D_FAULT_Mask_1           | FAULT Mask 1           | REG2D_FAULT_Mask_1 Register<br>(Offset = 2Dh) [reset = 0h]           |
| 2Eh    | REG2E_ADC_Control            | ADC Control            | REG2E_ADC_Control Register (Offset = 2Eh) [reset = 30h]              |
| 2Fh    | REG2F_ADC_Function_Disable_0 | ADC Function Disable 0 | REG2F_ADC_Function_Disable_0<br>Register (Offset = 2Fh) [reset = 0h] |
| 30h    | REG30_ADC_Function_Disable_1 | ADC Function Disable 1 | REG30_ADC_Function_Disable_1<br>Register (Offset = 30h) [reset = 0h] |
| 31h    | REG31_IBUS_ADC               | IBUS ADC               | REG31_IBUS_ADC Register (Offset = 31h) [reset = 0h]                  |
| 33h    | REG33_IBAT_ADC               | IBAT ADC               | REG33_IBAT_ADC Register (Offset = 33h) [reset = 0h]                  |
| 35h    | REG35_VBUS_ADC               | VBUS ADC               | REG35_VBUS_ADC Register (Offset = 35h) [reset = 0h]                  |
| 37h    | REG37_VAC1_ADC               | VAC1 ADC               | REG37_VAC1_ADC Register (Offset = 37h) [reset = 0h]                  |
| 39h    | REG39_VAC2_ADC               | VAC2 ADC               | REG39_VAC2_ADC Register (Offset = 39h) [reset = 0h]                  |
| 3Bh    | REG3B_VBAT_ADC               | VBAT ADC               | REG3B_VBAT_ADC Register (Offset = 3Bh) [reset = 0h]                  |
| 3Dh    | REG3D_VSYS_ADC               | VSYS ADC               | REG3D_VSYS_ADC Register (Offset = 3Dh) [reset = 0h]                  |
| 3Fh    | REG3F_TS_ADC                 | TS ADC                 | REG3F_TS_ADC Register (Offset = 3Fh) [reset = 0h]                    |
| 41h    | REG41_TDIE_ADC               | TDIE_ADC               | REG41_TDIE_ADC Register (Offset = 41h) [reset = 0h]                  |

Copyright © 2020, Texas Instruments Incorporated



## Table 8. I2C Registers (continued)

| Offset | Acronym                | Register Name    | Section                                                        |
|--------|------------------------|------------------|----------------------------------------------------------------|
| 43h    | REG43_D+_ADC           | D+ ADC           | REG43_D+_ADC Register (Offset = 43h) [reset = 0h]              |
| 45h    | REG45_DADC             | D- ADC           | REG45_DADC Register (Offset = 45h)<br>[reset = 0h]             |
| 47h    | REG47_DPDM_Driver      | DPDM Driver      | REG47_DPDM_Driver Register (Offset<br>= 47h) [reset = 0h]      |
| 48h    | REG48_Part_Information | Part Information | REG48_Part_Information Register<br>(Offset = 48h) [reset = 0h] |

Complex bit access types are encoded to fit into small table cells. Table 9 shows the codes that are used for access types in this section.

| Access Type  | Code | Description                                                                                                |  |  |  |  |
|--------------|------|------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Read Type    |      |                                                                                                            |  |  |  |  |
| R            | R    | Read                                                                                                       |  |  |  |  |
| Write Type   |      |                                                                                                            |  |  |  |  |
| W            | W    | Write                                                                                                      |  |  |  |  |
| Others       |      |                                                                                                            |  |  |  |  |
| Range        |      | The register bits are only valid in this defined range.                                                    |  |  |  |  |
| Clamped Low  |      | Any write on the register lower than the minimal value of the valid range, will be ignored by the charger  |  |  |  |  |
| Clamped High |      | Any write on the register higher than the maximum value of the valid range, will be ignored by the charger |  |  |  |  |

## Table 9. I2C Access Type Codes



## 8.5.1.1 REG00\_Minimal\_System\_Voltage Register (Offset = 0h) [reset = X]

REG00\_Minimal\_System\_Voltage is shown in Figure 39 and described in Table 10.

Return to the Summary Table.

Minimal System Voltage

#### Figure 39. REG00\_Minimal\_System\_Voltage Register

| 7        | 6    | 5     | 4           | 3 | 2 | 1 | 0 |
|----------|------|-------|-------------|---|---|---|---|
| RESERVED |      |       | VSYSMIN_5:0 |   |   |   |   |
| R/V      | V-0h | R/W-X |             |   |   |   |   |

#### Table 10. REG00\_Minimal\_System\_Voltage Register Field Descriptions

| Bit | Field       | Туре | Reset | Notes                | Description                                                                                                                                                                                                                                                                                                                                         |
|-----|-------------|------|-------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RESERVED    | R/W  | 0h    |                      | RESERVED                                                                                                                                                                                                                                                                                                                                            |
| 5-0 | VSYSMIN_5:0 | R/W  | X     | Reset by:<br>REG_RST | Minimal System Voltage:<br>During POR, the device reads the resistance tie to<br>PROG pin, to identify the default battery cell count and<br>determine the default power on VSYSMIN list below:<br>1s: 3.5V<br>2s: 7V<br>3s: 9V<br>4s: 12V<br>Type : RW<br>Range : 2500mV-16000mV<br>Fixed Offset : 2500mV<br>Bit Step Size : 250mV<br>Clamped High |



## 8.5.1.2 REG01\_Charge\_Voltage\_Limit Register (Offset = 1h) [reset = X]

REG01\_Charge\_Voltage\_Limit is shown in Figure 40 and described in Table 11.

Return to the Summary Table.

Charge Voltage Limit

## Figure 40. REG01\_Charge\_Voltage\_Limit Register

| 15                 | 14 | 13   | 12 | 11    | 10 | 9 | 8 |
|--------------------|----|------|----|-------|----|---|---|
| RESERVED VREG_10:0 |    |      |    |       |    |   |   |
|                    |    | R-0h |    | R/W-X |    |   |   |
| 7                  | 6  | 5    | 4  | 3     | 2  | 1 | 0 |
| VREG_10:0          |    |      |    |       |    |   |   |
| R/W-X              |    |      |    |       |    |   |   |

#### Table 11. REG01\_Charge\_Voltage\_Limit Register Field Descriptions

| Bit   | Field     | Туре | Reset | Notes                | Description                                                                                                                                                                                                                                                                                                                                                           |
|-------|-----------|------|-------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | RESERVED  | R    | 0h    |                      | RESERVED                                                                                                                                                                                                                                                                                                                                                              |
| 10-0  | VREG_10:0 | R/W  | X     | Reset by:<br>REG_RST | Battery Voltage Limit:<br>During POR, the device reads the resistance tie to<br>PROG pin, to identify the default battery cell count and<br>determine the default power-on battery voltage<br>regulation limit:<br>1s: 4.2V<br>2s: 8.4V<br>3s: 12.6V<br>4s: 16.8V<br>Type : RW<br>Range : 3000mV-18800mV<br>Fixed Offset : 0mV<br>Bit Step Size : 10mV<br>Clamped Low |



# 8.5.1.3 REG03\_Charge\_Current\_Limit Register (Offset = 3h) [reset = X]

REG03\_Charge\_Current\_Limit is shown in Figure 41 and described in Table 12.

Return to the Summary Table.

Charge Current Limit

## Figure 41. REG03\_Charge\_Current\_Limit Register

| 15       | 14 | 13 | 12 | 11 | 10 | 9 | 8     |  |
|----------|----|----|----|----|----|---|-------|--|
| RESERVED |    |    |    |    |    |   |       |  |
| R-0h     |    |    |    |    |    |   | R/W-X |  |
| 7        | 6  | 5  | 4  | 3  | 2  | 1 | 0     |  |
| ICHG_8:0 |    |    |    |    |    |   |       |  |
| R/W-X    |    |    |    |    |    |   |       |  |

#### Table 12. REG03\_Charge\_Current\_Limit Register Field Descriptions

| Bit  | Field    | Туре | Reset | Notes                            | Description                                                                                                                                                                                                                                                                                                                              |
|------|----------|------|-------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-9 | RESERVED | R    | 0h    |                                  | RESERVED                                                                                                                                                                                                                                                                                                                                 |
| 8-0  | ICHG_8:0 | R/W  | X     | Reset by:<br>WATCHDOG<br>REG_RST | Charge Current Limit<br>During POR, the device reads the resistance tie to<br>PROG pin, to identify the default battery cell count and<br>determine the default power-on battery charging<br>current:<br>1s and 2s: 2A<br>3s and 4s: 1A<br>Type : RW<br>Range : 50mA-5000mA<br>Fixed Offset : 0mA<br>Bit Step Size : 10mA<br>Clamped Low |



## 8.5.1.4 REG05\_Input\_Voltage\_Limit Register (Offset = 5h) [reset = 24h]

REG05\_Input\_Voltage\_Limit is shown in Figure 42 and described in Table 13.

Return to the Summary Table.

Input Voltage Limit

## Figure 42. REG05\_Input\_Voltage\_Limit Register

| 7          | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|------------|---|---|---|---|---|---|---|--|
| VINDPM_7:0 |   |   |   |   |   |   |   |  |
|            |   |   |   |   |   |   |   |  |

#### Table 13. REG05\_Input\_Voltage\_Limit Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                   |
|-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | VINDPM_7:0 | R/W  | 24h   | Absolute VINDPM Threshold<br>VINDPM register is reset to 3600mV upon adapter unplugged and it<br>is set to the value based on the VBUS measurement when the<br>adapter plugs in. It is not reset by the REG_RST and the<br>WATCHDOG<br>Type : RW<br>POR: 3600mV (24h)<br>Range : 3600mV-22000mV<br>Fixed Offset : 0mV<br>Bit Step Size : 100mV<br>Clamped Low |



## 8.5.1.5 REG06\_Input\_Current\_Limit Register (Offset = 6h) [reset = 12Ch]

REG06\_Input\_Current\_Limit is shown in Figure 43 and described in Table 14.

Return to the Summary Table.

Input Current Limit

## Figure 43. REG06\_Input\_Current\_Limit Register

| 15         | 14 | 13 | 12 | 11 | 10 | 9 | 8        |
|------------|----|----|----|----|----|---|----------|
| RESERVED   |    |    |    |    |    |   |          |
| R-0h       |    |    |    |    |    |   | R/W-12Ch |
| 7          | 6  | 5  | 4  | 3  | 2  | 1 | 0        |
| IINDPM_8:0 |    |    |    |    |    |   |          |
| R/W-12Ch   |    |    |    |    |    |   |          |

#### Table 14. REG06\_Input\_Current\_Limit Register Field Descriptions

| Bit  | Field      | Туре | Reset | Notes                | Description                                                                                                                                                                                                                                                                                                               |
|------|------------|------|-------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-9 | RESERVED   | R    | 0h    |                      | RESERVED                                                                                                                                                                                                                                                                                                                  |
| 8-0  | IINDPM_8:0 | R/W  | 12Ch  | Reset by:<br>REG_RST | Based on D+/D- detection results:<br>USB SDP = 500mA<br>USB CDP = 1.5A<br>USB DCP = 3.25A<br>Adjustable High Voltage DCP = 1.5A<br>Unknown Adapter = 3A<br>Non-Standard Adapter = 1A/2A/2.1A/2.4A<br>Type : RW<br>POR: 3000mA (12Ch)<br>Range : 100mA-3300mA<br>Fixed Offset : 0mA<br>Bit Step Size : 10mA<br>Clamped Low |



## 8.5.1.6 REG08\_Precharge\_Control Register (Offset = 8h) [reset = C3h]

REG08\_Precharge\_Control is shown in Figure 44 and described in Table 15.

Return to the Summary Table.

Precharge Control

#### Figure 44. REG08\_Precharge\_Control Register

| 7      | 6       | 5      | 4 | 3     | 2      | 1 | 0 |
|--------|---------|--------|---|-------|--------|---|---|
| VBAT_L | OWV_1:0 |        |   | IPREC | HG_5:0 |   |   |
| R/V    | V-3h    | R/W-3h |   |       |        |   |   |

#### Table 15. REG08\_Precharge\_Control Register Field Descriptions

| Bit | Field         | Туре | Reset | Notes                            | Description                                                                                                                                                                                                                                          |
|-----|---------------|------|-------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | VBAT_LOWV_1:0 | R/W  | 3h    | Reset by:<br>REG_RST             | Battery voltage thresholds for the transition from<br>precharge to fast charge, which is defined as a ratio of<br>battery regulation limit (VREG)<br>Type : RW<br>POR: 11b<br>Oh = 15%*VREG<br>1h = 62.2%*VREG<br>2h = 66.7%*VREG<br>3h = 71.4%*VREG |
| 5-0 | IPRECHG_5:0   | R/W  | 3h    | Reset by:<br>WATCHDOG<br>REG_RST | Precharge current limit<br>Type : RW<br>POR: 120mA (3h)<br>Range : 40mA-2000mA<br>Fixed Offset : 0mA<br>Bit Step Size : 40mA<br>Clamped Low                                                                                                          |



## 8.5.1.7 REG09\_Termination\_Control Register (Offset = 9h) [reset = 5h]

REG09\_Termination\_Control is shown in Figure 45 and described in Table 16.

Return to the Summary Table.

**Termination Control** 

#### Figure 45. REG09\_Termination\_Control Register

| 7        | 6       | 5        | 4 | 3 | 2         | 1 | 0 |
|----------|---------|----------|---|---|-----------|---|---|
| RESERVED | REG_RST | RESERVED |   |   | ITERM_4:0 |   |   |
| R-0h     | R/W-0h  | R/W-0h   |   |   | R/W-5h    |   |   |

#### Table 16. REG09\_Termination\_Control Register Field Descriptions

| Bit | Field     | Туре | Reset | Notes                            | Description                                                                                                                             |
|-----|-----------|------|-------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED  | R    | 0h    |                                  | RESERVED                                                                                                                                |
| 6   | REG_RST   | R/W  | Oh    |                                  | Reset registers to default values and reset timer<br>Type : RW<br>POR: 0b<br>0h = Not reset<br>1h = Reset                               |
| 5   | RESERVED  | R/W  | Oh    |                                  | RESERVED                                                                                                                                |
| 4-0 | ITERM_4:0 | R/W  | 5h    | Reset by:<br>WATCHDOG<br>REG_RST | Termination current<br>Type : RW<br>POR: 200mA (5h)<br>Range : 40mA-1000mA<br>Fixed Offset : 0mA<br>Bit Step Size : 40mA<br>Clamped Low |



## 8.5.1.8 REG0A\_Re-charge\_Control Register (Offset = Ah) [reset = X]

REG0A\_Re-charge\_Control is shown in Figure 46 and described in Table 17.

Return to the Summary Table.

**Re-charge Control** 

#### Figure 46. REG0A\_Re-charge\_Control Register

| 7   | 6     | 5          | 4 | 3          | 2 | 1 | 0 |  |
|-----|-------|------------|---|------------|---|---|---|--|
| CEL | L_1:0 | TRECHG_1:0 |   | VRECHG_3:0 |   |   |   |  |
| R/  | W-X   | R/W-2h     |   | R/W-3h     |   |   |   |  |

#### Table 17. REG0A\_Re-charge\_Control Register Field Descriptions

| Bit | Field      | Туре | Reset | Notes                            | Description                                                                                                                                                |
|-----|------------|------|-------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | CELL_1:0   | R/W  | X     |                                  | At POR, the charger reads the PROG pin resistance to<br>determine the battery cell count and update this CELL<br>bits accordingly.<br>Type : RW<br>0h = 1s |
|     |            |      |       |                                  | 1h = 2s                                                                                                                                                    |
|     |            |      |       |                                  | 2b = 3s                                                                                                                                                    |
|     |            |      |       |                                  | 3h = 4s                                                                                                                                                    |
| 5-4 | TRECHG_1:0 | R/W  | 2h    | Reset by:<br>WATCHDOG<br>REG_RST | Battery recharge deglich time<br>Type : RW<br>POR: 10b<br>0h = 64ms<br>1h = 256ms                                                                          |
|     |            |      |       |                                  | 2h = 1024ms (default)                                                                                                                                      |
|     |            |      |       |                                  | 3h = 2048ms                                                                                                                                                |
| 3-0 | VRECHG_3:0 | R/W  | 3h    | Reset by:<br>WATCHDOG<br>REG_RST | Battery Recharge Threshold Offset (Below VREG)<br>Type : RW<br>POR: 200mV (3h)<br>Range : 50mV-800mV<br>Fixed Offset : 50mV<br>Bit Step Size : 50mV        |



## 8.5.1.9 REG0B\_VOTG\_regulation Register (Offset = Bh) [reset = DCh]

REG0B\_VOTG\_regulation is shown in Figure 47 and described in Table 18.

Return to the Summary Table.

VOTG regulation

## Figure 47. REG0B\_VOTG\_regulation Register

| 15        | 14 | 13 12    |   | 11        | 10 | 9 | 8 |  |
|-----------|----|----------|---|-----------|----|---|---|--|
|           |    | RESERVED |   | VOTG_10:0 |    |   |   |  |
|           |    | R-0h     |   | R/W-DCh   |    |   |   |  |
| 7         | 6  | 5        | 4 | 3         | 2  | 1 | 0 |  |
| VOTG_10:0 |    |          |   |           |    |   |   |  |
| R/W-DCh   |    |          |   |           |    |   |   |  |

## Table 18. REG0B\_VOTG\_regulation Register Field Descriptions

| Bit   | Field     | Туре | Reset | Notes                            | Description                                                                                                                                              |
|-------|-----------|------|-------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-11 | RESERVED  | R    | 0h    |                                  | RESERVED                                                                                                                                                 |
| 10-0  | VOTG_10:0 | R/W  | DCh   | Reset by:<br>WATCHDOG<br>REG_RST | OTG mode regulation voltage<br>Type : RW<br>POR: 5000mV (DCh)<br>Range : 2800mV-22000mV<br>Fixed Offset : 2800mV<br>Bit Step Size : 10mV<br>Clamped High |



## 8.5.1.10 REG0D\_IOTG\_regulation Register (Offset = Dh) [reset = 4Bh]

REG0D\_IOTG\_regulation is shown in Figure 48 and described in Table 19.

Return to the Summary Table.

IOTG regulation

#### Figure 48. REG0D\_IOTG\_regulation Register

| 7          | 6 | 5 | 4 | 3        | 2 | 1 | 0 |
|------------|---|---|---|----------|---|---|---|
| PRECHG_TMR |   |   |   | IOTG_6:0 |   |   |   |
| R/W-0h     |   |   |   | R/W-4Bh  |   |   |   |

#### Table 19. REG0D\_IOTG\_regulation Register Field Descriptions

| Bit | Field      | Туре | Reset | Notes                            | Description                                                                                                                              |
|-----|------------|------|-------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | PRECHG_TMR | R/W  | 0h    | Reset by:<br>WATCHDOG<br>REG_RST | Pre-charge safety timer setting<br>Type : RW<br>POR: 0b                                                                                  |
|     |            |      |       |                                  | 0h = 2 hrs (default)                                                                                                                     |
|     |            |      |       |                                  | 1h = 0.5 hrs                                                                                                                             |
| 6-0 | IOTG_6:0   | R/W  | 4Bh   | Reset by:<br>WATCHDOG<br>REG_RST | OTG current limit<br>Type : RW<br>POR: 3000mA (4Bh)<br>Range : 120mA-3320mA<br>Fixed Offset : 0mA<br>Bit Step Size : 40mA<br>Clamped Low |



## 8.5.1.11 REG0E\_Timer\_Control Register (Offset = Eh) [reset = 3Dh]

REG0E\_Timer\_Control is shown in Figure 49 and described in Table 20.

Return to the Summary Table.

**Timer Control** 

| Figure 49. | REG0E | _Timer_ | Control | Register |
|------------|-------|---------|---------|----------|
|------------|-------|---------|---------|----------|

| 7      | 6        | 5                 | 4                 | 3          | 2      | 1      | 0        |
|--------|----------|-------------------|-------------------|------------|--------|--------|----------|
| TOPOFF | _TMR_1:0 | EN_TRICHG_T<br>MR | EN_PRECHG_<br>TMR | EN_CHG_TMR | CHG_TM | IR_1:0 | TMR2X_EN |
| R/V    | /-0h     | R/W-1h            | R/W-1h            | R/W-1h     | R/W-   | 2h     | R/W-1h   |

## Table 20. REG0E\_Timer\_Control Register Field Descriptions

| Bit | Field          | Туре | Reset | Notes                            | Description                                                                                                          |
|-----|----------------|------|-------|----------------------------------|----------------------------------------------------------------------------------------------------------------------|
| 7-6 | TOPOFF_TMR_1:0 | R/W  | 0h    | Reset by:<br>WATCHDOG<br>REG_RST | Top-off timer control<br>Type : RW<br>POR: 00b                                                                       |
|     |                |      |       |                                  | 0h = Disabled (default)                                                                                              |
|     |                |      |       |                                  | 1h = 15 mins                                                                                                         |
|     |                |      |       |                                  | 2h = 30 mins                                                                                                         |
|     |                |      |       |                                  | 3h = 45 mins                                                                                                         |
| 5   | EN_TRICHG_TMR  | R/W  | 1h    | Reset by:<br>WATCHDOG<br>REG_RST | Enable trickle charge timer (fixed as 1hr)<br>Type : RW<br>POR: 1b                                                   |
|     |                |      |       |                                  | 0h = Disabled                                                                                                        |
|     |                |      |       |                                  | 1h = Enabled (default)                                                                                               |
| 4   | EN_PRECHG_TMR  | R/W  | 1h    | Reset by:<br>WATCHDOG<br>REG_RST | Enable pre-charge timer<br>Type : RW<br>POR: 1b                                                                      |
|     |                |      |       |                                  | 0h = Disabled                                                                                                        |
|     |                |      |       |                                  | 1h = Enabled (default)                                                                                               |
| 3   | EN_CHG_TMR     | R/W  | 1h    | Reset by:<br>WATCHDOG<br>REG_RST | Enable fast charge timer<br>Type : RW<br>POR: 1b                                                                     |
|     |                |      |       |                                  | 0h = Disabled                                                                                                        |
|     |                |      |       |                                  | 1h = Enabled (default)                                                                                               |
| 2-1 | CHG_TMR_1:0    | R/W  | 2h    | Reset by:<br>WATCHDOG<br>REG_RST | Fast charge timer setting<br>Type : RW<br>POR: 10b                                                                   |
|     |                |      |       |                                  | 0h = 5 hrs                                                                                                           |
|     |                |      |       |                                  | 1h = 8 hrs                                                                                                           |
|     |                |      |       |                                  | 2h = 12 hrs (default)                                                                                                |
|     |                |      |       |                                  | 3h = 24 hrs                                                                                                          |
| 0   | TMR2X_EN       | R/W  | 1h    | Reset by:<br>WATCHDOG<br>REG_RST | TMR2X_EN<br>Type : RW<br>POR: 1b                                                                                     |
|     |                |      |       |                                  | 0h = Trickle charge, pre-charge and fast charge timer<br>NOT slowed by 2X during input DPM or thermal<br>regulation. |
|     |                |      |       |                                  | 1h = Trickle charge, pre-charge and fast charge timer slowed by 2X during input DPM or thermal regulation (default)  |



## 8.5.1.12 REG0F\_Charger\_Control\_0 Register (Offset = Fh) [reset = A2h]

REG0F\_Charger\_Control\_0 is shown in Figure 50 and described in Table 21.

Return to the Summary Table.

Charger Control 0

#### Figure 50. REG0F\_Charger\_Control\_0 Register

| 7                   | 6                 | 5      | 4      | 3         | 2      | 1       | 0        |
|---------------------|-------------------|--------|--------|-----------|--------|---------|----------|
| EN_AUTO_IBA<br>TDIS | FORCE_IBATD<br>IS | EN_CHG | EN_ICO | FORCE_ICO | EN_HIZ | EN_TERM | RESERVED |
| R/W-1h              | R/W-0h            | R/W-1h | R/W-0h | R/W-0h    | R/W-0h | R/W-1h  | R-0h     |

#### Table 21. REG0F\_Charger\_Control\_0 Register Field Descriptions

| Bit | Field           | Туре | Reset | Notes                            | Description                                                                                                                                                                                                                                                         |
|-----|-----------------|------|-------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_AUTO_IBATDIS | R/W  | 1h    | Reset by:<br>REG_RST             | Enable the auto battery discharging during the battery<br>OVP fault<br>Type : RW<br>POR: 1b<br>Oh = The charger will NOT apply a discharging current<br>on BAT during battery OVP<br>1h = The charger will apply a discharging current on<br>BAT during battery OVP |
| 6   | FORCE_IBATDIS   | R/W  | Oh    | Reset by:<br>REG_RST             | Force a battery discharging current<br>Type : RW<br>POR: 0b<br>0h = IDLE (default)<br>1h = Force the charger to apply a discharging current<br>on BAT regardless the battery OVP status                                                                             |
| 5   | EN_CHG          | R/W  | 1h    | Reset by:<br>WATCHDOG<br>REG_RST | Charger Enable Configuration<br>Type : RW<br>POR: 1b<br>0h = Charge Disable<br>1h = Charge Enable (default)                                                                                                                                                         |
| 4   | EN_ICO          | R/W  | Oh    | Reset by:<br>REG_RST             | Input Current Optimizer (ICO) Enable<br>Type : RW<br>POR: 0b<br>0h = Disable ICO (default)<br>1h = Enable ICO                                                                                                                                                       |
| 3   | FORCE_ICO       | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | Force start input current optimizer (ICO)<br>Note: This bit can only be set and returns 0 after ICO<br>starts. This bit only valid when EN_ICO = 1<br>Type : RW<br>POR: 0b<br>0h = Do NOT force ICO (Default)<br>1h = Force ICO start                               |
| 2   | EN_HIZ          | R/W  | Oh    | Reset by:<br>REG_RST             | Enable HIZ mode.<br>This bit will be also reset to 0, when the adapter is<br>plugged in at VBUS.<br>Type : RW<br>POR: 0b<br>0h = Disable (default)<br>1h = Enable                                                                                                   |
| 1   | EN_TERM         | R/W  | 1h    | Reset by:<br>WATCHDOG<br>REG_RST | Enable termination<br>Type : RW<br>POR: 1b<br>0h = Disable<br>1h = Enable (default)                                                                                                                                                                                 |

TEXAS INSTRUMENTS

www.ti.com

# Table 21. REG0F\_Charger\_Control\_0 Register Field Descriptions (continued)

| Bit | Field    | Туре | Reset | Notes | Description |
|-----|----------|------|-------|-------|-------------|
| 0   | RESERVED | R    | 0h    |       | Reserved    |



## 8.5.1.13 REG10\_Charger\_Control\_1 Register (Offset = 10h) [reset = 85h]

REG10\_Charger\_Control\_1 is shown in Figure 51 and described in Table 22.

Return to the Summary Table.

**Charger Control 1** 

#### Figure 51. REG10\_Charger\_Control\_1 Register

| 7    | 6        | 5          | 4           | 3      | 2 | 1            | 0 |  |
|------|----------|------------|-------------|--------|---|--------------|---|--|
| RESE | RESERVED |            | VAC_OVP_1:0 |        |   | WATCHDOG_2:0 |   |  |
| R-   | 0h       | <br>R/W-3h |             | R/W-0h |   | R/W-5h       |   |  |

#### Table 22. REG10\_Charger\_Control\_1 Register Field Descriptions

| Bit | Field        | Туре | Reset | Notes                            | Description                                                                                                                                                     |
|-----|--------------|------|-------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | RESERVED     | R    | 0h    |                                  | Reserved                                                                                                                                                        |
| 5-4 | VAC_OVP_1:0  | R/W  | 3h    | Reset by:<br>REG_RST             | VAC_OVP thresholds<br>Type : RW<br>POR: 11b<br>0h = 26V<br>1h = 22V<br>2h = 12V<br>3h = 7V (default)                                                            |
| 3   | WD_RST       | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | I2C watch dog timer reset<br>Type : RW<br>POR: 0b<br>0h = Normal (default)<br>1h = Reset (this bit goes back to 0 after timer resets)                           |
| 2-0 | WATCHDOG_2:0 | R/W  | 5h    | Reset by:<br>REG_RST             | Watchdog timer settings<br>Type : RW<br>POR: 101b<br>0h = Disable<br>1h = 0.5s<br>2h = 1s<br>3h = 2s<br>4h = 20s<br>5h = 40s (default)<br>6h = 80s<br>7h = 160s |



## 8.5.1.14 REG11\_Charger\_Control\_2 Register (Offset = 11h) [reset = 40h]

REG11\_Charger\_Control\_2 is shown in Figure 52 and described in Table 23.

Return to the Summary Table.

Charger Control 2

## Figure 52. REG11\_Charger\_Control\_2 Register

| 7           | 6                 | 5      | 4      | 3        | 2        | 1      | 0        |
|-------------|-------------------|--------|--------|----------|----------|--------|----------|
| FORCE_INDET | AUTO_INDET_<br>EN | EN_12V | EN_9V  | HVDCP_EN | SDRV_CTF | RL_1:0 | SDRV_DLY |
| R/W-0h      | R/W-1h            | R/W-0h | R/W-0h | R/W-0h   | R/W-0    | h      | R/W-0h   |

## Table 23. REG11\_Charger\_Control\_2 Register Field Descriptions

| Bit | Field         | Туре | Reset | Notes                                                                                                                                                                                                                        | Description                                                                                                                                                                                                          |
|-----|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | FORCE_INDET   | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST                                                                                                                                                                                             | Force D+/D- detection<br>Type : RW<br>POR: 0b<br>0h = Do NOT force D+/D- detection (default)<br>1h = Force D+/D- algorithm, when D+/D- detection is<br>done, this bit will be reset to 0                             |
| 6   | AUTO_INDET_EN | R/W  | 1h    | Reset by:       Automatic D+/D- Detection Enable         WATCHDOG       Type : RW         REG_RST       POR: 1b         0h = Disable D+/D- detection when VBUS in         1h = Enable D+/D- detection when VBUS is (default) |                                                                                                                                                                                                                      |
| 5   | EN_12V        | R/W  | Oh    | Reset by:<br>REG_RST                                                                                                                                                                                                         | EN_12V HVDC<br>Type : RW<br>POR: 0b<br>0h = Disable 12V mode in HVDCP (default)<br>1h = Enable 12V mode in HVDCP                                                                                                     |
| 4   | EN_9V         | R/W  | Oh    | Reset by:<br>REG_RST                                                                                                                                                                                                         | EN_9V HVDC<br>Type : RW<br>POR: 0b<br>0h = Disable 9V mode in HVDCP (default)<br>1h = Enable 9V mode in HVDCP                                                                                                        |
| 3   | HVDCP_EN      | R/W  | Oh    | Reset by:<br>REG_RST                                                                                                                                                                                                         | High voltage DCP enable.<br>Type : RW<br>POR: 0b<br>0h = Disable HVDCP handshake (default)<br>1h = Enable HVDCP handshake                                                                                            |
| 2-1 | SDRV_CTRL_1:0 | R/W  | Oh    | Reset by:<br>REG_RST                                                                                                                                                                                                         | SFET control<br>The external ship FET control logic to force the device<br>enter different modes.<br>Type : RW<br>POR: 00b<br>0h = IDLE (default)<br>1h = Shutdown Mode<br>2h = Ship Mode<br>3h = System Power Reset |
| 0   | SDRV_DLY      | R/W  | Oh    | Reset by:<br>REG_RST                                                                                                                                                                                                         | Delay time added to the taking action in bit [2:1] of the<br>SFET control<br>Type : RW<br>POR: 0b<br>0h = Add 10s delay time (default)<br>1h = Do NOT add 10s delay time                                             |



## 8.5.1.15 REG12\_Charger\_Control\_3 Register (Offset = 12h) [reset = 0h]

REG12\_Charger\_Control\_3 is shown in Figure 53 and described in Table 24.

Return to the Summary Table.

**Charger Control 3** 

## Figure 53. REG12\_Charger\_Control\_3 Register

| 7         | 6      | 5           | 4          | 3        | 2       | 1          | 0          |
|-----------|--------|-------------|------------|----------|---------|------------|------------|
| DIS_ACDRV | EN_OTG | PFM_OTG_DIS | PFM_FWD_DI | WKUP_DLY | DIS_LDO | DIS_OTG_OO | DIS_FWD_OO |
|           |        |             | S          |          |         | A          | A          |
| R/W-0h    | R/W-0h | R/W-0h      | R/W-0h     | R/W-0h   | R/W-0h  | R/W-0h     | R/W-0h     |

## Table 24. REG12\_Charger\_Control\_3 Register Field Descriptions

| Bit | Field       | Туре | Reset | Notes                            | Description                                                                                                                                                              |
|-----|-------------|------|-------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DIS_ACDRV   | R/W  | Oh    |                                  | When this bit is set, the charger will force both<br>EN_ACDRV1=0 and EN_ACDRV2=0<br>Type : RW<br>POR: 0b                                                                 |
| 6   | EN_OTG      | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | OTG mode control<br>Type : RW<br>POR: 0b<br>0h = OTG Disable (default)<br>1h = OTG Enable                                                                                |
| 5   | PFM_OTG_DIS | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | Disable PFM in OTG mode<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable                                                                                 |
| 4   | PFM_FWD_DIS | R/W  | Oh    | Reset by:<br>REG_RST             | Disable PFM in forward mode<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable                                                                             |
| 3   | WKUP_DLY    | R/W  | Oh    | Reset by:<br>REG_RST             | When wake up the device from ship mode, how much<br>time $(t_{SM\_EXIT})$ is required to pull low the QON pin.<br>Type : RW<br>POR: 0b<br>0h = 1s (Default)<br>1h = 15ms |
| 2   | DIS_LDO     | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | Disable BATFET LDO mode in pre-charge stage.<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable                                                            |
| 1   | DIS_OTG_OOA | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | Disable OOA in OTG mode<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable                                                                                 |
| 0   | DIS_FWD_OOA | R/W  | Oh    | Reset by:<br>REG_RST             | Disable OOA in forward mode<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable                                                                             |



## 8.5.1.16 REG13\_Charger\_Control\_4 Register (Offset = 13h) [reset = X]

REG13\_Charger\_Control\_4 is shown in Figure 54 and described in Table 25.

Return to the Summary Table.

Charger Control 4

#### Figure 54. REG13\_Charger\_Control\_4 Register

| 7         | 6         | 5        | 4        | 3      | 2           | 1      | 0           |
|-----------|-----------|----------|----------|--------|-------------|--------|-------------|
| EN_ACDRV2 | EN_ACDRV1 | PWM_FREQ | DIS_STAT |        | DIS_VOTG_UV | —      | EN_IBUS_OCP |
|           |           |          |          | ORT    | P           | M_DET  |             |
| R/W-0h    | R/W-0h    | R/W-X    | R/W-0h   | R/W-0h | R/W-0h      | R/W-0h | R/W-1h      |

## Table 25. REG13\_Charger\_Control\_4 Register Field Descriptions

| Bit | Field          | Туре | Reset | Notes                            | Description                                                                                                                                                                                                                  |
|-----|----------------|------|-------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | EN_ACDRV2      | R/W  | Oh    |                                  | External ACFET2-RBFET2 gate driver control<br>At POR, if the charger detects that there is no<br>ACFET2-RBFET2 populated, this bit will be locked at<br>0<br>Type : RW<br>POR: 0b<br>0h = turn off (default)<br>1h = turn on |
| 6   | EN_ACDRV1      | R/W  | Oh    |                                  | External ACFET1-RBFET1 gate driver control<br>At POR, if the charger detects that there is no<br>ACFET1-RBFET1 populated, this bit will be locked at<br>0<br>Type : RW<br>POR: 0b<br>0h = turn off (default)<br>1h = turn on |
| 5   | PWM_FREQ       | R/W  | X     |                                  | Switching frequency selection, this bit POR default<br>value is based on the PROG pin strapping.<br>Type : RW<br>0h = 1.5 MHz<br>1h = 750 kHz                                                                                |
| 4   | DIS_STAT       | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | Disable the STAT pin output<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable                                                                                                                                 |
| 3   | DIS_VSYS_SHORT | R/W  | Oh    | Reset by:<br>REG_RST             | Disable forward mode VSYS short hiccup protection.<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable                                                                                                          |
| 2   | DIS_VOTG_UVP   | R/W  | Oh    | Reset by:<br>REG_RST             | Disable OTG mode VOTG UVP hiccup protection.<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable                                                                                                                |



# Table 25. REG13\_Charger\_Control\_4 Register Field Descriptions (continued)

| Bit | Field                | Туре | Reset | Notes                | Description                                                                                                                                                                                                                     |
|-----|----------------------|------|-------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | FORCE_VINDPM_D<br>ET | R/W  | Oh    | Reset by:<br>REG_RST | Force VINDPM detection<br>Note: only when VBAT>VSYSMIN, this bit can be set<br>to 1. Once the VINDPM auto detection is done, this<br>bits returns to 0.<br>Type : RW<br>POR: 0b<br>0h = Do NOT force VINDPM detection (default) |
|     |                      |      |       |                      | 1h = Force the converter stop switching, and ADC measures the VBUS voltage without input current, then the charger updates the VINDPM register accordingly.                                                                     |
| 0   | EN_IBUS_OCP          | R/W  | 1h    | Reset by:<br>REG_RST | Enable IBUS_OCP in forward mode<br>Type : RW<br>POR: 1b<br>0h = Disable                                                                                                                                                         |
|     |                      |      |       |                      | 1h = Enable (default)                                                                                                                                                                                                           |



## 8.5.1.17 REG14\_Charger\_Control\_5 Register (Offset = 14h) [reset = 16h]

REG14\_Charger\_Control\_5 is shown in Figure 55 and described in Table 26.

Return to the Summary Table.

Charger Control 5

#### Figure 55. REG14\_Charger\_Control\_5 Register

| 7                | 6        | 5       | 4      | 3      | 2         | 1          | 0        |
|------------------|----------|---------|--------|--------|-----------|------------|----------|
| SFET_PRESE<br>NT | RESERVED | EN_IBAT | IBAT_R | EG_1:0 | EN_IINDPM | EN_EXTILIM | EN_BATOC |
| R/W-0h           | R-0h     | R/W-0h  | R/W    | /-2h   | R/W-1h    | R/W-1h     | R/W-0h   |

## Table 26. REG14\_Charger\_Control\_5 Register Field Descriptions

| Bit | Field        | Туре | Reset | Notes                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|--------------|------|-------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | SFET_PRESENT | R/W  | Oh    |                                  | The user has to set this bit based on whether a ship<br>FET is populated or not. The POR default value is 0,<br>which means the charger does not support all the<br>features associated with the ship FET. The register<br>bits list below all are locked at 0.<br>EN_BATOC=0<br>FORCE_SFET_OFF=0<br>SDRV_CTRL=00<br>When this bit is set to 1, the register bits list above<br>become programmable, and the charger can support<br>the features associated with the ship FET<br>Type : RW<br>POR: 0b<br>0h = No ship FET populated<br>1h = Ship FET populated |
| 6   | RESERVED     | R    | Oh    |                                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5   | EN_IBAT      | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | IBAT pin output enable<br>Type : RW<br>POR: 0b<br>0h = IBAT pin output is disabled (default)<br>1h = IBAT pin output is enable                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4-3 | IBAT_REG_1:0 | R/W  | 2h    | Reset by:<br>WATCHDOG<br>REG_RST | Battery discharging current regulation in OTG mode<br>Type : RW<br>POR: 10b<br>0h = 3A<br>1h = 4A<br>2h = 5A (default)<br>3h = Disable                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2   | EN_IINDPM    | R/W  | 1h    | Reset by:<br>WATCHDOG<br>REG_RST | Enable the internal IINDPM register input current<br>regulation<br>Type : RW<br>POR: 1b<br>Oh = Disable<br>1h = Enable (default)                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1   | EN_EXTILIM   | R/W  | 1h    | Reset by:<br>REG_RST             | Enable the external ILIM_HIZ pin input current<br>regulation<br>Type : RW<br>POR: 1b<br>Oh = Disable<br>1h = Enable (default)                                                                                                                                                                                                                                                                                                                                                                                                                                  |



# Table 26. REG14\_Charger\_Control\_5 Register Field Descriptions (continued)

| Bit | Field    | Туре | Reset | Notes                            | Description                                                        |
|-----|----------|------|-------|----------------------------------|--------------------------------------------------------------------|
| 0   | EN_BATOC | R/W  | 0h    | Reset by:<br>WATCHDOG<br>REG_RST | Enable the battery discharging current OCP<br>Type : RW<br>POR: 0b |
|     |          |      |       |                                  | 0h = Disable (default)                                             |
|     |          |      |       |                                  | 1h = Enable                                                        |

# 8.5.1.18 REG15\_Reserved Register (Offset = 15h) [reset = 00h]

REG15\_Reserved is shown in Figure 56 and described in Table 27.

Return to the Summary Table.

**Reserved Register** 

## Figure 56. REG15\_Reserved Register

| 7 | 6        | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|---|----------|---|---|---|---|---|---|--|--|
|   | RESERVED |   |   |   |   |   |   |  |  |
|   | R-0h     |   |   |   |   |   |   |  |  |

#### Table 27. REG15\_Reserved Register Field Descriptions

| Bit | Field    | Туре | Reset | Notes | Description |
|-----|----------|------|-------|-------|-------------|
| 7-0 | RESERVED | R    | 0h    |       | Reserved    |



## 8.5.1.19 REG16\_Temperature\_Control Register (Offset = 16h) [reset = C0h]

REG16\_Temperature\_Control is shown in Figure 57 and described in Table 28.

Return to the Summary Table.

Temperature Control

#### Figure 57. REG16\_Temperature\_Control Register

| 7     | 6    | 5   | 4      | 3          | 2          | 1          | 0        |
|-------|------|-----|--------|------------|------------|------------|----------|
| TREG_ | _1:0 | TSH | JT_1:0 | VBUS_PD_EN | VAC1_PD_EN | VAC2_PD_EN | RESERVED |
| R/W-  | 3h   | RΛ  | N-0h   | R/W-0h     | R/W-0h     | R/W-0h     | R-0h     |

#### Table 28. REG16\_Temperature\_Control Register Field Descriptions

| Bit | Field      | Туре | Reset | Notes                            | Description                                                                                                                                                |
|-----|------------|------|-------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-6 | TREG_1:0   | R/W  | 3h    | Reset by:<br>WATCHDOG<br>REG_RST | Thermal regulation thresholds.<br>Type : RW<br>POR: 11b<br>0h = 60°C                                                                                       |
|     |            |      |       |                                  | 1h = 80°C                                                                                                                                                  |
|     |            |      |       |                                  | $2h = 100^{\circ}C$<br>$3h = 120^{\circ}C$ (default)                                                                                                       |
| 5-4 | TSHUT_1:0  | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | Thermal shutdown thresholds.<br>Type : RW<br>POR: 00b<br>$0h = 150^{\circ}C$ (default)<br>$1h = 130^{\circ}C$<br>$2h = 120^{\circ}C$<br>$3h = 85^{\circ}C$ |
| 3   | VBUS_PD_EN | R/W  | Oh    | Reset by:<br>REG_RST             | Enable VBUS pull down resistor (6k Ohm)<br>Type : RW<br>POR: 0b<br>0h = Disable (default)                                                                  |
|     |            |      |       |                                  | 1h = Enable                                                                                                                                                |
| 2   | VAC1_PD_EN | R/W  | Oh    | Reset by:<br>REG_RST             | Enable VAC1 pull down resistor<br>Type : RW<br>POR: 0b                                                                                                     |
|     |            |      |       |                                  | 0h = Disable (default)                                                                                                                                     |
|     |            |      |       |                                  | 1h = Enable                                                                                                                                                |
| 1   | VAC2_PD_EN | R/W  | 0h    | Reset by:<br>REG_RST             | Enable VAC2 pull down resistor<br>Type : RW<br>POR: 0b                                                                                                     |
|     |            |      |       |                                  | 0h = Disable (default)                                                                                                                                     |
|     |            |      |       |                                  | 1h = Enable                                                                                                                                                |
| 0   | RESERVED   | R    | 0h    |                                  | Reserved                                                                                                                                                   |



## 8.5.1.20 REG17\_NTC\_Control\_0 Register (Offset = 17h) [reset = 7Ah]

REG17\_NTC\_Control\_0 is shown in Figure 58 and described in Table 29.

Return to the Summary Table.

NTC Control 0

#### Figure 58. REG17\_NTC\_Control\_0 Register

| 7              | 6 | 5 | 4               | 3    | 2               | 1    | 0        |
|----------------|---|---|-----------------|------|-----------------|------|----------|
| JEITA_VSET_2:0 |   |   | JEITA_ISETH_1:0 |      | JEITA_ISETC_1:0 |      | RESERVED |
| R/W-3h         |   |   | R/W             | V-3h | R/W             | /-1h | R-0h     |

#### Table 29. REG17\_NTC\_Control\_0 Register Field Descriptions

| Bit | Field           | Туре | Reset | Notes                            | Description                                                                                                                                                                          |
|-----|-----------------|------|-------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | JEITA_VSET_2:0  | R/W  | 3h    | Reset by:<br>WATCHDOG<br>REG_RST | JEITA high temperature range (TWARN – THOT)<br>charge voltage setting<br>Type : RW<br>POR: 011b<br>0h = Charge Suspend<br>1h = Set VREG to VREG-800mV<br>2h = Set VREG to VREG-600mV |
|     |                 |      |       |                                  | 3h = Set VREG to VREG-400mV (default)                                                                                                                                                |
|     |                 |      |       |                                  | 4h = Set VREG to VREG-300mV                                                                                                                                                          |
|     |                 |      |       |                                  | 5h = Set VREG to VREG-200mV                                                                                                                                                          |
|     |                 |      |       |                                  | 6h = Set VREG to VREG-100mV                                                                                                                                                          |
|     |                 |      |       |                                  | 7h = VREG unchanged                                                                                                                                                                  |
| 4-3 | JEITA_ISETH_1:0 | R/W  | 3h    | Reset by:<br>WATCHDOG<br>REG_RST | JEITA high temperature range (TWARN – THOT)<br>charge current setting<br>Type : RW<br>POR: 11b                                                                                       |
|     |                 |      |       |                                  | 0h = Charge Suspend                                                                                                                                                                  |
|     |                 |      |       |                                  | 1h = Set ICHG to 20%* ICHG                                                                                                                                                           |
|     |                 |      |       |                                  | 2h = Set ICHG to 40%* ICHG                                                                                                                                                           |
|     |                 |      |       |                                  | 3h = ICHG unchanged (default)                                                                                                                                                        |
| 2-1 | JEITA_ISETC_1:0 | R/W  | 1h    | Reset by:<br>WATCHDOG<br>REG_RST | JEITA low temperature range (TCOLD – TCOOL)<br>charge current setting<br>Type : RW<br>POR: 01b                                                                                       |
|     |                 |      |       |                                  | 0h = Charge Suspend                                                                                                                                                                  |
|     |                 |      |       |                                  | 1h = Set ICHG to 20%* ICHG (default)                                                                                                                                                 |
|     |                 |      |       |                                  | 2h = Set ICHG to 40%* ICHG                                                                                                                                                           |
|     |                 |      |       |                                  | 3h = ICHG unchanged                                                                                                                                                                  |
| 0   | RESERVED        | R    | 0h    |                                  | Reserved                                                                                                                                                                             |



## 8.5.1.21 REG18\_NTC\_Control\_1 Register (Offset = 18h) [reset = 54h]

REG18\_NTC\_Control\_1 is shown in Figure 59 and described in Table 30.

Return to the Summary Table.

NTC Control 1

#### Figure 59. REG18\_NTC\_Control\_1 Register

| 7     | 6             | 5 | 4           | 3   | 2     | 1      | 0         |
|-------|---------------|---|-------------|-----|-------|--------|-----------|
| TS_CC | TS_COOL_1:0   |   | TS_WARM_1:0 |     | T_1:0 | BCOLD  | TS_IGNORE |
| R/V   | R/W-1h R/W-1h |   | V-1h        | R/V | V-1h  | R/W-0h | R/W-0h    |

#### Table 30. REG18\_NTC\_Control\_1 Register Field Descriptions

| Bit | Field       | Туре | Reset | Notes                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-----|-------------|------|-------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7-6 | TS_COOL_1:0 | R/W  | 1h    | Reset by:<br>WATCHDOG<br>REG_RST | JEITA VT2 comparator voltage rising thresholds as a<br>percentage of REGN. The corresponding temperature<br>in the brackets is achieved when a 103AT NTC<br>thermistor is used, RT1=5.24k $\Omega$ and RT2=30.31k $\Omega$ .<br>Type : RW<br>POR: 01b<br>0h = 71.1% (5°C)<br>1h = 68.4% (default) (10°C)<br>2h = 65.5% (15°C)<br>3h = 62.4% (20°C)                                                                                                                                                           |  |
| 5-4 | TS_WARM_1:0 | R/W  | 1h    | Reset by:<br>WATCHDOG<br>REG_RST | $ \begin{array}{l} 3n = 62.4\% \ (20^{\circ} \text{C}) \\ \end{array} \\ \begin{array}{l} \text{JEITA VT3 comparator voltage falling thresholds as a percentage of REGN. The corresponding temperature in the brackets is achieved when a 103AT NTC thermistor is used, RT1=5.24kΩ and RT2=30.31kΩ. Type : RW POR: 01b \\ Oh = 48.4\% \ (40^{\circ} \text{C}) \\ 1h = 44.8\% \ (default) \ (45^{\circ} \text{C}) \\ 2h = 41.2\% \ (50^{\circ} \text{C}) \\ 3h = 37.7\% \ (55^{\circ} \text{C}) \end{array} $ |  |
| 3-2 | BHOT_1:0    | R/W  | 1h    | Reset by:<br>WATCHDOG<br>REG_RST | OTG mode TS HOT temperature threshold<br>Type : RW<br>POR: 01b<br>$0h = 55^{\circ}C$<br>$1h = 60^{\circ}C$ (default)<br>$2h = 65^{\circ}C$<br>3h = Disable                                                                                                                                                                                                                                                                                                                                                   |  |
| 1   | BCOLD       | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | OTG mode TS COLD temperature threshold<br>Type : RW<br>POR: 0b<br>$0h = -10^{\circ}C$ (default)<br>$1h = -20^{\circ}C$                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 0   | TS_IGNORE   | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | Ignore the TS feedback, the charger considers the TS<br>is always good to allow the charging and OTG modes,<br>all the four TS status bits always stay at 0000 to report<br>the normal condition.<br>Type : RW<br>POR: 0b<br>0h = NOT ignore (Default)<br>1h = Ignore                                                                                                                                                                                                                                        |  |



## 8.5.1.22 REG19\_ICO\_Current\_Limit Register (Offset = 19h) [reset = 0h]

REG19\_ICO\_Current\_Limit is shown in Figure 60 and described in Table 31.

Return to the Summary Table.

ICO Current Limit

### Figure 60. REG19\_ICO\_Current\_Limit Register

| 15   | 14            | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|------|---------------|----|----|----|----|---|---|--|--|
|      | RESERVED      |    |    |    |    |   |   |  |  |
| R-0h |               |    |    |    |    |   |   |  |  |
| 7    | 7 6 5 4 3 2 1 |    |    |    |    |   |   |  |  |
|      | ICO_ILIM_8:0  |    |    |    |    |   |   |  |  |
| R-0h |               |    |    |    |    |   |   |  |  |

#### Table 31. REG19\_ICO\_Current\_Limit Register Field Descriptions

| Bit  | Field        | Туре | Reset | Description                                                                                                                                                                     |
|------|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-9 | RESERVED     | R    | 0h    | RESERVED                                                                                                                                                                        |
| 8-0  | ICO_ILIM_8:0 | R    | Oh    | Input Current Limit obtained from ICO or ILIM_HIZ pin setting<br>Type : R<br>POR: 0mA (0h)<br>Range : 100mA-3300mA<br>Fixed Offset : 0mA<br>Bit Step Size : 10mA<br>Clamped Low |



### 8.5.1.23 REG1B\_Charger\_Status\_0 Register (Offset = 1Bh) [reset = 0h]

REG1B\_Charger\_Status\_0 is shown in Figure 61 and described in Table 32.

Return to the Summary Table.

Charger Status 0

### Figure 61. REG1B\_Charger\_Status\_0 Register

| 7          | 6             | 5       | 4                | 3       | 2                    | 1                    | 0                     |
|------------|---------------|---------|------------------|---------|----------------------|----------------------|-----------------------|
| IINDPM_STA | T VINDPM_STAT | WD_STAT | POORSRC_ST<br>AT | PG_STAT | AC2_PRESEN<br>T_STAT | AC1_PRESEN<br>T_STAT | VBUS_PRESE<br>NT_STAT |
| R-0h       | R-0h          | R-0h    | R-0h             | R-0h    | R-0h                 | R-0h                 | R-0h                  |

### Table 32. REG1B\_Charger\_Status\_0 Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                  |
|-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IINDPM_STAT      | R    | Oh    | IINDPM status (forward mode) or IOTG status (OTG mode)<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = In IINDPM regulation or IOTG regulation |
| 6   | VINDPM_STAT      | R    | Oh    | VINDPM status (forward mode) or VOTG status (OTG mode)<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = In VINDPM regulation or VOTG regualtion |
| 5   | WD_STAT          | R    | Oh    | I2C watch dog timer status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = WD timer expired                                                    |
| 4   | POORSRC_STAT     | R    | Oh    | Poor source detection status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Weak adaptor detected                                             |
| 3   | PG_STAT          | R    | Oh    | Power Good Status<br>Type : R<br>POR: 0b<br>0h = NOT in power good status<br>1h = Power good                                                 |
| 2   | AC2_PRESENT_STAT | R    | Oh    | VAC2 insert status<br>Type : R<br>POR: 0b<br>0h = VAC2 NOT present<br>1h = VAC2 present (above present threshold)                            |
| 1   | AC1_PRESENT_STAT | R    | Oh    | VAC1 insert status<br>Type : R<br>POR: 0b<br>0h = VAC1 NOT present<br>1h = VAC1 present (above present threshold)                            |



| Bit | Field             | Туре | Reset | Description                                                                                                        |
|-----|-------------------|------|-------|--------------------------------------------------------------------------------------------------------------------|
| 0   | VBUS_PRESENT_STAT | R    | Oh    | VBUS present status<br>Type : R<br>POR: 0b<br>0h = VBUS NOT present<br>1h = VBUS present (above present threshold) |

# Table 32. REG1B\_Charger\_Status\_0 Register Field Descriptions (continued)



### 8.5.1.24 REG1C\_Charger\_Status\_1 Register (Offset = 1Ch) [reset = 0h]

REG1C\_Charger\_Status\_1 is shown in Figure 62 and described in Table 33.

Return to the Summary Table.

Charger Status 1

### Figure 62. REG1C\_Charger\_Status\_1 Register

| 7 | 6            | 5 | 4             | 3  | 2   | 1 | 0                   |
|---|--------------|---|---------------|----|-----|---|---------------------|
|   | CHG_STAT_2:0 |   | VBUS_STAT_3:0 |    |     |   | BC1.2_DONE_<br>STAT |
|   | R-0h         |   |               | R- | -0h |   | R-0h                |

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | CHG_STAT_2:0    | R    | 0h    | Charge Status bits<br>Type : R<br>POR: 000b<br>0h = Not Charging<br>1h = Trickle Charge<br>2h = Pre-charge<br>3h = Fast charge (CC mode)<br>4h = Taper Charge (CV mode)<br>5h = Reserved<br>6h = Top-off Timer Active Charging<br>7h = Charge Termination Done                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4-1 | VBUS_STAT_3:0   | R    | Oh    | VBUS status bits<br>Oh: No Input or BHOT or BCOLD in OTG mode<br>1h: USB SDP (500mA)<br>2h: USB CDP (1.5A)<br>3h: USB DCP (3.25A)<br>4h: Adjustable High Voltage DCP (HVDCP) (1.5A)<br>5h: Unknown adaptor (3A)<br>6h: Non-Standard Adapter (1A/2A/2.1A/2.4A)<br>7h: In OTG mode<br>8h: Not qualified adaptor<br>9h: Reserved<br>Ah: Reserved<br>Bh: Device directly powered from VBUS<br>Ch: Reserved<br>Bh: Reserved<br>Eh: Reserved<br>Fh: Reserved |
| 0   | BC1.2_DONE_STAT | R    | Oh    | BC1.2 status bit<br>Type : R<br>POR: 0b<br>0h = BC1.2 or non-standard detection NOT complete<br>1h = BC1.2 or non-standard detection complete                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

### Table 33. REG1C\_Charger\_Status\_1 Register Field Descriptions



## 8.5.1.25 REG1D\_Charger\_Status\_2 Register (Offset = 1Dh) [reset = 0h]

REG1D\_Charger\_Status\_2 is shown in Figure 63 and described in Table 34.

Return to the Summary Table.

Charger Status 2

### Figure 63. REG1D\_Charger\_Status\_2 Register

| 7     | 6       | 5 | 4        | 3 | 2         | 1         | 0                     |
|-------|---------|---|----------|---|-----------|-----------|-----------------------|
| ICO_S | TAT_1:0 |   | RESERVED |   | TREG_STAT | DPDM_STAT | VBAT_PRESE<br>NT_STAT |
| R     | -0h     |   | R-0h     |   | R-0h      | R-0h      | R-0h                  |

### Table 34. REG1D\_Charger\_Status\_2 Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                                                                |
|-----|-------------------|------|-------|--------------------------------------------------------------------------------------------|
| 7-6 | ICO_STAT_1:0      | R    | Oh    | Input Current Optimizer (ICO) status<br>Type : R<br>POR: 00b                               |
|     |                   |      |       | 0h = ICO disabled                                                                          |
|     |                   |      |       | 1h = ICO optimization in progress                                                          |
|     |                   |      |       | 2h = Maximum input current detected                                                        |
|     |                   |      |       | 3h = Reserved                                                                              |
| 5-3 | RESERVED          | R    | 0h    | RESERVED                                                                                   |
| 2   | TREG_STAT         | R    | Oh    | IC thermal regulation status<br>Type : R<br>POR: 0b                                        |
|     |                   |      |       | 0h = Normal                                                                                |
|     |                   |      |       | 1h = Device in thermal regulation                                                          |
| 1   | DPDM_STAT         | R    | 0h    | D+/D- detection status bits<br>Type : R<br>POR: 0b                                         |
|     |                   |      |       | 0h = The D+/D- detection is NOT started yet, or the detection is done                      |
|     |                   |      |       | 1h = The D+/D- detection is ongoing                                                        |
| 0   | VBAT_PRESENT_STAT | R    | 0h    | Battery present status (V <sub>BAT</sub> > V <sub>BAT_UVLOZ</sub> )<br>Type : R<br>POR: 0b |
|     |                   |      |       | 0h = V <sub>BAT</sub> NOT present                                                          |
|     |                   |      |       | 1h = V <sub>BAT</sub> present                                                              |



## 8.5.1.26 REG1E\_Charger\_Status\_3 Register (Offset = 1Eh) [reset = 0h]

REG1E\_Charger\_Status\_3 is shown in Figure 64 and described in Table 35.

Return to the Summary Table.

Charger Status 3

#### Figure 64. REG1E\_Charger\_Status\_3 Register

| 7          | 6          | 5          | 4         | 3          | 2    | 1          | 0        |
|------------|------------|------------|-----------|------------|------|------------|----------|
| ACRB2_STAT | ACRB1_STAT | ADC_DONE_S | VSYS_STAT | CHG_TMR_ST |      | PRECHG_TMR | RESERVED |
|            |            | TAT        |           | AI         | STAT | _STAT      |          |
| R-0h       | R-0h       | R-0h       | R-0h      | R-0h       | R-0h | R-0h       | R-0h     |

### Table 35. REG1E\_Charger\_Status\_3 Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                                                                                                      |
|-----|-----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ACRB2_STAT      | R    | Oh    | The ACFET2-RBFET2 status<br>Type : R<br>POR: 0b<br>0h = ACFET2-RBFET2 is NOT placed<br>1h = ACFET2-RBFET2 is placed                                                                                              |
| 6   | ACRB1_STAT      | R    | Oh    | The ACFET1-RBFET1 status<br>Type : R<br>POR: 0b<br>0h = ACFET1-RBFET1 is NOT placed<br>1h = ACFET1-RBFET1 is placed                                                                                              |
| 5   | ADC_DONE_STAT   | R    | Oh    | ADC Conversion Status (in one-shot mode only)<br>Type : R<br>POR: 0b<br>0h = Conversion NOT complete<br>1h = Conversion complete                                                                                 |
| 4   | VSYS_STAT       | R    | Oh    | VSYS Regulation Status (forward mode)<br>Type : R<br>POR: 0b<br>0h = Not in VSYSMIN regulation (V <sub>BAT</sub> > V <sub>SYSMIN</sub> )<br>1h = In VSYSMIN regulation (V <sub>BAT</sub> < V <sub>SYSMIN</sub> ) |
| 3   | CHG_TMR_STAT    | R    | Oh    | Fast charge timer status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Safety timer expired                                                                                                                      |
| 2   | TRICHG_TMR_STAT | R    | Oh    | Trickle charge timer status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Safety timer expired                                                                                                                   |
| 1   | PRECHG_TMR_STAT | R    | Oh    | Pre-charge timer status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Safety timer expired                                                                                                                       |
| 0   | RESERVED        | R    | 0h    | RESERVED                                                                                                                                                                                                         |

## 8.5.1.27 REG1F\_Charger\_Status\_4 Register (Offset = 1Fh) [reset = 0h]

REG1F\_Charger\_Status\_4 is shown in Figure 65 and described in Table 36.

Return to the Summary Table.

Charger Status 4

#### Figure 65. REG1F\_Charger\_Status\_4 Register

| 7 | 6        | 5 | 4                    | 3                | 2                | 1                | 0           |
|---|----------|---|----------------------|------------------|------------------|------------------|-------------|
|   | RESERVED |   | VBATOTG_LO<br>W STAT | TS_COLD_STA<br>T | TS_COOL_ST<br>AT | TS_WARM_ST<br>AT | TS_HOT_STAT |
|   | R-0h     |   | R-0h                 | R-0h             | R-0h             | R-0h             | R-0h        |

### Table 36. REG1F\_Charger\_Status\_4 Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                        |  |
|-----|------------------|------|-------|------------------------------------------------------------------------------------|--|
| 7-5 | RESERVED         | R    | 0h    | RESERVED                                                                           |  |
| 4   | VBATOTG_LOW_STAT | R    | Oh    | The battery voltage is too low to enable OTG mode.<br>Type : R<br>POR: 0b          |  |
|     |                  |      |       | 0h = The battery voltage is high enough to enable the OTG operation                |  |
|     |                  |      |       | 1h = The battery volage is too low to enable the OTG operation                     |  |
| 3   | TS_COLD_STAT     | R    | 0h    | The TS temperature is in the cold range, lower than T1.<br>Type : R<br>POR: 0b     |  |
|     |                  |      |       | 0h = TS status is NOT in cold range                                                |  |
|     |                  |      |       | 1h = TS status is in cold range                                                    |  |
| 2   | TS_COOL_STAT     | R    | 0h    | The TS temperature is in the cool range, between T1 and T2.<br>Type : R<br>POR: 0b |  |
|     |                  |      |       | 0h = TS status is NOT in cool range                                                |  |
|     |                  |      |       | 1h = TS status is in cool range                                                    |  |
| 1   | TS_WARM_STAT     | R    | Oh    | The TS temperature is in the warm range, between T3 and T5.<br>Type : R<br>POR: 0b |  |
|     |                  |      |       | 0h = TS status is NOT in warm range                                                |  |
|     |                  |      |       | 1h = TS status is in warm range                                                    |  |
| 0   | TS_HOT_STAT      | R    | 0h    | The TS temperature is in the hot range, higher than T5.<br>Type : R<br>POR: 0b     |  |
|     |                  |      |       | 0h = TS status is NOT in hot range                                                 |  |
|     |                  |      |       | 1h = TS status is in hot range                                                     |  |



## 8.5.1.28 REG20\_FAULT\_Status\_0 Register (Offset = 20h) [reset = 0h]

REG20\_FAULT\_Status\_0 is shown in Figure 66 and described in Table 37.

Return to the Summary Table.

FAULT Status 0

### Figure 66. REG20\_FAULT\_Status\_0 Register

| 7           | 6          | 5           | 4           | 3           | 2          | 1    | 0           |
|-------------|------------|-------------|-------------|-------------|------------|------|-------------|
| IBAT_REG_ST | VBUS_OVP_S | VBAT_OVP_ST | IBUS_OCP_ST | IBAT_OCP_ST | CONV_OCP_S |      | VAC1_OVP_ST |
| AT          | TAT        | AT          | AT          | AT          | TAT        | AT   | AT          |
| R-0h        | R-0h       | R-0h        | R-0h        | R-0h        | R-0h       | R-0h | R-0h        |

### Table 37. REG20\_FAULT\_Status\_0 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                                           |  |
|-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------|--|
| 7   | IBAT_REG_STAT | R    | 0h    | IBAT regulation status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in battery discharging current regulation |  |
| 6   | VBUS_OVP_STAT | R    | Oh    | VBUS over-voltage status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in over voltage protection              |  |
| 5   | VBAT_OVP_STAT | R    | Oh    | VBAT over-voltage status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in over voltage protection              |  |
| 4   | IBUS_OCP_STAT | R    | Oh    | IBUS over-current status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in over current protection              |  |
| 3   | IBAT_OCP_STAT | R    | Oh    | IBAT over-current status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in over current protection              |  |
| 2   | CONV_OCP_STAT | R    | Oh    | Converter over current status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Converter in over current protection      |  |
| 1   | VAC2_OVP_STAT | R    | Oh    | VAC2 over-voltage status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in over voltage protection              |  |

BQ25790 SLUSDF9-JUNE 2020 TEXAS INSTRUMENTS

www.ti.com

| Bit | Field         | Туре | Reset | Description                                                                                              |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------|
| 0   | VAC1_OVP_STAT | R    | 0h    | VAC1 over-voltage status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in over voltage protection |

# Table 37. REG20\_FAULT\_Status\_0 Register Field Descriptions (continued)



## 8.5.1.29 REG21\_FAULT\_Status\_1 Register (Offset = 21h) [reset = 0h]

REG21\_FAULT\_Status\_1 is shown in Figure 67 and described in Table 38.

Return to the Summary Table.

FAULT Status 1

#### Figure 67. REG21\_FAULT\_Status\_1 Register

| 7                  | 6                 | 5                | 4                | 3        | 2          | 1 0      |
|--------------------|-------------------|------------------|------------------|----------|------------|----------|
| VSYS_SHORT<br>STAT | VSYS_OVP_S<br>TAT | OTG_OVP_ST<br>AT | OTG_UVP_ST<br>AT | RESERVED | TSHUT_STAT | RESERVED |
| R-0h               | R-0h              | R-0h             | R-0h             | R-0h     | R-0h       | R-0h     |

### Table 38. REG21\_FAULT\_Status\_1 Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                        |  |
|-----|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------|--|
| 7   | VSYS_SHORT_STAT | R    | 0h    | VSYS short circuit status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in SYS short circuit protection     |  |
| 6   | VSYS_OVP_STAT   | R    | Oh    | VSYS over-voltage status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in SYS over-voltage protection       |  |
| 5   | OTG_OVP_STAT    | R    | Oh    | OTG over voltage status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in OTG over-voltage                   |  |
| 4   | OTG_UVP_STAT    | R    | Oh    | OTG under voltage status.<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in OTG under voltage                |  |
| 3   | RESERVED        | R    | 0h    | RESERVED                                                                                                           |  |
| 2   | TSHUT_STAT      | R    | Oh    | IC temperature shutdown status<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Device in thermal shutdown protection |  |
| 1-0 | RESERVED        | R    | 0h    | RESERVED                                                                                                           |  |



### 8.5.1.30 REG22\_Charger\_Flag\_0 Register (Offset = 22h) [reset = 0h]

REG22\_Charger\_Flag\_0 is shown in Figure 68 and described in Table 39.

Return to the Summary Table.

Charger Flag 0

### Figure 68. REG22\_Charger\_Flag\_0 Register

| 7           | 6           | 5       | 4                | 3       | 2                    | 1                    | 0                     |
|-------------|-------------|---------|------------------|---------|----------------------|----------------------|-----------------------|
| IINDPM_FLAG | VINDPM_FLAG | WD_FLAG | POORSRC_FL<br>AG | PG_FLAG | AC2_PRESEN<br>T FLAG | AC1_PRESEN<br>T FLAG | VBUS_PRESE<br>NT FLAG |
| R-0h        | R-0h        | R-0h    | R-0h             | R-0h    | R-0h                 | R-0h                 | R-0h                  |

### Table 39. REG22\_Charger\_Flag\_0 Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                         |
|-----|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IINDPM_FLAG      | R    | 0h    | IINDPM / IOTG flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = IINDPM / IOTG signal rising edge detected                                          |
| 6   | VINDPM_FLAG      | R    | Oh    | VINDPM / VOTG Flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = VINDPM / VOTG regulation signal rising edge detected                               |
| 5   | WD_FLAG          | R    | Oh    | I2C watchdog timer flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = WD timer signal rising edge detected                                          |
| 4   | POORSRC_FLAG     | R    | Oh    | Poor source detection flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Poor source status rising edge detected                                    |
| 3   | PG_FLAG          | R    | Oh    | Power good flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Any change in PG_STAT even (adapter good qualification<br>or adapter good going away) |
| 2   | AC2_PRESENT_FLAG | R    | Oh    | VAC2 present flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = VAC2 present status changed                                                         |
| 1   | AC1_PRESENT_FLAG | R    | Oh    | VAC1 present flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = VAC1 present status changed                                                         |



| Bit | Field             | Туре | Reset | Description                              |
|-----|-------------------|------|-------|------------------------------------------|
| 0   | VBUS_PRESENT_FLAG | R    | Oh    | VBUS present flag<br>Type : R<br>POR: 0b |
|     |                   |      |       | 0h = Normal                              |
|     |                   |      |       | 1h = VBUS present status changed         |

# Table 39. REG22\_Charger\_Flag\_0 Register Field Descriptions (continued)



## 8.5.1.31 REG23\_Charger\_Flag\_1 Register (Offset = 23h) [reset = 0h]

REG23\_Charger\_Flag\_1 is shown in Figure 69 and described in Table 40.

Return to the Summary Table.

Charger Flag 1

#### Figure 69. REG23\_Charger\_Flag\_1 Register

| 7        | 6        | 5        | 4         | 3        | 2         | 1                     | 0                   |
|----------|----------|----------|-----------|----------|-----------|-----------------------|---------------------|
| CHG_FLAG | ICO_FLAG | RESERVED | VBUS_FLAG | RESERVED | TREG_FLAG | VBAT_PRESE<br>NT_FLAG | BC1.2_DONE_<br>FLAG |
| R-0h     | R-0h     | R-0h     | R-0h      | R-0h     | R-0h      | R-0h                  | R-0h                |

### Table 40. REG23\_Charger\_Flag\_1 Register Field Descriptions

| Bit | Field             | Туре | Reset                                                                                                                          | Description                                                                                                    |
|-----|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| 7   | CHG_FLAG          | R    | Oh                                                                                                                             | Charge status flag<br>Type : R<br>POR: 0b<br>0h = Normal                                                       |
| 6   | ICO_FLAG          | R    | 1h = Charge status changed       0h     ICO status flag<br>Type : R<br>POR: 0b       0h = Normal       1h = ICO status changed |                                                                                                                |
| 5   | RESERVED          | R    | 0h                                                                                                                             | RESERVED                                                                                                       |
| 4   | VBUS_FLAG         | R    | Oh                                                                                                                             | VBUS status flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = VBUS status changed                             |
| 3   | RESERVED          | R    | 0h                                                                                                                             | RESERVED                                                                                                       |
| 2   | TREG_FLAG         | R    | Oh                                                                                                                             | IC thermal regulation flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = TREG signal rising threshold detected |
| 1   | VBAT_PRESENT_FLAG | R    | Oh                                                                                                                             | VBAT present flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = VBAT present status changed                    |
| 0   | BC1.2_DONE_FLAG   | R    | Oh                                                                                                                             | BC1.2 status Flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = BC1.2 detection status changed                 |



### 8.5.1.32 REG24\_Charger\_Flag\_2 Register (Offset = 24h) [reset = 0h]

REG24\_Charger\_Flag\_2 is shown in Figure 70 and described in Table 41.

Return to the Summary Table.

Charger Flag 2

### Figure 70. REG24\_Charger\_Flag\_2 Register

| 7     |      | 6          | 5          | 4         | 3          | 2           | 1          | 0          |
|-------|------|------------|------------|-----------|------------|-------------|------------|------------|
| RESER | RVED | DPDM_DONE_ | ADC_DONE_F | VSYS_FLAG | CHG_TMR_FL | TRICHG_TMR_ | PRECHG_TMR | TOPOFF_TMR |
|       |      | FLAG       | LAG        |           | AG         | FLAG        | _FLAG      | _FLAG      |
| R-0   | h    | R-0h       | R-0h       | R-0h      | R-0h       | R-0h        | R-0h       | R-0h       |

### Table 41. REG24\_Charger\_Flag\_2 Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                                                                                                |
|-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED        | R    | 0h    | RESERVED                                                                                                                   |
| 6   | DPDM_DONE_FLAG  | R    | Oh    | D+/D- detection is done flag.<br>Type : R<br>POR: 0b<br>0h = D+/D- detection is NOT started or still ongoing               |
|     |                 |      |       | h = D + D detection is completed                                                                                           |
| 5   | ADC_DONE_FLAG   | R    | 0h    | ADC conversion flag (only in one-shot mode)<br>Type : R<br>POR: 0b                                                         |
|     |                 |      |       | 0h = Conversion NOT completed                                                                                              |
|     |                 |      |       | 1h = Conversion completed                                                                                                  |
| 4   | VSYS_FLAG       | R    | Oh    | VSYSMIN regulation flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Entered or existed VSYSMIN regulation                |
| 3   | CHG_TMR_FLAG    | R    | Oh    | Fast charge timer flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Fast charge timer expired rising edge detected        |
| 2   | TRICHG_TMR_FLAG | R    | Oh    | Trickle charge timer flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Trickle charger timer expired rising edge detected |
| 1   | PRECHG_TMR_FLAG | R    | Oh    | Pre-charge timer flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Pre-charge timer expired rising edge detected          |
| 0   | TOPOFF_TMR_FLAG | R    | Oh    | Top off timer flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Top off timer expired rising edge detected                |



## 8.5.1.33 REG25\_Charger\_Flag\_3 Register (Offset = 25h) [reset = 0h]

REG25\_Charger\_Flag\_3 is shown in Figure 71 and described in Table 42.

Return to the Summary Table.

Charger Flag 3

#### Figure 71. REG25\_Charger\_Flag\_3 Register

| 7 | 6        | 5 | 4                    | 3           | 2           | 1                | 0           |
|---|----------|---|----------------------|-------------|-------------|------------------|-------------|
|   | RESERVED |   | VBATOTG_LO<br>W FLAG | TS_COLD_FLA | TS_COOL_FLA | TS_WARM_FL<br>AG | TS_HOT_FLAG |
|   | R-0h     |   | R-0h                 | R-0h        | R-0h        | R-0h             | R-0h        |

#### Table 42. REG25\_Charger\_Flag\_3 Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                         |
|-----|------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | RESERVED         | R    | 0h    | RESERVED                                                                                                                            |
| 4   | VBATOTG_LOW_FLAG | R    | Oh    | VBAT too low to enable OTG flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = VBAT falls below the threshold to enable the OTG mode |
| 3   | TS_COLD_FLAG     | R    | Oh    | TS cold temperature flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = TS across cold temperature (T1) is detected                  |
| 2   | TS_COOL_FLAG     | R    | Oh    | TS cool temperature flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = TS across cool temperature (T2) is detected                  |
| 1   | TS_WARM_FLAG     | R    | Oh    | TS warm temperature flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = TS across warm temperature (T3) is detected                  |
| 0   | TS_HOT_FLAG      | R    | Oh    | TS hot temperature flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = TS across hot temperature (T5) is detected                    |



### 8.5.1.34 REG26\_FAULT\_Flag\_0 Register (Offset = 26h) [reset = 0h]

REG26\_FAULT\_Flag\_0 is shown in Figure 72 and described in Table 43.

Return to the Summary Table.

FAULT Flag 0

### Figure 72. REG26\_FAULT\_Flag\_0 Register

| 7           | 6    | 5                 | 4    | 3    | 2                 | 1                 | 0                 |
|-------------|------|-------------------|------|------|-------------------|-------------------|-------------------|
| IBAT_REG_FL |      | VBAT_OVP_FL<br>AG |      |      | CONV_OCP_F<br>LAG | VAC2_OVP_FL<br>AG | VAC1_OVP_FL<br>AG |
| AG          | AG   | AG                | AG   | AG   | LAG               | AG                | AG                |
| R-0h        | R-0h | R-0h              | R-0h | R-0h | R-0h              | R-0h              | R-0h              |

### Table 43. REG26\_FAULT\_Flag\_0 Register Field Descriptions

| Bit | Field         | Туре | Reset | Description                                                                                      |
|-----|---------------|------|-------|--------------------------------------------------------------------------------------------------|
| 7   | IBAT_REG_FLAG | R    | Oh    | IBAT regulation flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Enter or exit IBAT regulation |
| 6   | VBUS_OVP_FLAG | R    | Oh    | VBUS over-voltage flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Enter VBUS OVP              |
| 5   | VBAT_OVP_FLAG | R    | Oh    | VBAT over-voltage flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Enter VBAT OVP              |
| 4   | IBUS_OCP_FLAG | R    | Oh    | IBUS over-current flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Enter IBUS OCP              |
| 3   | IBAT_OCP_FLAG | R    | Oh    | IBAT over-current flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Enter discharged OCP        |
| 2   | CONV_OCP_FLAG | R    | Oh    | Converter over-current flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Enter converter OCP    |
| 1   | VAC2_OVP_FLAG | R    | Oh    | VAC2 over-voltage flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Enter VAC2 OVP              |

BQ25790 SLUSDF9 – JUNE 2020 TEXAS INSTRUMENTS

www.ti.com

| Bit | Field         | Туре | Reset | Description                                                                         |
|-----|---------------|------|-------|-------------------------------------------------------------------------------------|
| 0   | VAC1_OVP_FLAG | R    | Oh    | VAC1 over-voltage flag<br>Type : R<br>POR: 0b<br>0h = Normal<br>1h = Enter VAC1 OVP |

# Table 43. REG26\_FAULT\_Flag\_0 Register Field Descriptions (continued)



### 8.5.1.35 REG27\_FAULT\_Flag\_1 Register (Offset = 27h) [reset = 0h]

REG27\_FAULT\_Flag\_1 is shown in Figure 73 and described in Table 44.

Return to the Summary Table.

FAULT Flag 1

### Figure 73. REG27\_FAULT\_Flag\_1 Register

| 7                   | 6                 | 5                | 4                | 3        | 2          | 1 0      |
|---------------------|-------------------|------------------|------------------|----------|------------|----------|
| VSYS_SHORT<br>_FLAG | VSYS_OVP_FL<br>AG | OTG_OVP_FL<br>AG | OTG_UVP_FL<br>AG | RESERVED | TSHUT_FLAG | RESERVED |
| R-0h                | R-0h              | R-0h             | R-0h             | R-0h     | R-0h       | R-0h     |

### Table 44. REG27\_FAULT\_Flag\_1 Register Field Descriptions

| Bit | Field           | Туре | Reset | Description                                       |
|-----|-----------------|------|-------|---------------------------------------------------|
| 7   | VSYS_SHORT_FLAG | R    | 0h    | VSYS short circuit flag<br>Type : R<br>POR: 0b    |
|     |                 |      |       | 0h = Normal                                       |
|     |                 |      |       | 1h = Stop switching due to system short           |
| 6   | VSYS_OVP_FLAG   | R    | 0h    | VSYS over-voltage flag<br>Type : R<br>POR: 0b     |
|     |                 |      |       | 0h = Normal                                       |
|     |                 |      |       | 1h = Stop switching due to system over-voltage    |
| 5   | OTG_OVP_FLAG    | R    | 0h    | OTG over-voltage flag<br>Type : R<br>POR: 0b      |
|     |                 |      |       | 0h = Normal                                       |
|     |                 |      |       | 1h = Stop OTG due to VBUS over voltage            |
| 4   | OTG_UVP_FLAG    | R    | Oh    | OTG under-voltage flag<br>Type : R<br>POR: 0b     |
|     |                 |      |       | 0h = Normal                                       |
|     |                 |      |       | 1h = Stop OTG due to VBUS under-voltage           |
| 3   | RESERVED        | R    | 0h    | RESERVED                                          |
| 2   | TSHUT_FLAG      | R    | 0h    | IC thermal shutdown flag<br>Type : R<br>POR: 0b   |
|     |                 |      |       | 0h = Normal                                       |
|     |                 |      |       | 1h = TS shutdown signal rising threshold detected |
| 1-0 | RESERVED        | R    | 0h    | RESERVED                                          |

## 8.5.1.36 REG28\_Charger\_Mask\_0 Register (Offset = 28h) [reset = 0h]

REG28\_Charger\_Mask\_0 is shown in Figure 74 and described in Table 45.

Return to the Summary Table.

Charger Mask 0

#### Figure 74. REG28\_Charger\_Mask\_0 Register

| 7           | 6          | 5       | 4          | 3       | 2          | 1          | 0          |
|-------------|------------|---------|------------|---------|------------|------------|------------|
| IINDPM_MASK | VINDPM_MAS | WD_MASK | POORSRC_MA | PG_MASK | AC2_PRESEN | AC1_PRESEN | VBUS_PRESE |
|             | K          |         | SK         |         | T_MASK     | T_MASK     | NT_MASK    |
| R/W-0h      | R/W-0h     | R/W-0h  | R/W-0h     | R/W-0h  | R/W-0h     | R/W-0h     | R/W-0h     |

### Table 45. REG28\_Charger\_Mask\_0 Register Field Descriptions

| Bit | Field                | Туре | Reset | Notes                | Description                                                                                                                                                                           |
|-----|----------------------|------|-------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | IINDPM_MASK          | R/W  | 0h    | Reset by:<br>REG_RST | IINDPM / IOTG mask flag<br>Type : RW<br>POR: 0b<br>0h = Enter IINDPM / IOTG does produce INT pulse<br>1h = Enter IINDPM / IOTG does NOT produce INT                                   |
| 6   | VINDPM_MASK          | R/W  | Oh    | Reset by:<br>REG_RST | pulse<br>VINDPM / VOTG mask flag<br>Type : RW<br>POR: 0b<br>0h = Enter VINDPM / VOTG does produce INT pulse<br>1h = Enter VINDPM / VOTG does NOT produce INT<br>pulse                 |
| 5   | WD_MASK              | R/W  | Oh    | Reset by:<br>REG_RST | I2C watch dog timer mask flag<br>Type : RW<br>POR: 0b<br>0h = I2C watch dog timer expired does produce INT<br>pulse<br>1h = I2C watch dog timer expired does NOT produce<br>INT pulse |
| 4   | POORSRC_MASK         | R/W  | 0h    | Reset by:<br>REG_RST | Poor source detection mask flag<br>Type : RW<br>POR: 0b<br>0h = Poor source detected does produce INT<br>1h = Poor source detected does NOT produce INT                               |
| 3   | PG_MASK              | R/W  | 0h    | Reset by:<br>REG_RST | Power Good mask flag<br>Type : RW<br>POR: 0b<br>0h = PG toggle does produce INT<br>1h = PG toggle does NOT produce INT                                                                |
| 2   | AC2_PRESENT_MA<br>SK | R/W  | Oh    | Reset by:<br>REG_RST | VAC2 present mask flag<br>Type : RW<br>POR: 0b<br>0h = VAC2 present status change does produce INT<br>1h = VAC2 present status change does NOT produce<br>INT                         |
| 1   | AC1_PRESENT_MA<br>SK | R/W  | Oh    | Reset by:<br>REG_RST | VAC1 present mask flag<br>Type : RW<br>POR: 0b<br>0h = VAC1 present status change does produce INT<br>1h = VAC1 present status change does NOT produce<br>INT                         |



## Table 45. REG28\_Charger\_Mask\_0 Register Field Descriptions (continued)

| Bit | Field                 | Туре | Reset | Notes                | Description                                                                                                                                                   |
|-----|-----------------------|------|-------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | VBUS_PRESENT_<br>MASK | R/W  | Oh    | Reset by:<br>REG_RST | VBUS present mask flag<br>Type : RW<br>POR: 0b<br>0h = VBUS present status change does produce INT<br>1h = VBUS present status change does NOT produce<br>INT |

## 8.5.1.37 REG29\_Charger\_Mask\_1 Register (Offset = 29h) [reset = 0h]

REG29\_Charger\_Mask\_1 is shown in Figure 75 and described in Table 46.

Return to the Summary Table.

Charger Mask 1

#### Figure 75. REG29\_Charger\_Mask\_1 Register

| 7        | 6        | 5        | 4         | 3        | 2         | 1                     | 0                   |
|----------|----------|----------|-----------|----------|-----------|-----------------------|---------------------|
| CHG_MASK | ICO_MASK | RESERVED | VBUS_MASK | RESERVED | TREG_MASK | VBAT_PRESE<br>NT MASK | BC1.2_DONE_<br>MASK |
| R/W-0h   | R/W-0h   | R-0h     | R/W-0h    | R-0h     | R/W-0h    | R/W-0h                | R/W-0h              |

### Table 46. REG29\_Charger\_Mask\_1 Register Field Descriptions

| Bit | Field                 | Туре | Reset | Notes                | Description                                                                                                                                                                                                                |  |
|-----|-----------------------|------|-------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | CHG_MASK              | R/W  | Oh    | Reset by:<br>REG_RST | Charge status mask flag<br>Type : RW<br>POR: 0b<br>0h = Charging status change does produce INT<br>1h = Charging status change does NOT produce INT                                                                        |  |
| 6   | ICO_MASK              | R/W  | Oh    | Reset by:<br>REG_RST | ICO status mask flag<br>Type : RW<br>POR: 0b<br>0h = ICO status change does produce INT<br>1h = ICO status change does NOT produce INT                                                                                     |  |
| 5   | RESERVED              | R    | 0h    |                      | RESERVED                                                                                                                                                                                                                   |  |
| 4   | VBUS_MASK             | R/W  | Oh    | Reset by:<br>REG_RST | VBUS status mask flag<br>Type : RW<br>POR: 0b<br>0h = VBUS status change does produce INT<br>1h = VBUS status change does NOT produce INT                                                                                  |  |
| 3   | RESERVED              | R    | 0h    |                      | RESERVED                                                                                                                                                                                                                   |  |
| 2   | TREG_MASK             | R/W  | Oh    | Reset by:<br>REG_RST | IC thermal regulation mask flag<br>Type : RW<br>POR: 0b                                                                                                                                                                    |  |
|     |                       |      |       |                      | 0h = entering TREG does produce INT<br>1h = entering TREG does NOT produce INT                                                                                                                                             |  |
| 1   | VBAT_PRESENT_M<br>ASK | R/W  | Oh    | Reset by:<br>REG_RST | 1h = entering TREG does NOT produce INT         VBAT present mask flag         Type : RW         POR: 0b         0h = VBAT present status change does produce INT         1h = VBAT present status change does NOT produce |  |
|     |                       |      |       |                      | INT                                                                                                                                                                                                                        |  |
| 0   | BC1.2_DONE_MAS<br>K   | R/W  | Oh    | Reset by:<br>REG_RST | BC1.2 status mask flag<br>Type : RW<br>POR: 0b<br>0h = BC1.2 status change does produce INT                                                                                                                                |  |
|     |                       |      |       |                      | 1h = BC1.2 status change does NOT produce INT                                                                                                                                                                              |  |



### 8.5.1.38 REG2A\_Charger\_Mask\_2 Register (Offset = 2Ah) [reset = 0h]

REG2A\_Charger\_Mask\_2 is shown in Figure 76 and described in Table 47.

Return to the Summary Table.

Charger Mask 2

### Figure 76. REG2A\_Charger\_Mask\_2 Register

| 7        | 6          | 5          | 4         | 3      | 2      | 1          | 0          |
|----------|------------|------------|-----------|--------|--------|------------|------------|
| RESERVED | DPDM_DONE_ | ADC_DONE_M | VSYS_MASK |        |        | PRECHG_TMR | TOPOFF_TMR |
|          | MASK       | ASK        |           | SK     | MASK   | _MASK      | _MASK      |
| R-0h     | R/W-0h     | R/W-0h     | R/W-0h    | R/W-0h | R/W-0h | R/W-0h     | R/W-0h     |

### Table 47. REG2A\_Charger\_Mask\_2 Register Field Descriptions

| Bit | Field               | Туре | Reset | Notes                | Description                                                                                                 |
|-----|---------------------|------|-------|----------------------|-------------------------------------------------------------------------------------------------------------|
| 7   | RESERVED            | R    | 0h    |                      | RESERVED                                                                                                    |
| 6   | DPDM_DONE_MAS<br>K  | R/W  | Oh    | Reset by:<br>REG_RST | D+/D- detection is done mask flag<br>Type : RW<br>POR: 0b                                                   |
|     |                     |      |       |                      | 0h = D+/D- detection done does produce INT pulse<br>1h = D+/D- detection done does NOT produce INT<br>pulse |
| 5   | ADC_DONE_MASK       | R/W  | 0h    | Reset by:<br>REG_RST | ADC conversion mask flag (only in one-shot mode)<br>Type : RW<br>POR: 0b                                    |
|     |                     |      |       |                      | 0h = ADC conversion done does produce INT pulse                                                             |
|     |                     |      |       |                      | 1h = ADC conversion done does NOT produce INT pulse                                                         |
| 4   | VSYS_MASK           | R/W  | 0h    | Reset by:<br>REG_RST | VSYS min regulation mask flag<br>Type : RW<br>POR: 0b                                                       |
|     |                     |      |       |                      | 0h = enter or exit VSYSMIN regulation does produce INT pulse                                                |
|     |                     |      |       |                      | 1h = enter or exit VSYSMIN regulation does NOT produce INT pulse                                            |
| 3   | CHG_TMR_MASK        | R/W  | 0h    | Reset by:<br>REG_RST | Fast charge timer mask flag<br>Type : RW<br>POR: 0b                                                         |
|     |                     |      |       |                      | 0h = Fast charge timer expire does produce INT                                                              |
|     |                     |      |       |                      | 1h = Fast charge timer expire does NOT produce INT                                                          |
| 2   | TRICHG_TMR_MAS<br>K | R/W  | 0h    | Reset by:<br>REG_RST | Trickle charge timer mask flag<br>Type : RW<br>POR: 0b                                                      |
|     |                     |      |       |                      | 0h = Trickle charge timer expire does produce INT                                                           |
|     |                     |      |       |                      | 1h = Trickle charge timer expire does NOT produce INT                                                       |
| 1   | PRECHG_TMR_MA<br>SK | R/W  | 0h    | Reset by:<br>REG_RST | Pre-charge timer mask flag<br>Type : RW<br>POR: 0b                                                          |
|     |                     |      |       |                      | 0h = Pre-charge timer expire does produce INT                                                               |
|     |                     |      |       |                      | 1h = Pre-charge timer expire does NOT produce INT                                                           |
| 0   | TOPOFF_TMR_MA<br>SK | R/W  | 0h    | Reset by:<br>REG_RST | Top off timer mask flag<br>Type : RW<br>POR: 0b                                                             |
|     |                     |      |       |                      | 0h = Top off timer expire does produce INT                                                                  |
|     |                     |      |       |                      | 1h = Top off timer expire does NOT produce INT                                                              |

### 8.5.1.39 REG2B\_Charger\_Mask\_3 Register (Offset = 2Bh) [reset = 0h]

REG2B\_Charger\_Mask\_3 is shown in Figure 77 and described in Table 48.

Return to the Summary Table.

Charger Mask 3

#### Figure 77. REG2B\_Charger\_Mask\_3 Register

| 7 | 6        | 5 | 4                    | 3                | 2                | 1                | 0               |
|---|----------|---|----------------------|------------------|------------------|------------------|-----------------|
|   | RESERVED |   | VBATOTG_LO<br>W_MASK | TS_COLD_MA<br>SK | TS_COOL_MA<br>SK | TS_WARM_MA<br>SK | TS_HOT_MAS<br>K |
|   | R-0h     |   | R/W-0h               | R/W-0h           | R/W-0h           | R/W-0h           | R/W-0h          |

### Table 48. REG2B\_Charger\_Mask\_3 Register Field Descriptions

| Bit | Field                | Туре | Reset | Notes                            | Description                                                                        |
|-----|----------------------|------|-------|----------------------------------|------------------------------------------------------------------------------------|
| 7-5 | RESERVED             | R    | 0h    |                                  | RESERVED                                                                           |
| 4   | VBATOTG_LOW_M<br>ASK | R/W  | 0h    | Reset by:<br>WATCHDOG<br>REG_RST | VBAT too low to enable OTG mask<br>Type : RW<br>POR: 0b                            |
|     |                      |      |       |                                  | Oh = VBAT falling below the threshold to enable the OTG mode, does produce INT     |
|     |                      |      |       |                                  | 1h = VBAT falling below the threshold to enable the OTG mode, does NOT produce INT |
| 3   | TS_COLD_MASK         | R/W  | 0h    | Reset by:<br>WATCHDOG<br>REG_RST | TS cold temperature interrupt mask<br>Type : RW<br>POR: 0b                         |
|     |                      |      |       |                                  | 0h = TS across cold temperature (T1) does produce INT                              |
|     |                      |      |       |                                  | 1h = TS across cold temperature (T1) does NOT produce INT                          |
| 2   | TS_COOL_MASK         | R/W  | 0h    | Reset by:<br>WATCHDOG<br>REG_RST | TS cool temperature interrupt mask<br>Type : RW<br>POR: 0b                         |
|     |                      |      |       |                                  | 0h = TS across cool temperature (T2) does produce<br>INT                           |
|     |                      |      |       |                                  | 1h = TS across cool temperature (T2) does NOT produce INT                          |
| 1   | TS_WARM_MASK         | R/W  | 0h    | Reset by:<br>WATCHDOG<br>REG_RST | TS warm temperature interrupt mask<br>Type : RW<br>POR: 0b                         |
|     |                      |      |       |                                  | 0h = TS across warm temperature (T3) does produce INT                              |
|     |                      |      |       |                                  | 1h = TS across warm temperature (T3) does NOT produce INT                          |
| 0   | TS_HOT_MASK          | R/W  | 0h    | Reset by:<br>WATCHDOG<br>REG_RST | TS hot temperature interrupt mask<br>Type : RW<br>POR: 0b                          |
|     |                      |      |       |                                  | 0h = TS across hot temperature (T5) does produce INT                               |
|     |                      |      |       |                                  | 1h = TS across hot temperature (T5) does NOT produce INT                           |



### 8.5.1.40 REG2C\_FAULT\_Mask\_0 Register (Offset = 2Ch) [reset = 0h]

REG2C\_FAULT\_Mask\_0 is shown in Figure 78 and described in Table 49.

Return to the Summary Table.

FAULT Mask 0

### Figure 78. REG2C\_FAULT\_Mask\_0 Register

| 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| IBAT_REG_MA<br>SK | VBUS_OVP_M<br>ASK | VBAT_OVP_M<br>ASK | IBUS_OCP_MA<br>SK | IBAT_OCP_MA<br>SK | CONV_OCP_M<br>ASK | VAC2_OVP_M<br>ASK | VAC1_OVP_M<br>ASK |
| R/W-0h            |

#### Table 49. REG2C\_FAULT\_Mask\_0 Register Field Descriptions

| Bit | Field         | Туре | Reset | Notes                | Description                                                                            |
|-----|---------------|------|-------|----------------------|----------------------------------------------------------------------------------------|
| 7   | IBAT_REG_MASK | R/W  | 0h    | Reset by:<br>REG_RST | IBAT regulation mask flag<br>Type : RW<br>POR: 0b                                      |
|     |               |      |       |                      | 0h = enter or exit IBAT regulation does produce INT                                    |
|     |               |      |       |                      | 1h = enter or exit IBAT regulation does NOT produce INT                                |
| 6   | VBUS_OVP_MASK | R/W  | 0h    | Reset by:<br>REG_RST | VBUS over-voltage mask flag<br>Type : RW<br>POR: 0b                                    |
|     |               |      |       |                      | 0h = entering VBUS OVP does produce INT<br>1h = entering VBUS OVP does NOT produce INT |
| 5   | VBAT_OVP_MASK | R/W  | Oh    | Reset by:<br>REG_RST | VBAT over-voltage mask flag<br>Type : RW<br>POR: 0b                                    |
|     |               |      |       |                      | 0h = entering VBAT OVP does produce INT<br>1h = entering VBAT OVP does NOT produce INT |
| 4   | IBUS_OCP_MASK | R/W  | 0h    | Reset by:<br>REG_RST | IBUS over-current mask flag<br>Type : RW<br>POR: 0b                                    |
|     |               |      |       |                      | 0h = IBUS OCP fault does produce INT<br>1h = IBUS OCP fault does NOT produce INT       |
| 3   | IBAT_OCP_MASK | R/W  | Oh    | Reset by:<br>REG_RST | IBAT over-current mask flag<br>Type : RW<br>POR: 0b                                    |
|     |               |      |       |                      | 0h = IBAT OCP fault does produce INT                                                   |
|     |               |      |       |                      | 1h = IBAT OCP fault does NOT produce INT                                               |
| 2   | CONV_OCP_MASK | R/W  | 0h    | Reset by:<br>REG_RST | Converter over-current mask flag<br>Type : RW<br>POR: 0b                               |
|     |               |      |       |                      | 0h = Converter OCP fault does produce INT                                              |
|     |               |      |       |                      | 1h = Converter OCP fault does NOT produce INT                                          |
| 1   | VAC2_OVP_MASK | R/W  | 0h    | Reset by:<br>REG_RST | VAC2 over-voltage mask flag<br>Type : RW<br>POR: 0b                                    |
|     |               |      |       |                      | 0h = entering VAC2 OVP does produce INT                                                |
|     |               |      |       |                      | 1h = entering VAC2 OVP does NOT produce INT                                            |
| 0   | VAC1_OVP_MASK | R/W  | 0h    | Reset by:<br>REG_RST | VAC1 over-voltage mask flag<br>Type : RW<br>POR: 0b                                    |
|     |               |      |       |                      | 0h = entering VAC1 OVP does produce INT                                                |
|     |               |      |       |                      | 1h = entering VAC1 OVP does NOT produce INT                                            |



## 8.5.1.41 REG2D\_FAULT\_Mask\_1 Register (Offset = 2Dh) [reset = 0h]

REG2D\_FAULT\_Mask\_1 is shown in Figure 79 and described in Table 50.

Return to the Summary Table.

FAULT Mask 1

### Figure 79. REG2D\_FAULT\_Mask\_1 Register

| 7          | 6      | 5      | 4          | 3        | 2          | 1 0      |
|------------|--------|--------|------------|----------|------------|----------|
| VSYS_SHORT |        |        | OTG_UVP_MA | RESERVED | TSHUT_MASK | RESERVED |
| MASK       | ASK    | SK     | SK         |          |            |          |
| R/W-0h     | R/W-0h | R/W-0h | R/W-0h     | R/W-0h   | R/W-0h     | R-0h     |

#### Table 50. REG2D\_FAULT\_Mask\_1 Register Field Descriptions

| Bit | Field               | Туре | Reset | Notes                | Description                                                                                      |  |
|-----|---------------------|------|-------|----------------------|--------------------------------------------------------------------------------------------------|--|
| 7   | VSYS_SHORT_MA<br>SK | R/W  | Oh    | Reset by:<br>REG_RST | VSYS short circuit mask flag<br>Type : RW<br>POR: 0b<br>0h = System short fault does produce INT |  |
|     |                     |      |       |                      | 1h = System short fault does NOT produce INT                                                     |  |
| 6   | VSYS_OVP_MASK       | R/W  | 0h    | Reset by:<br>REG_RST | VSYS over-voltage mask flag<br>Type : RW<br>POR: 0b                                              |  |
|     |                     |      |       |                      | 0h = System over-voltage fault does produce INT                                                  |  |
|     |                     |      |       |                      | 1h = System over-voltage fault does NOT produce INT                                              |  |
| 5   | OTG_OVP_MASK        | R/W  | 0h    | Reset by:<br>REG_RST | OTG over-voltage mask flag<br>Type : RW<br>POR: 0b                                               |  |
|     |                     |      |       |                      | 0h = OTG VBUS over-voltage fault does produce INT                                                |  |
|     |                     |      |       |                      | 1h = OTG VBUS over-voltage fault does NOT produce INT                                            |  |
| 4   | OTG_UVP_MASK        | R/W  | Oh    | Reset by:<br>REG_RST | OTG under-voltage mask flag<br>Type : RW<br>POR: 0b                                              |  |
|     |                     |      |       |                      | 0h = OTG VBUS under voltage fault does produce INT                                               |  |
|     |                     |      |       |                      | 1h = OTG VBUS under voltage fault does NOT produce INT                                           |  |
| 3   | RESERVED            | R/W  | 0h    |                      | RESERVED                                                                                         |  |
| 2   | TSHUT_MASK          | R/W  | Oh    | Reset by:<br>REG_RST | IC thermal shutdown mask flag<br>Type : RW<br>POR: 0b                                            |  |
|     |                     |      |       |                      | 0h = TSHUT does produce INT                                                                      |  |
|     |                     |      |       |                      | 1h = TSHUT does NOT produce INT                                                                  |  |
| 1-0 | RESERVED            | R    | 0h    |                      | RESERVED                                                                                         |  |



### 8.5.1.42 REG2E\_ADC\_Control Register (Offset = 2Eh) [reset = 30h]

REG2E\_ADC\_Control is shown in Figure 80 and described in Table 51.

Return to the Summary Table.

ADC Control

#### Figure 80. REG2E\_ADC\_Control Register

| 7      | 6        | 5 4            | 3       | 2           | 1 0      |
|--------|----------|----------------|---------|-------------|----------|
| ADC_EN | ADC_RATE | ADC_SAMPLE_1:0 | ADC_AVG | ADC_AVG_INI | RESERVED |
| R/W-0h | R/W-0h   | R/W-3h         | R/W-0h  | R/W-0h      | R/W-0h   |

### Table 51. REG2E\_ADC\_Control Register Field Descriptions

| Bit | Field          | Туре | Reset | Notes                            | Description                                                                                                                                                                               |
|-----|----------------|------|-------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | ADC_EN         | R/W  | Oh    | Reset by:<br>WATCHDOG<br>REG_RST | ADC Control<br>Type : RW<br>POR: 0b<br>0h = Disable<br>1h = Enable                                                                                                                        |
| 6   | ADC_RATE       | R/W  | Oh    | Reset by:<br>REG_RST             | ADC conversion rate control<br>Type : RW<br>POR: 0b<br>0h = Continuous conversion<br>1h = One shot conversion                                                                             |
| 5-4 | ADC_SAMPLE_1:0 | R/W  | 3h    | Reset by:<br>REG_RST             | ADC sample speed<br>Type : RW<br>POR: 11b<br>0h = 15 bit effective resolution<br>1h = 14 bit effective resolution<br>2h = 13 bit effective resolution<br>3h = 12 bit effective resolution |
| 3   | ADC_AVG        | R/W  | Oh    | Reset by:<br>REG_RST             | ADC average control<br>Type : RW<br>POR: 0b<br>0h = Single value<br>1h = Running average                                                                                                  |
| 2   | ADC_AVG_INIT   | R/W  | Oh    | Reset by:<br>REG_RST             | ADC average initial value control<br>Type : RW<br>POR: 0b<br>0h = Start average using the existing register value<br>1h = Start average using a new ADC conversion                        |
| 1-0 | RESERVED       | R/W  | 0h    |                                  | RESERVED                                                                                                                                                                                  |

## 8.5.1.43 REG2F\_ADC\_Function\_Disable\_0 Register (Offset = 2Fh) [reset = 0h]

REG2F\_ADC\_Function\_Disable\_0 is shown in Figure 81 and described in Table 52.

Return to the Summary Table.

ADC Function Disable 0

### Figure 81. REG2F\_ADC\_Function\_Disable\_0 Register

| 7           | 6            | 5           | 4           | 3           | 2          | 1           | 0        |
|-------------|--------------|-------------|-------------|-------------|------------|-------------|----------|
| IBUS_ADC_DI | IBAT_ADC_DIS | VBUS_ADC_DI | VBAT_ADC_DI | VSYS_ADC_DI | TS_ADC_DIS | TDIE_ADC_DI | RESERVED |
| 3           |              | 3           | 5           | 5           |            | 5           |          |
| R/W-0h      | R/W-0h       | R/W-0h      | R/W-0h      | R/W-0h      | R/W-0h     | R/W-0h      | R-0h     |

### Table 52. REG2F\_ADC\_Function\_Disable\_0 Register Field Descriptions

| Bit | Field        | Туре | Reset | Notes                | Description                                                                       |
|-----|--------------|------|-------|----------------------|-----------------------------------------------------------------------------------|
| 7   | IBUS_ADC_DIS | R/W  | Oh    | Reset by:<br>REG_RST | IBUS ADC control<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable |
| 6   | IBAT_ADC_DIS | R/W  | Oh    | Reset by:<br>REG_RST | IBAT ADC control<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable |
| 5   | VBUS_ADC_DIS | R/W  | Oh    | Reset by:<br>REG_RST | VBUS ADC control<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable |
| 4   | VBAT_ADC_DIS | R/W  | Oh    | Reset by:<br>REG_RST | VBAT ADC control<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable |
| 3   | VSYS_ADC_DIS | R/W  | Oh    | Reset by:<br>REG_RST | VSYS ADC control<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable |
| 2   | TS_ADC_DIS   | R/W  | Oh    | Reset by:<br>REG_RST | TS ADC control<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable   |
| 1   | TDIE_ADC_DIS | R/W  | Oh    | Reset by:<br>REG_RST | TDIE ADC control<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)<br>1h = Disable |
| 0   | RESERVED     | R    | 0h    |                      | RESERVED                                                                          |



#### 8.5.1.44 REG30\_ADC\_Function\_Disable\_1 Register (Offset = 30h) [reset = 0h]

REG30\_ADC\_Function\_Disable\_1 is shown in Figure 82 and described in Table 53.

Return to the Summary Table.

ADC Function Disable 1

#### Figure 82. REG30\_ADC\_Function\_Disable\_1 Register

| 7          | 6          | 5                | 4                | 3 | 2        | 1  | 0 |
|------------|------------|------------------|------------------|---|----------|----|---|
| DP_ADC_DIS | DM_ADC_DIS | VAC2_ADC_DI<br>S | VAC1_ADC_DI<br>S |   | RESERVED |    |   |
| R/W-0h     | R/W-0h     | R/W-0h           | R/W-0h           |   | R-       | 0h |   |

### Table 53. REG30\_ADC\_Function\_Disable\_1 Register Field Descriptions

| Bit | Field        | Туре | Reset | Notes                | Description                                                           |
|-----|--------------|------|-------|----------------------|-----------------------------------------------------------------------|
| 7   | DP_ADC_DIS   | R/W  | Oh    | Reset by:<br>REG_RST | D+ ADC Control<br>Type : RW<br>POR: 0b<br>0h = Enable (Default)       |
| 6   | DM_ADC_DIS   | R/W  | Oh    | Reset by:<br>REG_RST | 1h = Disable         D- ADC Control         Type : RW         POR: 0b |
|     |              |      |       |                      | 0h = Enable (Default)<br>1h = Disable                                 |
| 5   | VAC2_ADC_DIS | R/W  | Oh    | Reset by:<br>REG_RST | VAC2 ADC Control<br>Type : RW<br>POR: 0b                              |
|     |              |      |       |                      | 0h = Enable (Default)<br>1h = Disable                                 |
| 4   | VAC1_ADC_DIS | R/W  | Oh    | Reset by:<br>REG_RST | VAC1 ADC Control<br>Type : RW<br>POR: 0b                              |
|     |              |      |       |                      | 0h = Enable (Default)<br>1h = Disable                                 |
| 3-0 | RESERVED     | R    | 0h    |                      | RESERVED                                                              |



## 8.5.1.45 REG31\_IBUS\_ADC Register (Offset = 31h) [reset = 0h]

REG31\_IBUS\_ADC is shown in Figure 83 and described in Table 54.

Return to the Summary Table.

IBUS ADC

#### Figure 83. REG31\_IBUS\_ADC Register

| 15            | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|---------------|----|----|----|----|----|---|---|--|--|--|
| IBUS_ADC_15:0 |    |    |    |    |    |   |   |  |  |  |
| R-0h          |    |    |    |    |    |   |   |  |  |  |
| 7             | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |
| IBUS_ADC_15:0 |    |    |    |    |    |   |   |  |  |  |
| R-0h          |    |    |    |    |    |   |   |  |  |  |

#### Table 54. REG31\_IBUS\_ADC Register Field Descriptions

| Bit  | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                   |
|------|---------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | IBUS_ADC_15:0 | R    | Oh    | IBUS ADC reading<br>Reported in 2 's Complement.<br>When the current is flowing from VBUS to PMID, IBUS ADC reports<br>positive value, and when the current is flowing from PMID to VBUS,<br>IBUS ADC reports negative value.<br>Type : R<br>POR: 0mA (0h)<br>Range : 0mA-5000mA<br>Fixed Offset : 0mA<br>Bit Step Size : 1mA |



## 8.5.1.46 REG33\_IBAT\_ADC Register (Offset = 33h) [reset = 0h]

REG33\_IBAT\_ADC is shown in Figure 84 and described in Table 55.

Return to the Summary Table.

IBAT ADC

### Figure 84. REG33\_IBAT\_ADC Register

| 15            | 14   | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|---------------|------|----|----|----|----|---|---|--|--|
| IBAT_ADC_15:0 |      |    |    |    |    |   |   |  |  |
| R-0h          |      |    |    |    |    |   |   |  |  |
| 7             | 6    | 5  | 4  | 3  | 2  | 1 | 0 |  |  |
| IBAT_ADC_15:0 |      |    |    |    |    |   |   |  |  |
|               | R-0h |    |    |    |    |   |   |  |  |

#### Table 55. REG33\_IBAT\_ADC Register Field Descriptions

| Bit  | Field         | Туре | Reset | Description                                                                                                                                                                                                                                                                          |
|------|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | IBAT_ADC_15:0 | R    | Oh    | IBAT ADC reading<br>Reported in 2 's Complement.<br>The IBAT ADC reports positive value for the battery charging<br>current, and negative value for the battery discharging current.<br>Type : R<br>POR: 0mA (0h)<br>Range : 0mA-8000mA<br>Fixed Offset : 0mA<br>Bit Step Size : 1mA |



## 8.5.1.47 REG35\_VBUS\_ADC Register (Offset = 35h) [reset = 0h]

REG35\_VBUS\_ADC is shown in Figure 85 and described in Table 56.

Return to the Summary Table.

VBUS ADC

#### Figure 85. REG35\_VBUS\_ADC Register

| 15            | 14 | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|---------------|----|----|----|----|----|---|---|--|--|--|
| VBUS_ADC_15:0 |    |    |    |    |    |   |   |  |  |  |
| R-0h          |    |    |    |    |    |   |   |  |  |  |
| 7             | 6  | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |
| VBUS_ADC_15:0 |    |    |    |    |    |   |   |  |  |  |
| R-0h          |    |    |    |    |    |   |   |  |  |  |

#### Table 56. REG35\_VBUS\_ADC Register Field Descriptions

| Bit  | Field         | Туре | Reset | Description                                                                                                                                       |
|------|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | VBUS_ADC_15:0 | R    | Oh    | VBUS ADC reading<br>Reported in 2 's Complement.<br>Type : R<br>POR: 0mV (0h)<br>Range : 0mV-30000mV<br>Fixed Offset : 0mV<br>Bit Step Size : 1mV |



## 8.5.1.48 REG37\_VAC1\_ADC Register (Offset = 37h) [reset = 0h]

REG37\_VAC1\_ADC is shown in Figure 86 and described in Table 57.

Return to the Summary Table.

VAC1 ADC

### Figure 86. REG37\_VAC1\_ADC Register

| 15            | 14   | 13 | 12 | 11 | 10 | 9 | 8 |  |  |  |
|---------------|------|----|----|----|----|---|---|--|--|--|
| VAC1_ADC_15:0 |      |    |    |    |    |   |   |  |  |  |
| R-0h          |      |    |    |    |    |   |   |  |  |  |
| 7             | 6    | 5  | 4  | 3  | 2  | 1 | 0 |  |  |  |
| VAC1_ADC_15:0 |      |    |    |    |    |   |   |  |  |  |
|               | R-0h |    |    |    |    |   |   |  |  |  |

#### Table 57. REG37\_VAC1\_ADC Register Field Descriptions

| Bit  | Field         | Туре | Reset | Description                                                                                                                                       |
|------|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | VAC1_ADC_15:0 | R    | 0h    | VAC1 ADC reading<br>Reported in 2 's Complement.<br>Type : R<br>POR: 0mV (0h)<br>Range : 0mV-30000mV<br>Fixed Offset : 0mV<br>Bit Step Size : 1mV |



# 8.5.1.49 REG39\_VAC2\_ADC Register (Offset = 39h) [reset = 0h]

REG39\_VAC2\_ADC is shown in Figure 87 and described in Table 58.

Return to the Summary Table.

VAC2 ADC

#### Figure 87. REG39\_VAC2\_ADC Register

| 15            | 14   | 13 | 12 | 11 | 10 | 9 | 8 |
|---------------|------|----|----|----|----|---|---|
| VAC2_ADC_15:0 |      |    |    |    |    |   |   |
|               | R-0h |    |    |    |    |   |   |
| 7             | 6    | 5  | 4  | 3  | 2  | 1 | 0 |
| VAC2_ADC_15:0 |      |    |    |    |    |   |   |
| R-0h          |      |    |    |    |    |   |   |

#### Table 58. REG39\_VAC2\_ADC Register Field Descriptions

| Bit  | Field         | Туре | Reset | Description                                                                                                                                       |
|------|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | VAC2_ADC_15:0 | R    | 0h    | VAC2 ADC reading<br>Reported in 2 's Complement.<br>Type : R<br>POR: 0mV (0h)<br>Range : 0mV-30000mV<br>Fixed Offset : 0mV<br>Bit Step Size : 1mV |



### 8.5.1.50 REG3B\_VBAT\_ADC Register (Offset = 3Bh) [reset = 0h]

REG3B\_VBAT\_ADC is shown in Figure 88 and described in Table 59.

Return to the Summary Table.

VBAT ADC

#### Figure 88. REG3B\_VBAT\_ADC Register

| 15            | 14   | 13 | 12     | 11      | 10 | 9 | 8 |
|---------------|------|----|--------|---------|----|---|---|
|               |      |    | VBAT_A | DC_15:0 |    |   |   |
|               | R-0h |    |        |         |    |   |   |
| 7             | 6    | 5  | 4      | 3       | 2  | 1 | 0 |
| VBAT_ADC_15:0 |      |    |        |         |    |   |   |
| R-0h          |      |    |        |         |    |   |   |

#### Table 59. REG3B\_VBAT\_ADC Register Field Descriptions

| Bit  | Field         | Туре | Reset | Description                                                                                                                                                                                              |
|------|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | VBAT_ADC_15:0 | R    | Oh    | The battery differential sensing voltage (VBATP - VBATN) ADC<br>reading<br>Reported in 2 's Complement.<br>Type : R<br>POR: 0mV (0h)<br>Range : 0mV-20000mV<br>Fixed Offset : 0mV<br>Bit Step Size : 1mV |



## 8.5.1.51 REG3D\_VSYS\_ADC Register (Offset = 3Dh) [reset = 0h]

REG3D\_VSYS\_ADC is shown in Figure 89 and described in Table 60.

Return to the Summary Table.

VSYS ADC

### Figure 89. REG3D\_VSYS\_ADC Register

| 15            | 14   | 13 | 12     | 11      | 10 | 9 | 8 |
|---------------|------|----|--------|---------|----|---|---|
|               |      |    | VSYS_A | DC_15:0 |    |   |   |
|               | R-0h |    |        |         |    |   |   |
| 7             | 6    | 5  | 4      | 3       | 2  | 1 | 0 |
| VSYS_ADC_15:0 |      |    |        |         |    |   |   |
| R-0h          |      |    |        |         |    |   |   |

#### Table 60. REG3D\_VSYS\_ADC Register Field Descriptions

| Bit  | Field         | Туре | Reset | Description                                                                                                                                       |
|------|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | VSYS_ADC_15:0 | R    | 0h    | VSYS ADC reading<br>Reported in 2 's Complement.<br>Type : R<br>POR: 0mV (0h)<br>Range : 0mV-24000mV<br>Fixed Offset : 0mV<br>Bit Step Size : 1mV |



# 8.5.1.52 REG3F\_TS\_ADC Register (Offset = 3Fh) [reset = 0h]

REG3F\_TS\_ADC is shown in Figure 90 and described in Table 61.

Return to the Summary Table.

TS ADC

# Figure 90. REG3F\_TS\_ADC Register

| 15   | 14          | 13 | 12    | 11     | 10 | 9 | 8 |
|------|-------------|----|-------|--------|----|---|---|
|      |             |    | TS_AD | C_15:0 |    |   |   |
| R-0h |             |    |       |        |    |   |   |
| 7    | 6           | 5  | 4     | 3      | 2  | 1 | 0 |
|      | TS_ADC_15:0 |    |       |        |    |   |   |
|      | R-0h        |    |       |        |    |   |   |

### Table 61. REG3F\_TS\_ADC Register Field Descriptions

| Bit  | Field       | Туре | Reset | Description                                                                                                          |
|------|-------------|------|-------|----------------------------------------------------------------------------------------------------------------------|
| 15-0 | TS_ADC_15:0 | R    | Oh    | TS ADC reading<br>Type : R<br>POR: 0% (0h)<br>Range : 0%-99.9023%<br>Fixed Offset : 0%<br>Bit Step Size : 0.0976563% |



# 8.5.1.53 REG41\_TDIE\_ADC Register (Offset = 41h) [reset = 0h]

REG41\_TDIE\_ADC is shown in Figure 91 and described in Table 62.

Return to the Summary Table.

TDIE\_ADC

# Figure 91. REG41\_TDIE\_ADC Register

| 15            | 14            | 13 | 12 | 11 | 10 | 9 | 8 |
|---------------|---------------|----|----|----|----|---|---|
| TDIE_ADC_15:0 |               |    |    |    |    |   |   |
| R-0h          |               |    |    |    |    |   |   |
| 7             | 6             | 5  | 4  | 3  | 2  | 1 | 0 |
|               | TDIE_ADC_15:0 |    |    |    |    |   |   |
|               | R-0h          |    |    |    |    |   |   |

## Table 62. REG41\_TDIE\_ADC Register Field Descriptions

| Bit  | Field         | Туре | Reset | Description                                                                                                                                         |
|------|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | TDIE_ADC_15:0 | R    | 0h    | TDIE ADC reading<br>Reported in 2 's Complement.<br>Type : R<br>POR: 0°C (0h)<br>Range : -40°C-150°C<br>Fixed Offset : 0°C<br>Bit Step Size : 0.5°C |



# 8.5.1.54 REG43\_D+\_ADC Register (Offset = 43h) [reset = 0h]

REG43\_D+\_ADC is shown in Figure 92 and described in Table 63.

Return to the Summary Table.

D+ ADC

# Figure 92. REG43\_D+\_ADC Register

| 15          | 14          | 13 | 12 | 11 | 10 | 9 | 8 |
|-------------|-------------|----|----|----|----|---|---|
| D+_ADC_15:0 |             |    |    |    |    |   |   |
| R-0h        |             |    |    |    |    |   |   |
| 7           | 6           | 5  | 4  | 3  | 2  | 1 | 0 |
|             | D+_ADC_15:0 |    |    |    |    |   |   |
|             |             |    |    |    |    |   |   |

### Table 63. REG43\_D+\_ADC Register Field Descriptions

| Bit  | Field       | Туре | Reset | Description                                                                                                    |
|------|-------------|------|-------|----------------------------------------------------------------------------------------------------------------|
| 15-0 | D+_ADC_15:0 | R    | Oh    | D+ ADC reading<br>Type : R<br>POR: 0mV (0h)<br>Range : 0mV-3600mV<br>Fixed Offset : 0mV<br>Bit Step Size : 1mV |



# 8.5.1.55 REG45\_D-\_ADC Register (Offset = 45h) [reset = 0h]

REG45\_D-\_ADC is shown in Figure 93 and described in Table 64.

Return to the Summary Table.

D- ADC

# Figure 93. REG45\_D-\_ADC Register

| 15        | 14        | 13 | 12 | 11 | 10 | 9 | 8 |
|-----------|-----------|----|----|----|----|---|---|
| DADC_15:0 |           |    |    |    |    |   |   |
| R-0h      |           |    |    |    |    |   |   |
| 7         | 6         | 5  | 4  | 3  | 2  | 1 | 0 |
|           | DADC_15:0 |    |    |    |    |   |   |
|           | <br>R-0h  |    |    |    |    |   |   |

## Table 64. REG45\_D-\_ADC Register Field Descriptions

| Bit  | Field     | Туре | Reset | Description                                                                                                    |
|------|-----------|------|-------|----------------------------------------------------------------------------------------------------------------|
| 15-0 | DADC_15:0 | R    | Oh    | D- ADC reading<br>Type : R<br>POR: 0mV (0h)<br>Range : 0mV-3600mV<br>Fixed Offset : 0mV<br>Bit Step Size : 1mV |



# 8.5.1.56 REG47\_DPDM\_Driver Register (Offset = 47h) [reset = 0h]

REG47\_DPDM\_Driver is shown in Figure 94 and described in Table 65.

Return to the Summary Table.

**DPDM** Driver

# Figure 94. REG47\_DPDM\_Driver Register

| 7 | 6             | 5 | 4 | 3             | 2 | 1      | 0    |  |
|---|---------------|---|---|---------------|---|--------|------|--|
|   | DPLUS_DAC_2:0 |   |   | DMINUS_DAC_2: | 0 | RESE   | RVED |  |
|   | R/W-0h        |   |   | R/W-0h        |   | R/W-0h |      |  |

## Table 65. REG47\_DPDM\_Driver Register Field Descriptions

| Bit | Field          | Туре | Reset | Description                                |
|-----|----------------|------|-------|--------------------------------------------|
| 7-5 | DPLUS_DAC_2:0  | R/W  | Oh    | D+ Output Driver<br>Type : RW<br>POR: 000b |
|     |                |      |       | Oh = HIZ                                   |
|     |                |      |       | 1h = 0                                     |
|     |                |      |       | 2h = 0.6V                                  |
|     |                |      |       | 3h = 1.2V                                  |
|     |                |      |       | 4h = 2.0V                                  |
|     |                |      |       | 5h = 2.7V                                  |
|     |                |      |       | 6h = 3.3V                                  |
|     |                |      |       | 7h = D+/D-Short                            |
| 4-2 | DMINUS_DAC_2:0 | R/W  | Oh    | D- Output Driver<br>Type : RW<br>POR: 000b |
|     |                |      |       | Oh = HIZ                                   |
|     |                |      |       | 1h = 0                                     |
|     |                |      |       | 2h = 0.6V                                  |
|     |                |      |       | 3h = 1.2V                                  |
|     |                |      |       | 4h = 2.0V                                  |
|     |                |      |       | 5h = 2.7V                                  |
|     |                |      |       | 6h = 3.3V                                  |
|     |                |      |       | 7h = reserved                              |
| 1-0 | RESERVED       | R/W  | 0h    | RESERVED                                   |



# 8.5.1.57 REG48\_Part\_Information Register (Offset = 48h) [reset = 0h]

REG48\_Part\_Information is shown in Figure 95 and described in Table 66.

Return to the Summary Table.

Part Information

# Figure 95. REG48\_Part\_Information Register

| 7    | 6    | 5 | 4      | 3 | 2 | 1           | 0 |
|------|------|---|--------|---|---|-------------|---|
| RESE | RVED |   | PN_2:0 |   |   | DEV_REV_2:0 |   |
| R    | -0h  |   | R-0h   |   |   | R-0h        |   |

## Table 66. REG48\_Part\_Information Register Field Descriptions

| Bit | Field       | Туре | Reset | Description                                                                                        |
|-----|-------------|------|-------|----------------------------------------------------------------------------------------------------|
| 7-6 | RESERVED    | R    | 0h    | RESERVED                                                                                           |
| 5-3 | PN_2:0      | R    | Oh    | Device Part number<br>0h = BQ25790.<br>All the other options are reserved<br>Type : R<br>POR: 000b |
| 2-0 | DEV_REV_2:0 | R    | 0h    | Device Revision<br>Type : R<br>POR: 001b                                                           |



# 9 Application and Implementation

### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

A typical application consists of the device configured as an  $I^2C$  controlled power path management device and a multi-cell battery charger for Li-lon and Li-polymer batteries used in a wide range of smartphones and other portable devices. It integrates all the four switching MOSFETs (Q<sub>1</sub> to Q<sub>4</sub>) for the buck-boost converter, and the battery FET (BATFET) between system and battery. The device also integrates the input current sensing and charging current sensing circuitries, the bootstrap diode for the high-side gate driving and the dual-input power mux for the power sources selection.

BQ25790 SLUSDF9 – JUNE 2020 Texas Instruments

www.ti.com

# 9.2 Typical Application



Figure 96. BQ25790 Application Diagram with Two Input Sources and Ship FET



# **Typical Application (continued)**



Figure 97. BQ25790 Application Diagram with Single Input Source and No Ship FET

## Typical Application (continued)

### 9.2.1 Design Requirements

For this design example, use the parameters shown in the table below.

| PARAMETER                               | VALUE       |  |  |  |  |
|-----------------------------------------|-------------|--|--|--|--|
| VBUS voltage range                      | 5 V to 20 V |  |  |  |  |
| Input current limit (IINDPM[8:0])       | 3.0 A       |  |  |  |  |
| Fast charge current limit (ICHG[8:0])   | 3.0 A       |  |  |  |  |
| Minimum system voltage (VSYS_MIN[5:0])  | 7.0 V       |  |  |  |  |
| Battery regulation voltage (VREG[10:0]) | 8.4 V       |  |  |  |  |

#### Table 67. Design Parameters

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Inductor Selection

The device has 1.5 MHz switching frequency to allow the use of small inductor (1µH) and capacitor values. It also provide the 750kHz switching frequency to achieve higher efficiency for the applications which have enough design space to accommodate the larger inductor (2.2 µH) and capacitors. Please note that the 1.5 MHz switching frequency only works with the 1µH inductor and the 750 kHz switching frequency only works with the  $2.2\mu$ H inductor.

Because the converter might be either operated in the buck mode or the boost mode, so the inductor current is equal to either the charging current or the input current. The inductor saturation current should be higher than the larger value of the input current ( $I_{IN}$ ) or the charging current ( $I_{CHG}$ ) plus half the ripple current ( $I_{RIPPLE}$ ):

$$I_{SAT} \ge MAX\left[\left(I_{IN} + \frac{I_{RIPPLE}}{2}\right), \left(I_{CHG} + \frac{I_{RIPPLE}}{2}\right)\right]$$
(3)

The inductor ripple current ( $I_{RIPPLE}$ ) depends on the input voltage ( $V_{BUS}$ ), the output voltage ( $V_{SYS}$ ), the switching frequency ( $F_{SW}$ ) and the inductance (L). The inductor current ripples for buck mode and boost mode are calculated with equations (4) and (5), respectively:

$$I_{RIPPLE\_BUCK} = \frac{V_{SYS} \times (V_{BUS} - V_{SYS})}{V_{BUS} \times F_{SW} \times L}$$

$$I_{RIPPLE\_BOOST} = \frac{V_{BUS} \times (V_{SYS} - V_{BUS})}{V_{SYS} \times F_{SW} \times L}$$
(4)
(5)

The inductor current ripple in the buck mode is usually larger than that in the boost mode, since the voltagesecond applied on the inductor is larger. The maximum inductor current ripple in the buck mode happens in the vicinity of  $D = V_{SYS} / V_{BUS} = 0.5$ . The SYS voltage is approximately 8V for the 2s battery configuration, so the worst case for the inductor ripples is with the 15V or 20V input voltage.

### 9.2.2.2 Input (VBUS / PMID) Capacitor

In the buck mode operation, the input current is discontinuous, which dominates the input RMS ripple current and input voltage ripple. The input capacitors should have enough ripple current rating to absorb the input AC current and have large enough capacitance to maintain the small input voltage ripple. For the buck mode operation, the input RMS ripple current is calculated by the equation (6) and the input voltage ripple is calculated by the equation (7), where  $D = V_{SYS} / V_{BUS}$ .

$$I_{CIN\_BUCK} = I_{CHG} \times \sqrt{D \times (1 - D)}$$

$$\Delta V_{IN\_BUCK} = \frac{D \times (1 - D) \times I_{CHG}}{C_{IN} \times F_{SW}}$$
(6)
(7)



The worst case input RMS ripple current and input voltage ripple both occur at 0.5 duty cycle condition. The SYS voltage is approximately 8V for the 2s battery configuration, so the worst case is when 15V to 20V VBUS condition. Low ESR ceramic capacitor such as X7R or X5R is preferred for the input decoupling capacitor and should be placed close to the PMID and GND pins of the IC. The voltage rating of the capacitor must be higher than the normal input voltage level. The capacitor with 25V or higher voltage rating is preferred for up to 20V input voltage. 1\*0.1  $\mu$ F + 3\*10  $\mu$ F capacitors are suggested for up to 3.3-A input current limit.

#### 9.2.2.3 Output (VSYS) Capacitor

In the boost mode operation, the output current is discontinuous, which dominates the output RMS ripple current and output voltage ripple. The output capacitors should have enough ripple current rating to absorb the output AC current and have large enough capacitance to maintain the small output voltage ripple. For the boost mode operation, the output RMS ripple current is calculated by the equation (8) and the output voltage ripple is calculated by the equation (9), where  $D = (1 - V_{BUS} / V_{SYS})$ .

$$I_{COUT\_BOOST} = I_{CHG} \times \sqrt{\frac{D}{(1-D)}}$$

$$\Delta V_{OUT\_BOOST} = \frac{I_{CHG} \times D}{C_{OUT} \times F_{SW}}$$
(8)
(9)

The worst case output RMS ripple current and output voltage ripple both occur at the lowest VBUS input voltage. The SYS voltage is approximately 8V for the 2s battery configuration, so the worst case is 5V VBUS condition. Low ESR ceramic capacitor such as X7R or X5R is preferred for the output decoupling capacitor and should be placed close to the SYS and GND pins of the IC. The voltage rating of the capacitor must be higher than the normal input voltage level. The capacitor with 16V or higher voltage rating is preferred for the 2s battery configuration. 1\*0.1  $\mu$ F + 5\*10  $\mu$ F capacitors are suggested for up to 5A charging current.

BQ25790 SLUSDF9 – JUNE 2020 Texas Instruments

www.ti.com

# 9.2.3 Application Curves

 $C_{VBUS} = 2*10\mu F, C_{PMID} = 3*10\mu F, C_{SYS} = 5*10\mu F, C_{BAT} = 2*10\mu F, L1 = 1\mu H$  (SPM6530T-1R0M120), Fsw = 1.5MHz.







BQ25790 SLUSDF9-JUNE 2020 Texas Instruments

www.ti.com





# **10** Power Supply Recommendations

In order to provide an output voltage on SYS, the device requires a power supply between 3.6 V and 24 V input with recommended >500mA current rating connected to VBUS or a 1s to 4s Li-lon battery with voltage higher than  $V_{BAT_UVLO}$  connected to BAT. The source current rating needs to be at least 3A for the buck-boost converter of the charger to provide maximum output power to SYS.

The charger does not support the testing condition when the battery connection is floating. The BAT pin has to be connected to a real battery or some devices which can emulate the battery, like the battery emulator or bulk capacitors. When the BAT pin is floating, please disable charge by setting EN\_CHG to 0 or pulling low the EC pin. Otherwise, the voltage overshoot at SYS might trigger the SYSOVP protection periodically.



# 11 Layout

# 11.1 Layout Guidelines

The switching nodes rising and falling times should be minimized for minimum switching loss. Proper layout of the components to minimize the high frequency current path loops (shown in the figure below) is important to prevent the electrical and magnetic field radiation and the high frequency resonant problems. Here is a PCB layout priority list for proper layout. Layout PCB according to this specific order is essential.

- Place the SYS output capacitors as close to SYS and GND bumps as possible. Place a 0.1 μF small size (such as 0402 or 0201) capacitor closer than the other 10 μF capacitors. Ground connections need to be tied to the IC ground with a short copper trace connection or GND plane.
- 2. Place the PMID input capacitors as close to PMID and GND bumps as possible. Place a 0.1  $\mu$ F small size (such as 0402 or 0201) capacitor closer than the other 10  $\mu$ F capacitors. Ground connections need to be tied to the IC ground with a short copper trace connection or GND plane.
- 3. The connection from SYS/PMID to the 0.1 µF has to be routed on the top layer of the PCB, the returning back to GND also has to be in the top layer. Keep the whole routing loop as small as possible.
- 4. Place the inductor input terminal to SW1 bumps and the inductor output terminal to SW2 bumps as close as possible. Minimize the copper area of this trace to lower electrical and magnetic field radiation but make the trace wide enough to carry the inductor current. Minimize parasitic capacitance from this area to any other trace or plane.
- 5. Place the BAT capacitors close to BAT and GND bumps, place the VBUS capacitors close to VBUS and GND bumps
- 6. The REGN decoupling capacitor and the bootstrap capacitors should be placed next to the IC and make trace connection as short as possible.
- 7. Ensure that there are sufficient thermal vias directly under bumps of the power MOSFETs, connecting to copper on other layers.
- 8. Via size and number should be enough for a given current path.
- 9. Route BATP and BATN away from switching nodes such as SW1 and SW2.

Refer to the EVM design and more information in the BQ25790EVM (BMS027) Evaluation Module User's Guide for the recommended component placement with trace and via locations.



Figure 112. Buck-Boost Converter High Frequency Current Path



# **12 Device and Documentation Support**

### 12.1 Device Support

#### 12.1.1 Third-Party Products Disclaimer

# 12.1.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

## **12.2 Documentation Support**

#### 12.2.1 Related Documentation

For related documentation see the following:

• BQ25790EVM (BMS027) Evaluation Module User's Guide

### **12.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **12.4 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 12.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 12.7 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



5-Jun-2020

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| BQ25790YBGR      | ACTIVE | DSBGA        | YBG     | 56   | 3000    | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM | -40 to 85    | BQ25790        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ25790YBGR | DSBGA           | YBG                | 56 | 3000 | 330.0                    | 12.4                     | 3.08       | 3.5        | 0.7        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

6-Jun-2020



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ25790YBGR | DSBGA        | YBG             | 56   | 3000 | 367.0       | 367.0      | 35.0        |

# **YBG0056**



# **PACKAGE OUTLINE**

# DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# YBG0056

# **EXAMPLE BOARD LAYOUT**

# DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

 Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009).



# YBG0056

# **EXAMPLE STENCIL DESIGN**

# DSBGA - 0.5 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated