# BLF184XR; BLF184XRS

# **Power LDMOS transistor**

Rev. 3 — 1 April 2014

Product data sheet

## 1. Product profile

#### 1.1 General description

A 700 W extremely rugged LDMOS power transistor for broadcast and industrial applications in the HF to 600 MHz band.

Table 1. Application information

| Test signal | f     | V <sub>DS</sub> | $P_L$ | G <sub>p</sub> | $\eta_{D}$ |
|-------------|-------|-----------------|-------|----------------|------------|
|             | (MHz) | (V)             | (W)   | (dB)           | (%)        |
| pulsed RF   | 108   | 50              | 700   | 23.9           | 73.5       |
| CW          | 108   | 50              | 750   | 23.5           | 81.9       |

#### 1.2 Features and benefits

- Easy power control
- Integrated ESD protection
- Excellent ruggedness
- High efficiency
- Excellent thermal stability
- Designed for broadband operation (HF to 600 MHz)
- Compliant to Directive 2002/95/EC, regarding Restriction of Hazardous Substances (RoHS)

### 1.3 Applications

- Industrial, scientific and medical applications
- Broadcast transmitter applications



# 2. Pinning information

Table 2. Pinning

| Pin     | Description    | Simplified outlin | ne Graphic symbol      |
|---------|----------------|-------------------|------------------------|
| BLF184  | (R (SOT1214A)  |                   |                        |
| 1       | drain1         |                   |                        |
| 2       | drain2         | 1 2               | $\neg$   $\frac{1}{1}$ |
| 3       | gate1          |                   | SI, F                  |
| 4       | gate2          | 3 4               | 3 - 5                  |
| 5       | source         | <u>[1]</u>        | 4 —                    |
|         |                |                   | <b>'</b> ⊢             |
|         |                |                   | 2<br>sym117            |
| BLF184) | (RS (SOT1214B) |                   |                        |
| 1       | drain1         |                   |                        |
| 2       | drain2         | 1 2               | 1                      |
| 3       | gate1          |                   |                        |
| 4       | gate2          | 3 4 5             | 3 — 5                  |
| 5       | source         | [1]               | 4 7                    |
|         |                |                   |                        |
|         |                |                   | 2<br>sym117            |
|         |                |                   |                        |

<sup>[1]</sup> Connected to flange.

# 3. Ordering information

Table 3. Ordering information

| Type number | Package |                                                    |          |  |  |
|-------------|---------|----------------------------------------------------|----------|--|--|
|             | Name    | lame Description Version                           |          |  |  |
| BLF184XR    | -       | flanged ceramic package; 2 mounting holes; 4 leads | SOT1214A |  |  |
| BLF184XRS   | -       | earless flanged ceramic package; 4 leads           | SOT1214B |  |  |

# 4. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter            | Conditions | Min | Max  | Unit |
|------------------|----------------------|------------|-----|------|------|
| $V_{DS}$         | drain-source voltage |            | -   | 135  | V    |
| $V_{GS}$         | gate-source voltage  |            | -6  | +11  | V    |
| T <sub>stg</sub> | storage temperature  |            | -65 | +150 | °C   |
| Tj               | junction temperature | [1]        | -   | 225  | °C   |

<sup>[1]</sup> Continuous use at maximum temperature will affect the reliability, for details refer to the on-line MTF calculator.

### 5. Thermal characteristics

Table 5. Thermal characteristics

| Symbol               | Parameter                                         | Conditions                                                                            |        | Тур   | Unit |
|----------------------|---------------------------------------------------|---------------------------------------------------------------------------------------|--------|-------|------|
| R <sub>th(j-c)</sub> | thermal resistance from junction to case          | T <sub>j</sub> = 150 °C                                                               | [1][2] | 0.18  | K/W  |
| Z <sub>th(j-c)</sub> | transient thermal impedance from junction to case | $T_j = 150 ^{\circ}\text{C}; t_p = 100  \mu\text{s}; \\ \delta = 20 ^{\circ}\text{M}$ | [3]    | 0.065 | K/W  |

- [1]  $T_i$  is the junction temperature.
- [2]  $R_{th(j-c)}$  is measured under RF conditions.
- [3] See Figure 3.



- (1)  $\delta = 1 \%$
- (2)  $\delta = 2 \%$
- (3)  $\delta = 5 \%$
- (4)  $\delta = 10 \%$
- (5)  $\delta = 20 \%$
- (6)  $\delta = 50 \%$
- (7)  $\delta = 100 \% (DC)$

Fig 1. Transient thermal impedance from junction to case as a function of pulse duration

## 6. Characteristics

Table 6. DC characteristics

 $T_i = 25$  °C; per section unless otherwise specified.

| Symbol        | Parameter                      | Conditions                                    | Min  | Тур | Max  | Unit |
|---------------|--------------------------------|-----------------------------------------------|------|-----|------|------|
| $V_{(BR)DSS}$ | drain-source breakdown voltage | $V_{GS} = 0 \text{ V}; I_D = 2.75 \text{ mA}$ | 135  | -   | -    | V    |
| $V_{GS(th)}$  | gate-source threshold voltage  | $V_{DS} = 10 \text{ V}; I_D = 275 \text{ mA}$ | 1.25 | 1.9 | 2.25 | V    |
| $V_{GSq}$     | gate-source quiescent voltage  | $V_{DS} = 50 \text{ V}; I_D = 50 \text{ mA}$  | -    | 1.6 | -    | V    |

 Table 6.
 DC characteristics ...continued

 $T_i = 25$  °C; per section unless otherwise specified.

| Symbol              | Parameter                        | Conditions                                                         | Min | Тур  | Max | Unit |
|---------------------|----------------------------------|--------------------------------------------------------------------|-----|------|-----|------|
| I <sub>DSS</sub>    | drain leakage current            | V <sub>GS</sub> = 0 V; V <sub>DS</sub> = 50 V                      | -   | -    | 1.4 | μΑ   |
| I <sub>DSX</sub>    | drain cut-off current            | $V_{GS} = V_{GS(th)} + 3.75 \text{ V};$<br>$V_{DS} = 10 \text{ V}$ | -   | 38.5 | -   | Α    |
| I <sub>GSS</sub>    | gate leakage current             | V <sub>GS</sub> = 11 V; V <sub>DS</sub> = 0 V                      | -   | -    | 140 | nA   |
| R <sub>DS(on)</sub> | drain-source on-state resistance | $V_{GS} = V_{GS(th)} + 3.75 \text{ V};$<br>$I_D = 9.625 \text{ A}$ | -   | 0.16 | -   | Ω    |

#### Table 7. AC characteristics

 $T_i = 25$  °C; per section unless otherwise specified.

| Symbol           | Parameter            | Conditions                                                       | Min | Тур | Max | Unit |
|------------------|----------------------|------------------------------------------------------------------|-----|-----|-----|------|
| C <sub>rs</sub>  | feedback capacitance | $V_{GS} = 0 \text{ V}; V_{DS} = 50 \text{ V}; f = 1 \text{ MHz}$ | -   | 3.1 | -   | pF   |
| C <sub>iss</sub> | input capacitance    | $V_{GS} = 0 \text{ V}; V_{DS} = 50 \text{ V}; f = 1 \text{ MHz}$ | -   | 292 | -   | pF   |
| Coss             | output capacitance   | $V_{GS} = 0 \text{ V}; V_{DS} = 50 \text{ V}; f = 1 \text{ MHz}$ | -   | 107 | -   | pF   |

#### Table 8. RF characteristics

Test signal: pulsed RF;  $t_p$  = 100  $\mu$ s;  $\delta$  = 20 %; f = 108 MHz; RF performance at  $V_{DS}$  = 50 V;  $I_{Dq}$  = 100 mA;  $T_{case}$  = 25 °C; unless otherwise specified; in a class-AB production test circuit.

| Symbol           | Parameter         | Conditions             | Min  | Тур  | Max | Unit |
|------------------|-------------------|------------------------|------|------|-----|------|
| G <sub>p</sub>   | power gain        | P <sub>L</sub> = 700 W | 22.8 | 23.9 | -   | dB   |
| RL <sub>in</sub> | input return loss | P <sub>L</sub> = 700 W | -    | -20  | -13 | dB   |
| $\eta_{D}$       | drain efficiency  | P <sub>L</sub> = 700 W | 71   | 73.5 | -   | %    |



 $V_{GS} = 0 V$ ; f = 1 MHz.

Fig 2. Output capacitance as a function of drain-source voltage; typical values per section

#### 7. Test information

### 7.1 Ruggedness in class-AB operation

The BLF184XR and BLF184XRS are capable of withstanding a load mismatch corresponding to VSWR > 65 : 1 through all phases under the following conditions:  $V_{DS} = 50 \text{ V}$ ;  $I_{Dq} = 100 \text{ mA}$ ;  $P_L = 700 \text{ W}$  pulsed; f = 108 MHz.

### 7.2 Impedance information



Table 9. Typical push-pull impedance

Simulated  $Z_i$  and  $Z_L$  device impedance; impedance info at  $V_{DS} = 50$  V and  $P_L = 700$  W.

| f     | Z <sub>i</sub> | $Z_L$      |
|-------|----------------|------------|
| (MHz) | (Ω)            | (Ω)        |
| 108   | 5.8 – j19.1    | 5.5 + j1.0 |

#### 7.3 UIS avalanche energy

#### Table 10. Typical avalanche data per section

 $T_{amb}$  = 25 °C; typical test data; test jig without water cooling.

|     | E <sub>AS</sub> |
|-----|-----------------|
| (A) | (J)             |
| 15  | 4.3             |
| 20  | 2.1             |
| 25  | 1.3             |

For information see application note AN10273.



Fig 4. Non-repetitive avalanche energy as a function of single pulse avalanche current, typical values

#### 7.4 Test circuit



Table 11. List of components

For test circuit see Figure 5.

| Component | Description                       | Value      | Remarks |
|-----------|-----------------------------------|------------|---------|
| C1, C2    | multilayer ceramic chip capacitor | 910 pF [1] |         |
| C3        | multilayer ceramic chip capacitor | 47 pF [1]  |         |
| C4        | multilayer ceramic chip capacitor | 51 pF [1]  |         |

BLF184XR\_BLF184XRS

All information provided in this document is subject to legal disclaimers.

**Table 11.** List of components ...continued For test circuit see <u>Figure 5</u>.

| Component         | Description                       | Value                                  | Remarks                  |
|-------------------|-----------------------------------|----------------------------------------|--------------------------|
| C5                | multilayer ceramic chip capacitor | 100 pF [1]                             |                          |
| C6, C23           | multilayer ceramic chip capacitor | ultilayer ceramic chip capacitor 20 pF |                          |
| C7, C8, C15, C16  | multilayer ceramic chip capacitor | 820 pF [1]                             |                          |
| C9, C10, C13, C14 | multilayer ceramic chip capacitor | 4.7 μF, 100 V                          | TDK<br>C5750X7R2A475KT   |
| C11, C12          | electrolytic capacitor            | 1000 μF, 63 V                          |                          |
| C17, C19          | multilayer ceramic chip capacitor | 39 pF [1]                              |                          |
| C18, C20          | multilayer ceramic chip capacitor | 27 pF [1]                              |                          |
| C21               | multilayer ceramic chip capacitor | 7.5 pF [1]                             |                          |
| C22               | multilayer ceramic chip capacitor | 22 pF [1]                              |                          |
| C24, C25          | multilayer ceramic chip capacitor | 27 pF [1]                              |                          |
| C26, C27          | multilayer ceramic chip capacitor | 1 nF [2]                               |                          |
| L1, L2, L3, L4    | 1.5 turn 0.8 mm copper wire       | D = 2.8 mm                             |                          |
| L5, L6            | 5.5 turn 0.8 mm copper wire       | D = 3.6 mm                             |                          |
| L7, L8            | 1 turn 1.5 mm copper wire         | D = 4 mm                               |                          |
| R1, R2            | resistor                          | 10 Ω                                   | SMD 1206                 |
| T1                | semi rigid coax                   | 25 Ω, length = 160 mm                  | Micro-Coax<br>UT-090C-25 |
| T2                | semi rigid coax                   | 25 Ω, length = 160 mm                  | Micro-Coax<br>UT-141C-25 |

<sup>[1]</sup> American Technical Ceramics type 800B or capacitor of same quality.

<sup>[2]</sup> American Technical Ceramics type 100B or capacitor of same quality.

### 7.5 Graphical data

The following figures are measured in a class-AB production test circuit.

### 7.5.1 1-Tone CW pulsed



 $V_{DS}$  = 50 V;  $I_{Dq}$  = 100 mA; f = 108 MHz;  $t_p$  = 100  $\mu s;$   $\delta$  = 20 %.

Fig 6. Power gain and drain efficiency as function of output power; typical values



 $V_{DS}$  = 50 V;  $I_{Dq}$  = 100 mA; f = 108 MHz;  $t_p$  = 100  $\mu s;$   $\delta$  = 20 %.

- (1)  $P_{L(1dB)} = 58.6 \text{ dBm } (720 \text{ W})$
- (2)  $P_{L(3dB)} = 59 \text{ dBm } (800 \text{ W})$

Fig 7. Output power as a function of input power; typical values



 $V_{DS}$  = 50 V; f = 108 MHz;  $t_p$  = 100  $\mu s;$   $\delta$  = 20 %.

- (1)  $I_{Dq} = 50 \text{ mA}$
- (2)  $I_{Dq} = 100 \text{ mA}$
- (3)  $I_{Dq} = 200 \text{ mA}$
- (4)  $I_{Dq} = 400 \text{ mA}$

Fig 8. Power gain as a function of output power; typical values



 $V_{DS} = 50 \text{ V}$ ; f = 108 MHz;  $t_p = 100 \text{ } \mu\text{s}$ ;  $\delta = 20 \text{ } \%$ .

- (1)  $I_{Dq} = 50 \text{ mA}$
- (2)  $I_{Dq} = 100 \text{ mA}$
- (3)  $I_{Dq} = 200 \text{ mA}$
- (4)  $I_{Dq} = 100 \text{ mA}$

Fig 9. Drain efficiency as a function of output power; typical values



 $I_{Dq}$  = 100 mA; f = 108 MHz;  $t_p$  = 100  $\mu s; \, \delta$  = 20 %.

- (1)  $V_{DS} = 25 \text{ V}$
- (2)  $V_{DS} = 30 \text{ V}$
- (3)  $V_{DS} = 35 \text{ V}$
- (4)  $V_{DS} = 40 \text{ V}$
- (5)  $V_{DS} = 45 \text{ V}$
- (6)  $V_{DS} = 50 \text{ V}$

Fig 10. Power gain as a function of output power; typical values



 $I_{Dq}$  = 100 mA; f = 108 MHz;  $t_p$  = 100  $\mu$ s;  $\delta$  = 20 %.

- (1)  $V_{DS} = 25 \text{ V}$
- (2)  $V_{DS} = 30 \text{ V}$
- (3)  $V_{DS} = 35 \text{ V}$
- (4)  $V_{DS} = 40 \text{ V}$
- (5)  $V_{DS} = 45 \text{ V}$
- (6)  $V_{DS} = 50 \text{ V}$

Fig 11. Drain efficiency as a function of output power; typical values

# 8. Package outline



Fig 12. Package outline SOT1214A

BLF184XR\_BLF184XRS

All information provided in this document is subject to legal disclaimers.



Fig 13. Package outline SOT1214B

BLF184XR\_BLF184XRS

All information provided in this document is subject to legal disclaimers.

# 9. Handling information

#### **CAUTION**



This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.

Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.

# 10. Abbreviations

Table 12. Abbreviations

| Acronym | Description                                  |
|---------|----------------------------------------------|
| CW      | Continuous Wave                              |
| ESD     | ElectroStatic Discharge                      |
| HF      | High Frequency                               |
| LDMOS   | Laterally Diffused Metal-Oxide Semiconductor |
| MTF     | Median Time to Failure                       |
| SMD     | Surface Mounted Device                       |
| UIS     | Unclamped Inductive Switching                |
| VSWR    | Voltage Standing-Wave Ratio                  |

# 11. Revision history

Table 13. Revision history

| Document ID            | Release date                                                   | Data sheet status        | Change notice      | Supersedes             |
|------------------------|----------------------------------------------------------------|--------------------------|--------------------|------------------------|
| BLF184XR_BLF184XRS v.3 | 20140401                                                       | Product data sheet       | -                  | BLF184XR_BLF184XRS v.2 |
| Modifications          | The status                                                     | of this document has bee | en changed to Prod | duct data sheet        |
|                        | <u>Table 2 on page 2</u> : simplified outline SOT1214B updated |                          |                    |                        |
| BLF184XR_BLF184XRS v.2 | 20140227                                                       | Preliminary data sheet   | -                  | BLF184XR_BLF184XRS v.1 |
| BLF184XR_BLF184XRS v.1 | 20130506                                                       | Objective data sheet     | -                  | -                      |

## 12. Legal information

#### 12.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 12.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 12.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

BLF184XR BLF184XRS

All information provided in this document is subject to legal disclaimers.

# BLF184XR; BLF184XRS

#### **Power LDMOS transistor**

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 12.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 13. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

### 14. Contents

| Product profile                    |
|------------------------------------|
| General description 1              |
| Features and benefits              |
| Applications                       |
| Pinning information 2              |
| Ordering information 2             |
| Limiting values                    |
| Thermal characteristics 3          |
| Characteristics 3                  |
| Test information 5                 |
| Ruggedness in class-AB operation 5 |
| Impedance information 5            |
| UIS avalanche energy 5             |
| Test circuit                       |
| Graphical data 8                   |
| 1-Tone CW pulsed 8                 |
| Package outline                    |
| Handling information 12            |
| Abbreviations12                    |
| Revision history                   |
| Legal information                  |
| Data sheet status                  |
| Definitions                        |
| Disclaimers                        |
| Trademarks14                       |
| Contact information 14             |
| Contents                           |
|                                    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.