

# Middle Power Class-D Speaker Amplifier Series

# 17W+17W

# Class D Speaker Amplifier for Digital Input

#### **BD28623MUV**

#### **General Description**

BD28623MUV is a Class D Speaker Amplifier designed for Flat-panel TVs in particular for space-saving and low-power consumption. This IC delivers an output power of 20W+20W. This IC employs state-of-the-art Bipolar, CMOS, and DMOS (BCD) process technology. With this technology, the IC can achieve high efficiency. In addition, the IC is packaged in a compact back-surface heat-sink type power package to achieve low power consumption and low heat generation and to eliminate need for external heat-sink. With this package, total output power is only 34W as compared to 40W total output power of package with external heat-sink This product satisfies all needs for drastic downsizing, low-profile structures and powerful high quality playback of sound systems.

#### **Features**

■ 1 Digital Audio Interface

I<sup>2</sup>S format

SDATA: 16 / 20 / 24bit

LRCLK (f<sub>S</sub>): 32 kHz/ 44.1kHz / 48kHz

BCLK: 64fs (fixed)

MCLK: 256f<sub>S</sub> / 512f<sub>S</sub> Automatic Identification)

- Low supply current at RESET mode.
- Slew rate controller
  - ; No need snubber circuit (Vcc≤22V)
- Output Feedback Circuitry which prevents decrease of sound quality caused by change of power supply voltage, achieves low noise and low distortion, So the large electrolytic-capacitors for Vcc bypass is able to be eliminated.
- Variable Gain (17dB / 20dB / 26dB)
- Wide power supply voltage range (8.5V to 24V)
- High efficiency, low heat
- Pop noise prevention at power supply on / off
- Soft Muting Technology
- High reliability design by built-in protection circuits
  - Overheat protection
  - Under voltage protection
  - Output short protection
  - Output DC voltage protection
  - Clock stop protection (MCLK, BCLK, LRCLK)
- Small package (VQFN024V4040)

#### **Applications**

- Flat Panel TVs (LCD, Plasma)
- Home Audio (Sound Bar)
- Amusement Equipment
- Electronic Music Equipment
- Desktop PC, etc.

#### **Key Specifications**

■ Supply Voltage: 8.5V to 24V Speaker Output Power: 17W+17W (Typ)

 $(V_{CC}=18V, R_L=8\Omega, Gain=26dB)$ 

■ Total Harmonic Distortion: 0.08% (Typ) @P<sub>0</sub>=1W (V<sub>CC</sub>=12V, R<sub>L</sub>=8Ω, Gain=20dB)

Crosstalk: 90dB (Typ)
 PSRR: 60dB (Typ)
 Output Noise Voltage: 150µV<sub>rms</sub> (Typ)
 Standby Current: 33µA (Typ)
 Operating Temperature Range: -25°C to +85°C

Package VQFN024V4040 W(Typ) x D(Typ) x H(Max) 4.00mm x 4.00mm x 1.00mm



#### **Typical Application Circuit**



Figure 1. Typical Application Circuit

# **Pin Configuration**

(TOP VIEW)



Figure 2. Pin Configuration

# Pin Descriptions, I/O Equivalent Circuits (Provided pin voltages are typical values)

| Pin No. | Pin Name      | Pin Voltage             | Pin Descriptions                                                          | Internal Equivalent Circuit              |
|---------|---------------|-------------------------|---------------------------------------------------------------------------|------------------------------------------|
| 1       | MCLK          | · ·····ge               | Digital sound signal input pin                                            | (14)                                     |
| 2       | SDATA         |                         |                                                                           |                                          |
| 3<br>4  | BCLK<br>LRCLK |                         |                                                                           | <b>*</b>                                 |
| 4       | LRCLK         | 0V                      | Speaker output mute control pin                                           | (1,2,3,4,7)                              |
|         |               |                         | opeaner eatpar mate control pm                                            |                                          |
| 7       | MUTEX         |                         | H: Mute OFF                                                               | ↑ <b>§</b> 100k                          |
|         |               |                         | L: Mute ON                                                                | (15)                                     |
|         |               |                         | Gain setting pin                                                          |                                          |
|         |               |                         |                                                                           | 3k                                       |
|         |               |                         |                                                                           | (5) + W P                                |
| 5       | PLIMT         | 0V                      |                                                                           | <b>★ \$</b> 33k                          |
| 3       | FLIMI         | ΟV                      |                                                                           | (15)                                     |
|         |               |                         |                                                                           |                                          |
|         |               |                         |                                                                           |                                          |
|         |               |                         | Decet nin                                                                 |                                          |
|         |               |                         | Reset pin                                                                 | (14) <del> </del>                        |
|         |               |                         | H: Reset OFF                                                              | <b>1</b>                                 |
|         |               |                         | L: Reset ON                                                               | 57k                                      |
| 6       | RSTX          | 0V                      |                                                                           | 6 + W + E                                |
|         |               |                         |                                                                           | <b>★ \$</b> 43k                          |
|         |               |                         |                                                                           | (15)                                     |
|         |               |                         |                                                                           |                                          |
|         |               |                         | Output pin of Ch1 positive PWM signal                                     |                                          |
| 8       | OUT1P         | V <sub>CC</sub> to 0V   | Please connect to output LPF.                                             |                                          |
|         |               |                         | *If this pin is shorted to GND, the IC may be broken.                     | (10)                                     |
| 9       | BSP1P         | -                       | Boot-strap pin of Ch1 positive PWM signal                                 | (17)———————————————————————————————————— |
|         |               |                         | Please connect a capacitor to OUT1P.  Power supply pin for Ch1 PWM signal |                                          |
| 10      | VCCP1         | -                       | Please connect a capacitor.                                               |                                          |
|         |               |                         | GND pin for Ch1 PWM signal                                                | <b>→</b>                                 |
| 11      | GNDP1         | 0V                      | GND pill for CITT FWW signal                                              | (13)                                     |
| 4.5     | 505           |                         | Boot-strap pin of Ch1 negative PWM signal                                 | ·                                        |
| 12      | BSP1N         | -                       | Please connect a capacitor to OUT1N.                                      | <b>★★</b>                                |
|         |               |                         | Output pin of Ch1 negative PWM signal                                     |                                          |
| 13      | OUT1N         | $V_{\text{CC}}$ to $0V$ | Please connect to output LPF.                                             |                                          |
|         |               |                         | *If this pin is shorted to GND, the IC may be broken.                     |                                          |
| 14      | VCCA          | V <sub>CC</sub>         | Power supply pin for Analog signal                                        |                                          |
| - ' '   |               | • 66                    | Please connect a capacitor to GND.                                        | _                                        |
| 15      | GNDA          | 0V                      | GND pin for Analog signal                                                 | _                                        |
|         |               |                         | Internal power supply pin for Digital circuit                             |                                          |
|         |               |                         | Please connect a capacitor to GND.                                        | (14)— <b>♦</b> —                         |
|         |               |                         |                                                                           |                                          |
| 10      | DECD          | E 0\/                   | *The REGD terminal of BD28623MUV should not be used as                    |                                          |
| 16      | REGD          | 5.0V                    | external supply. Therefore, don't connect anything except for the         | (16)                                     |
|         |               |                         | capacitor for stabilization.                                              | <b>★</b>                                 |
|         |               |                         |                                                                           | (15)                                     |
|         |               |                         |                                                                           |                                          |

# Pin Descriptions, I/O Equivalent Circuits – continued (Provided pin voltages are typical values)

| Pin No. | Pin Name | Pin Voltage           | Pint Descriptions                                                                                                                                                                                                                                                                                                        | Internal Equivalent Circuit |
|---------|----------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| 17      | REGG     | 5.7V                  | Internal power supply pin for Gate driver Please connect a capacitor to GND.  *The REGG terminal of BD28623MUV should not be used as external supply. Therefore, don't connect anything except for the capacitor for stabilization.                                                                                      | 14<br>17<br>500k            |
| 18      | BSP2P    | -                     | Boot-strap pin of Ch2 positive PWM signal Please connect a capacitor to OUT2P.                                                                                                                                                                                                                                           | 20                          |
| 19      | OUT2P    | V <sub>cc</sub> to 0V | Output pin of Ch2 positive PWM signal Please connect to output LPF.  *If this pin is shorted to GND, the IC may be broken.                                                                                                                                                                                               | 17                          |
| 20      | VCCP2    | V <sub>CC</sub>       | Power supply pin for Ch2 PWM signal Please connect a capacitor to GND.                                                                                                                                                                                                                                                   |                             |
| 21      | GNDP2    | 0V                    | GND pin for Ch2 PWM signal                                                                                                                                                                                                                                                                                               | (19)                        |
| 22      | BSP2N    | -                     | Boot-strap pin of Ch2 negative PWM signal Please connect a capacitor to OUT2N.                                                                                                                                                                                                                                           |                             |
| 23      | OUT2N    | V <sub>CC</sub> to 0V | Output pin of Ch2 negative PWM signal Please connect to output LPF.                                                                                                                                                                                                                                                      | 21                          |
| 24      | ERROR    | -                     | *If this pin is shorted to GND, the IC may be broken.  Error flag pin Please connect pull-up resistor.  H: Normal L: Error  *An error flag is outputted when Output Short Protection, DC Voltage Protection in the speaker, and High Temperature Protection are operated. This flag shows IC condition during operation. | 24<br>                      |

The numerical value of internal equivalent circuit is typical value, not guaranteed value.

#### **Block Diagram**



Figure 3. Block Diagram

#### **Absolute Maximum Ratings**

| Parameter                                         | Symbol             | Limit                       | Unit | Conditions               |
|---------------------------------------------------|--------------------|-----------------------------|------|--------------------------|
| Supply Voltage (Note 1) (Note 2)                  | V <sub>CCMAX</sub> | -0.3 to +30                 | V    | Pin10, 14, 20            |
| Deven Dississation                                | D.I                | 2.21 <sup>(Note 3)</sup>    | 14/  | Please refer to Power    |
| Power Dissipation                                 | Pd                 | 3.56 <sup>(Note 4)</sup>    | W    | Dissipation for details. |
| Input Voltage1 <sup>(Note 1)</sup>                | V <sub>IN1</sub>   | -0.3 to +3.7                | V    | Pin1-7                   |
| Terminal Voltage 1 <sup>(Note 1)</sup>            | V <sub>PIN1</sub>  | -0.3 to +7                  | V    | Pin16, 17                |
| Terminal Voltage 2 <sup>(Note 1) (Note 5-1)</sup> | $V_{PIN2}$         | -0.3 to +V <sub>CC</sub>    | V    | Pin8, 13, 19, 23         |
| Terminal Voltage 3 <sup>(Note 1) (Note 5-2)</sup> | $V_{PIN3}$         | -0.3 to OUTxx+7             | V    | Pin9, 12, 18, 22         |
| Open-drain Terminal Voltage <sup>(Note 1)</sup>   | V <sub>ERR</sub>   | -0.3 to +V <sub>CCMAX</sub> | V    | Pin24                    |
| Operating Temperature Range                       | Topr               | -25 to +85                  | °C   |                          |
| Storage Temperature Range                         | Tstg               | -55 to +150                 | °C   |                          |
| Maximum Junction Temperature                      | Tjmax              | +150                        | °C   |                          |

- (Note 1) Voltage that can be applied with reference to GND (Pin11, 15, 21).
- (Note 2) Pd and Tjmax=150°C must not be exceeded.

the absolute maximum ratings.

(Note 3) 74.2mm×74.2mm×1.6mm, FR4, 4-layer glass epoxy board

(Top and bottom layer back copper foil size: 20.2mm², 2nd and 3rd layer back copper foil size: 5505mm²)

Derate by 17.7mW/°C when operating above Ta=25°C. The board is provided with thermal via.

(Note 4 74.2mm×74.2mm×1.6mm, FR4, 4-layer glass epoxy board

(Top and bottom layer back copper foil size: 5505mm²)

Derate by 28.5mW/°C when operating above Ta=25°C. The board is provided with thermal via.

(Note 5-1) The chip should be used within AC peak limits at all conditions. Overshoot should be ≤30V with reference to GND.

Undershoot should be ≤10nsec and ≤30V with reference to V<sub>CC</sub>. (Please refer to figure 4-1.)

(Note 5-2) The chip should be used within AC peak limits at all conditions. Overshoot should be ≤OUTxx+7V with reference to OUTxx.

Undershoot should be ≤10nsec and ≤OUTxx+7V with reference to OUTxx. (Please refer to figure 4-2.)

Caution: Operating the IC over the absolute maximum ratings may damage the IC. The damage can either be a short circuit between pins or an open circuit between pins and the internal circuitry. Therefore, it is important to consider circuit protection measures, such as adding a fuse, in case the IC is operated over



Figure 4-1 Figure 4-2

#### **Recommended Operating Conditions**

| Parameter                        | Symbol   | Limit     | Unit | Conditions                  |
|----------------------------------|----------|-----------|------|-----------------------------|
| Supply Voltage (Note 1) (Note 2) | $V_{CC}$ | 8.5 to 24 | V    | Pin10, 14, 20               |
|                                  |          | 6.4       |      | 21V < V <sub>CC</sub> ≤ 24V |
| Minimum Load Impedance (Note 6)  | $R_L$    | 4.8       | Ω    | 14V < V <sub>CC</sub> ≤ 21V |
| ·                                |          | 3.6       |      | V <sub>CC</sub> ≤14V        |

(Note 6) Pd should not be exceeded.

#### **Electrical Characteristics**

(Unless otherwise specified, Ta=25°C,  $V_{CC}$ =18V, f=1kHz,  $R_L$ =8 $\Omega$ , RSTX=3.3V, MUTEX=3.3V, Gain= 20dB, f<sub>S</sub>=48kHz, MCLK=256f<sub>S</sub>, Output LC filter: L=10 $\mu$ H, C=0.68 $\mu$ F, Without Snubber circuit)

| Danamatan                                      | O:l I              | Limit        |               |              | 1.1:4         | Conditions                                                                                            |  |
|------------------------------------------------|--------------------|--------------|---------------|--------------|---------------|-------------------------------------------------------------------------------------------------------|--|
| Parameter                                      | Symbol             | Min          | Тур           | Max          | Unit          | Conditions                                                                                            |  |
| Total Circuit                                  |                    |              |               |              |               |                                                                                                       |  |
| Circuit Current (Reset Mode)                   | I <sub>CC1</sub>   | -            | 33            | 200          | μA            | No load, RSTX=0V, MUTEX=0V                                                                            |  |
| Circuit Current (Mute Mode)                    | I <sub>CC2</sub>   | -            | 15            | 25           | mA            | No load, RSTX=3.3V,<br>MUTEX=0V                                                                       |  |
| Circuit Current (Active Mode)                  | I <sub>CC3</sub>   | -            | 40            | 80           | mA            | No load, RSTX=3.3V,<br>MUTEX=3.3V                                                                     |  |
| Open-drain Terminal Low Level<br>Voltage       | $V_{ERR}$          | -            | -             | 0.8          | V             | I <sub>O</sub> =0.5mA                                                                                 |  |
| Regulator Output Voltage 1                     | $V_{REGG}$         | 4.6          | 5.7           | 6.5          | V             | RSTX=3.3V, MUTEX=3.3V                                                                                 |  |
| Regulator Output Voltage 2                     | $V_{REGD}$         | 4.2          | 5.0           | 5.7          | V             | RSTX=3.3V, MUTEX=3.3V                                                                                 |  |
| High level Input Voltage 1                     | V <sub>IH1</sub>   | 2.2          | -             | 3.3          | V             | Pin1-4,6-7                                                                                            |  |
| Low level Input Voltage 1                      | V <sub>IL1</sub>   | 0            | -             | 0.8          | V             | Pin1-4,6-7                                                                                            |  |
| High level Input Voltage 2                     | V <sub>IH2</sub>   | 2.6          | -             | 3.3          | V             | Pin5                                                                                                  |  |
| Low level Input Voltage 2                      | $V_{IL2}$          | 0            | -             | 0.45         | V             | Pin5                                                                                                  |  |
| Input Current1<br>(Input Pull-down Terminal)   | I <sub>IH</sub>    | 27.5         | 33            | 42           | μA            | V <sub>IN</sub> = 3.3V, Pin1-4,6-7                                                                    |  |
| ]Input Current2<br>(Input Pull-down Terminal)  | I <sub>IH2</sub>   | 65           | 100           | 135          | μA            | V <sub>IN</sub> = 3.3V, Pin5                                                                          |  |
| Speaker Parts                                  |                    |              |               |              |               |                                                                                                       |  |
| Maximum Output Power 1 <sup>(Note 7)</sup>     | P <sub>O1</sub>    | -            | 15            | -            | W             | V <sub>CC</sub> =16V, THD+N=10%,<br>GAIN=26dB                                                         |  |
| Maximum Output Power 2 <sup>(Note 7)</sup>     | P <sub>O2</sub>    | 10           | 12.5          | -            | W             | V <sub>CC</sub> =16V, THD+N<10%,<br>GAIN=20dB                                                         |  |
| Maximum Output Power 3 <sup>(Note 7)</sup>     | P <sub>O3</sub>    | 5            | 6.3           | -            | W             | V <sub>CC</sub> =16V, THD+N<10%,<br>GAIN=17dB                                                         |  |
| Voltage Gain1 <sup>(Note 7)</sup>              | G <sub>V26</sub>   | 25           | 26            | 27           | dB            | P <sub>O</sub> =1W,<br>GAIN=H                                                                         |  |
| Voltage Gain2 <sup>(Note 7)</sup>              | G <sub>V20</sub>   | 19           | 20            | 21           | dB            | $P_O$ =1W , GAIN=Pull up(47kΩ)                                                                        |  |
| Voltage Gain3 <sup>(Note 7)</sup>              | G <sub>V17</sub>   | 16           | 17            | 18           | dB            | P <sub>O</sub> =1W,<br>GAIN=L                                                                         |  |
| Total Harmonic Distortion1 <sup>(Note 7)</sup> | THD₁               | -            | 0.08          | -            | %             | V <sub>CC</sub> =12V, P <sub>O</sub> =1W<br>BW=20 to 20kHz (AES17)<br>GAIN=20dB, With snubber circuit |  |
| Crosstalk (Note 7)                             | СТ                 | 60           | 90            | -            | dB            | P <sub>O</sub> =1W, 1kHz BPF,<br>GAIN=20dB                                                            |  |
| PSRR (Note 7)                                  | PSRR               | -            | 60            | -            | dB            | V <sub>ripple</sub> =1V <sub>rms</sub> , f=1kHz,<br>GAIN=20dB                                         |  |
| Output Noise Voltage (Note 7)                  | V <sub>NO</sub>    | -            | 150           | 250          | $\mu V_{rms}$ | Input=-∞dBFS, BW=IHF-A,<br>GAIN=20dB                                                                  |  |
| DIAMA (Dolog NACH) NACH INC                    |                    | -            | 512           | -            | kHz           | f <sub>S</sub> =32kHz                                                                                 |  |
| PWM (Pulse Width Modulation) Frequency         | $f_{PWM}$          | -            | 705.6         | -            | kHz           | f <sub>S</sub> =44.1kHz                                                                               |  |
| . roquonoy                                     |                    | -            | 768           | _            | kHz           | f <sub>S</sub> =48kHz                                                                                 |  |
| (Note 7) The reted values of items above       | ndicato average no | rformancos o | of the device | which largel | v dopond on o | circuit layouts, components, and power supplies                                                       |  |

(Note 7) The rated values of items above indicate average performances of the device, which largely depend on circuit layouts, components, and power supplies. The reference values are those applicable to the device and components directly installed on a board specified by ROHM during testing.

#### **Typical Performance Curves (1/11)**

(Unless otherwise specified,  $Ta=25^{\circ}C$ ,  $V_{CC}=18V$ , f=1kHz,  $R_{L}=8\Omega$ , RSTX=3.3V, MUTEX=3.3V,  $f_{S}=48kHz$ , MCLK=256 $f_{S}$ , Gain=26dB, ROHM 4-layer Board)



Figure 5. Circuit Current vs Supply Voltage (RESET)



Figure 6. Circuit Current vs Supply Voltage (MUTE, ACTIVE)



Figure 7. Efficiency vs Output Power  $(8\Omega, 6\Omega)$ 



Figure 8. Circuit Current vs Output Power  $(8\Omega, 6\Omega)$ 

X Dotted line means power dissipation is exceeded.

# Typical Performance Curves – continued (2/11)

(Unless otherwise specified, Ta=25°C,  $V_{CC}$ =18V, f=1kHz,  $R_L$ =8 $\Omega$ , RSTX=3.3V, MUTEX=3.3V,  $f_S$ =48kHz, MCLK=256 $f_S$ , Gain=20dB, ROHM 4-layer Board)



Figure 9. Efficiency vs Output Power  $(4\Omega)$ 



Figure 10. Circuit Current vs Output Power  $(4\Omega)$ 



Figure 11. Waveform of Soft Start

Figure 12. Waveform of Soft Mute

# Typical Performance Curves - continued (3/11)

(Unless otherwise specified, Ta=25°C, V<sub>CC</sub>=18V, f=1kHz, R<sub>L</sub>=8Ω, RSTX=3.3V, MUTEX=3.3V, f<sub>S</sub>=48kHz, MCLK=256f<sub>S</sub>, Gain=26dB, ROHM 4-layer Board)

3



Figure 13. Output Power vs Supply Voltage  $(8\Omega)$ 



(8Ω)



Figure 15. Output Power vs Supply Voltage  $(6\Omega)$ 



Figure 16. Circuit Current vs Output Power  $(6\Omega)$ 

X Dotted line means power dissipation is exceeded.

# Typical Performance Curves - continued (4/11)

(Unless otherwise specified, Ta=25°C,  $V_{CC}$ =18V, f=1kHz, R<sub>L</sub>=8 $\Omega$ , RSTX=3.3V, MUTEX=3.3V, f<sub>S</sub>=48kHz, MCLK=256f<sub>S</sub>, Gain=20dB, ROHM 4-layer Board)



Figure 17. Output Power vs Supply Voltage  $(4\Omega)$ 



Figure 18. Circuit Current vs Output Power  $(4\Omega)$ 



Figure 19. Output Power vs Supply Voltage  $(4.8\Omega)$ 



Figure 20. Circuit Current vs Output Power  $(4.8\Omega)$ 

X Dotted line means power dissipation is exceeded.

# Typical Performance Curves - continued (5/11)

(Unless otherwise specified, Ta=25°C,  $V_{CC}$ =18V, f=1kHz,  $R_L$ =8 $\Omega$ , RSTX=3.3V, MUTEX=3.3V,  $f_S$ =48kHz, MCLK=256 $f_S$ , Gain=20dB, ROHM 4-layer Board)

30



25 | OUT1 | Po=1W | RL=8Ω | Po=1W | Po=1W | RL=8Ω | Po=1W | P

Figure 21. FFT of output noise voltage  $(8\Omega)$ 

Figure 22. Voltage Gain vs Frequency (8Ω)







Figure 24. THD+N vs Frequency (8 $\Omega$ )

#### Typical Performance Curves - continued (6/11)

(Unless otherwise specified, Ta=25°C,  $V_{CC}$ =18V, f=1kHz,  $R_L$ =  $8\Omega/6\Omega$ , RSTX=3.3V, MUTEX=3.3V,  $f_S$ =48kHz, MCLK=256 $f_S$ , Gain=20dB, ROHM 4-layer Board)



Figure 25. Crosstalk vs Output Power  $(8\Omega)$ 



Figure 26. Crosstalk vs Frequency (8 $\Omega$ )



Figure 27. FFT of output noise voltage (6 $\Omega$ )



Figure 28. Voltage Gain vs Frequency (6 $\Omega$ )

# Typical Performance Curves – continued (7/11)

(Unless otherwise specified, Ta=25°C,  $V_{CC}$ =18V, f=1kHz,  $R_L$ =6 $\Omega$ , RSTX=3.3V, MUTEX=3.3V,  $f_S$ =48kHz, MCLK=256 $f_S$ , Gain=20dB, ROHM 4-layer Board)



Figure 29. THD+N vs Output Power (6Ω)



Figure 30. THD+N vs Frequency (6Ω)



Figure 31. Crosstalk vs Output Power (6Ω)



Figure 32. Crosstalk vs Frequency (6 $\Omega$ )

#### Typical Performance Curves - continued (8/11)

(Unless otherwise specified, Ta=25°C,  $V_{CC}$ =12V, f=1kHz,  $R_L$ =4 $\Omega$ , RSTX=3.3V, MUTEX=3.3V,  $f_S$ =48kHz, MCLK=256f<sub>S</sub>, Gain=20dB, ROHM 4-layer Board)



30 Po=1W OUT1  $R_L=4\Omega$ OUT2 V<sub>CC</sub>=12V 25 Voltage Gain [dB] 20 15 10 10 100 1k 10k 100k Frequency [Hz]

Figure 33. FFT of output noise voltage (4 $\Omega$ )

Figure 34. Voltage Gain vs Frequency (4 $\Omega$ )



Figure 35. THD+N vs Output Power (4 $\Omega$ )



Figure 36. THD+N vs Frequency (4 $\Omega$ )

#### Typical Performance Curves - continued (9/11)

(Unless otherwise specified, Ta=25°C,  $V_{CC}$ =18V, f=1kHz,  $R_L$ =  $4\Omega/4.8\Omega$ , RSTX=3.3V, MUTEX=3.3V,  $f_S$ =48kHz, MCLK=256 $f_S$ , Gain=20dB, ROHM 4-layer Board)





Figure 37. Crosstalk vs Output Power ( $4\Omega$ )

Figure 38. Crosstalk vs Frequency (4 $\Omega$ )



Figure 39. FFT of output noise voltage  $(4.8\Omega)$ 



Figure 40. Voltage Gain vs Frequency (4.8Ω)

#### **Typical Performance Curves – continued (10/11)**

(Unless otherwise specified, Ta=25°C,  $V_{CC}$ =18V, f=1kHz,  $R_L$ =4.8 $\Omega$ , RSTX=3.3V, MUTEX=3.3V,  $f_S$ =48kHz, MCLK=256 $f_S$ , Gain=20dB, ROHM 4-layer Board)



Figure 41. THD+N vs Output Power  $(4.8\Omega)$ 



Figure 42. THD+N vs Frequency (4.8Ω)



Figure 43. Crosstalk vs Output Power (4.8Ω)



Figure 44. Crosstalk vs Frequency (4.8Ω)

# Typical Performance Curves – continued (11/11)

(Unless otherwise specified, Ta=25°C,  $\dot{V}_{CC}$ =18 $\dot{V}$ , f=1kHz, R<sub>L</sub>=8 $\Omega$ /6 $\Omega$ , RSTX=3.3V, MUTEX=3.3V, f<sub>S</sub>=48kHz, MCLK=256f<sub>S</sub>, ROHM 4-layer Board)





Figure 45. Supply Voltage vs Maximum Output Power  $(8\Omega)$ 

Figure 46. Supply Voltage vs Maximum Output Power  $(6\Omega)$ 



Figure 47. Audio Characteristics Measurement Environment

X Dotted line means power dissipation is exceeded.

# **Timing Chart**

#### 1. Power Supply Start-up Sequence



Figure 48. Power Supply Start-up Sequence

Caution: To eliminate pop noise when power supply is turned ON, RSTX and MUTEX should always be set Low. And also, all power supply terminals should start up together.

Order of ② and ③ can be interchange

| BSP Capacitor Value | Li  | Unit |     |      |
|---------------------|-----|------|-----|------|
| (C9, C12, C19, C22) | Min | Тур  | Max | Unit |
| 3.3µF               | 300 | -    | -   | msec |
| 4.7µF               | 400 | -    | -   | msec |

#### 2. Power Supply Shutdown Sequence



Figure 49. Power Supply Shutdown Sequence

**Caution:** To eliminate pop noise when power supply is turned OFF, RSTX and MUTEX should always be set Low first. And also, all power supply terminals should shut down together.

Order of ② and ③ can be interchanged

**About Changing Audio Signal** 

Output PWM frequency is sixteen times the sampling frequency "fs".

Therefore, output PWM frequency will also become unstable if MCLK becomes unstable when switching channel or switching input. During unstable period, LC resonance may occur and short protection function may work.



Figure 50. Action at MCLK Unstable 1

To prevent "MCLK unstable condition", please obey the following process.

- (1) Mute "AUDIODATA" from scaler IC. (A) (2) After muting "AUDIODATA" (B), set MUTEX=L (C).
- (3) After MCLK goes to stable state, set MUTEX=H (D).
- (4) Release mute "AUDIODATA" (E).



Figure 51. Action at MCLK Unstable 2

Especially, if the "twice and more frequency compared with normality" is entered, for some timing, the incorrect data is set to the IC's internal resistor and it generates noises continuously.

In case the "twice and more frequency compared with normality" is entered, please follow the timing chart bellow and add a reset sequence.

(Please release reset after MCLK (BCLK) becomes stable, then release mute of BD28623MUV.)



Figure 52. Action at MCLK Unstable 3

4. Recovery Sequence from the Instantaneous Power Supply Interruption



Figure 53. Instantaneous Power Interruption Recovery Sequence

\*T<sub>WAIT</sub>: Refer to P.19

#### **Application Information**

- 1. About digital audio input
- (1) Input digital audio signal sampling frequency (f<sub>S</sub>)

PWM frequency, Soft-start time, Soft-mute time, and the detection time of the DC voltage protection in the speaker depend on the sampling frequency (fs) of the digital audio input.

| Sampling Frequency of the Digital Audio Input (f <sub>S</sub> ) | PWM Frequency<br>(f <sub>PWM</sub> ) | Soft-start / Soft-mute Time | DC Voltage Protection in the<br>Speaker Detection Time |
|-----------------------------------------------------------------|--------------------------------------|-----------------------------|--------------------------------------------------------|
| 32kHz                                                           | 512kHz                               | 32msec                      | 1.02sec                                                |
| 44.1kHz                                                         | 705.6kHz                             | 23msec                      | 0.74sec                                                |
| 48kHz                                                           | 768kHz                               | 21.5msec                    | 0.68sec                                                |

#### (2) Format of digital audio input

MCLK: System Clock input signal

It will input LRCLK, BCLK, SDATA that synchronizes with this clock. MCLK frequency is 256 times the sampling frequency (256fs) or 512 times the sampling frequency (512fs).

#### LRCLK: L/R Clock input signal

It corresponds to 32kHz/44.1kHz/48kHz clock ( $f_S$ ) which are same to the sampling frequency ( $f_S$ ). The audio data of left and right channel for one sample is input to this section.

#### BCLK: Bit Clock input signal

It is used to latch data per bit using 64 times the sampling frequency (64f<sub>S</sub>).

#### SDATA: Data input signal

It is amplitude data. The data length is different according to the resolution of the input digital audio data. It corresponds to 16/20/24 bits.

#### (3) I<sup>2</sup>S Data Format



Figure 56. I2S Data Format 64fs. 16bit Data

The Low section of LRCLK becomes Lch and the High section of LRCLK becomes Rch. After changing LRCLK, second bit becomes MSB.

(4) Audio Interface Format and Timing
Recommended timing and operating condition (MCLK, BCLK, LRCLK and SDATA)



Figure 57. Clock Timing



Figure 58. Audio Interface Timing

| No. | Parameter                             | Symbol             | MCLK          | (=256f <sub>S</sub> | MCLK           | =512f <sub>S</sub> | Unit |
|-----|---------------------------------------|--------------------|---------------|---------------------|----------------|--------------------|------|
|     |                                       | -                  | Min           | Max                 | Min            | Max                |      |
| 1   | MCLK Frequency <sup>(Note 8-1)</sup>  | f <sub>MCLK</sub>  | 8.192<br>±10% | 12.288<br>±10%      | 16.384<br>±10% | 24.576<br>±10%     | MHz  |
| 2   | LRCLK Frequency <sup>(Note 8-1)</sup> | f <sub>LRCLK</sub> | 32<br>±10%    | 48<br>±10%          | 32<br>±10%     | 48<br>±10%         | kHz  |
| 3   | BCLK Frequency <sup>(Note 8-1)</sup>  | f <sub>BCLK</sub>  | 2.048<br>±10% | 3.072<br>±10%       | 2.048<br>±10%  | 3.072<br>±10%      | MHz  |
| 4   | Setup Time, LRCLK (Note 8-2)          | t <sub>SU;LR</sub> | 20            | _                   | 20             | _                  | ns   |
| 5   | Hold Time, LRCLK (Note 8-2)           | t <sub>HD;LR</sub> | 20            | _                   | 20             | _                  | ns   |
| 6   | Setup Time, SDATA                     | t <sub>SU;SD</sub> | 20            | _                   | 20             | _                  | ns   |
| 7   | Hold Time, SDATA                      | t <sub>HD;SD</sub> | 20            | _                   | 20             | _                  | ns   |
| 8   | MCLK, DUTY                            | d <sub>MCLK</sub>  | 40            | 60                  | 40             | 60                 | %    |
| 9   | LRCLK, DUTY                           | d <sub>LRCLK</sub> | 40            | 60                  | 40             | 60                 | %    |
| 10  | BCLK, DUTY                            | d <sub>BCLK</sub>  | 40            | 60                  | 40             | 60                 | %    |

(Note 8-1) Must be synchronized with BCLK, LRCK

(Note 8-2) This regulation is to keep rising edge of LRCK and rising edge of BCLK from overlapping.

#### 1. Terminal Setting

#### 1) RSTX Pin, MUTEX Pin Function

|                 |      |       | Normal                                          |       | Error Detection                    |       |  |
|-----------------|------|-------|-------------------------------------------------|-------|------------------------------------|-------|--|
| Condition       | RSTX | MUTEX | PWM Outputs<br>(OUT1P, 1N, 2P, 2N)              | ERROR | PWM Outputs<br>(OUT1P, 1N, 2P, 2N) | ERROR |  |
| "RESET"(Note 9) | L    | L/H   | High-Z_Low <sup>(Note 10)</sup><br>(Reset mode) | Н     | High-Z_Low<br>(Reset mode)         | Н     |  |
| "MUTE"          | Н    | L     | High-Z_Low<br>(MUTE_ON)                         | Н     | High-Z_Low<br>(MUTE_ON)            | L     |  |
| "ACTIVE"        | Н    | Н     | Active<br>(MUTE_OFF)                            | Н     | High-Z_Low<br>(MUTE_ON)            | L     |  |

(Note 9) If RSTX is set Low, internal registers (I²S / I/F part, ×8 over sampling digital filter part, latch circuit when detecting ERROR) are initialized. This means that all power transistors are OFF and output terminals are pulled down by 40kΩ (Typ).

#### 2) GAIN Pin Function

GAIN terminal sets the gain. Gain setting limits maximum output power.

GAIN setting depends on the value of speaker load, because maximum output power depends on speaker load. Please set GAIN after setting MUTE to L. Pop noise may be occur if GAIN is set while MUTE=H.

| GAIN                                       | Gain Setting (BTL) | Output Power     |
|--------------------------------------------|--------------------|------------------|
| L                                          | 17dB               | Min 5 W (at 8Ω)  |
| Pull-up (3.3V)<br>to 47kΩ (1/16W, J (±5%)) | 20dB               | Min 10 W (at 8Ω) |
| Н                                          | 26dB               | -                |





Figure 60. Schematic of Output Equivalent

$$\begin{split} V_{O\_SP} = & \left(10^{\frac{V_{IN}}{20}}\right) \times 10^{\left(\frac{G_{BTL}}{20}\right)} \times \frac{R_L}{\left(r_{DS} + 2r_{DC}\right) + R_L} \quad \text{[Vrms]} \\ P_{O(THD \leq 1\%)} = & \frac{\left[\left(10^{\frac{V_{IN}}{20}}\right) \times 10^{\left(\frac{G_{BTL}}{20}\right)} \times \frac{R_L}{\left(r_{DS} + 2r_{DC}\right) + R_L}\right]^2}{R_L} \quad \text{[W]} \end{split}$$

where: 
$$\begin{split} &\text{V}_{\text{IN}} \text{ is the I}^2 S \text{ input level [dBFS]} \\ &G_{\text{BTL}} \text{ is the gain setting [dB]} \\ &R_{\text{L}} \text{ is the load resistance } [\Omega] \\ &r_{\text{DS}} \text{ is the resistance of FET } [\Omega] \\ &\qquad \qquad (\text{Typ=0.23}\Omega) \\ &r_{\text{DC}} \text{ is the DC resistance of inductor } [\Omega] \end{split}$$

#### 2. About the Protection Function

| Protection Function                        |                     | Detecting & Releasing Condition                                                                                                                   | PWM Output<br>OUT1P,1N,2P,2N | ERROR        |
|--------------------------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------|
| Output Short<br>Protection                 | Detecting condition | Detecting current = 8A (Typ) /5A (Min. Tj=85°C)                                                                                                   | High-Z_Low<br>(Latch)        | L<br>(Latch) |
| DC Voltage<br>Protection in the<br>Speaker | Detecting condition | At speaker output, impressed DC voltage over 0.68sec (f <sub>S</sub> =48kHz) Over 3.5V (Gain=26dB) Over 1.75V (Gain=20dB) Over 1.225V (Gain=17dB) | High-Z_Low<br>(Latch)        | L<br>(Latch) |
| Overheat                                   | Detecting condition | Chip temperature above 150°C(Min.)                                                                                                                | High-Z_Low                   |              |
| Protection                                 | Releasing condition | Chip temperature below 120°C(Min.)                                                                                                                | Normal operation             | <b>L</b>     |
| Under Voltage                              | Detecting condition | Power supply voltage below 7V (Typ)                                                                                                               | High-Z_Low                   | Н            |
| Protection                                 | Releasing condition | Power supply voltage above 7.5V (Typ)                                                                                                             | Normal operation             | П            |
|                                            |                     | No change in MCLK for more than 1µsec (Typ) or                                                                                                    |                              |              |
| Clock Stop                                 | Detecting condition | No change in BCLK for more than 1µsec (Typ) or                                                                                                    | High-Z_Low                   | ш            |
| Protection                                 |                     | No change in LRCLK for more than 21 $\mu$ sec (at $f_S$ =48kHz.).                                                                                 |                              | Н            |
|                                            | Releasing condition | Normal input to MCLK, BCLK and LRCLK.                                                                                                             | Normal operation             |              |

(Note) The ERROR pin is Nch open-drain output. ERROR pin is pulled up by  $100 k\Omega$  resistor.

(Note) Once an IC is latched, the circuit is not released automatically even after the detecting status is removed.

(Note) Please remove the DC component in SCALER IC of the preceding paragraph of this IC so that DC voltage protection feature not to aim at does not operate

The High pass filter function for the DC component removal is not to BD28623MUV.

Procedure ① or ② is needed for recovery.

①MUTEX terminal is turned Low (holding time at Low = 10msec(Min)) then turned back to High again.

②Power supply is turned on again after dropping to V<sub>CC</sub><3V(10msec (Min) holding) in which the internal power ON reset circuit activates.

(1) Output Short Protection (Short to Power Supply)

This IC has PWM output short protection circuit that stops the PWM output when the Speaker output (after LC-filter) is short-circuited to the power supply due to wrong condition.

Detecting condition - It will detect when MUTEX pin is set High and the current that flows in the PWM output pin becomes 8A(Typ) or more. The PWM output instantaneously enters the state of High-Z\_Low if detected, and the IC is latched.

Releasing method - ①After MUTEX terminal is turned Low (holding time at Low = 10msec(Min)) then turned back to High again.

② Power supply is turned on again after dropping to  $V_{CC}$ <3V(10msec (Min) holding) in which the internal power ON reset circuit activates.



Figure 61. Output Short Protection (Short to Power Supply) Sequence

(2) Output Short Protection6 (Short to GND)

This IC has PWM output short protection circuit that stops the PWM output when the Speaker output (after LC-filter) is short-circuited to GND due to wrong condition.

Detecting condition - It will detect when MUTEX pin is set High and the current that flows in the PWM output terminal becomes 8A(Typ) or more. The PWM output instantaneously enters the state of High-Z\_Low if detected, and the IC is latched.

Releasing method - ① After MUTEX terminal is turned Low (holding time at Low = 10msec(Min)) then turned back to High again.

② Power supply is turned on again after dropping to  $V_{CC}$ <3V(10msec (Min) holding) in which the internal power ON reset circuit activates.



Figure 62. Output Short Protection (Short to GND) Sequence

#### (3) DC Voltage Protection

When DC voltage is applied to the speaker due to wrong condition, this IC has protection circuit where the speaker is protected from destruction.

Detecting condition - It will detect when MUTEX pin is set High and speaker output is more than 3.5V (TYP, Gain=26dB setting), 1.75V (TYP, Gain=20dB setting), 1.225V (TYP, Gain=17dB setting), 0.68sec (fs=48kHz) or above. Once detected, the PWM output instantaneously enters the state

of High-Z\_Low, and the IC is latched.

Releasing method - ①After MUTEX terminal is turned Low (holding time at Low = 10msec(Min)) then turned back to High again.

② Power supply is turned on again after dropping to  $V_{CC}$ <3V(10msec (Min) holding) in which the internal power ON reset circuit activates.



(GAIN=26dB settings)

Figure 63. DC Voltage Protection Sequence

(Note) Please remove the DC component in SCALER IC of the preceding paragraph of this IC so that DC voltage protection feature not to aim at does not operate.

The High pass filter function for the DC component removal is not to BD28623MUV.

#### (4) Overheat Protection

This IC has the overheat protection circuit that prevents thermal runaway when the temperature of the chip exceeds Tjmax=150°C.

Detecting condition - It will detect when MUTEX pin is set High and the temperature of the chip becomes 150°C (Min) or more. Speaker output turns MUTE immediately when high temperature protection is detected.

Releasing condition - It will release when MUTEX pin is set High and the temperature of the chip becomes 120°C (Min) or less. The speaker output is outputted through a soft-start when released. (Auto recovery)



Figure 64. Overheat Protection Sequence

(5) Under Voltage Protection

This IC has under voltage protection circuit that mutes the speaker output mute once it detects extreme drop of the power supply voltage.

Detecting condition - It will detect when MUTEX pin is set High and the power supply voltage becomes lower than 7V (Typ).

Speaker output turns MUTE immediately when under voltage protection is detected.

Releasing condition - It will release when MUTEX pin is set High and the power supply voltage becomes more than 7.5V (Typ). The speaker output is outputted through a soft-start when released. (Auto recovery)



Figure 65. Under Voltage Protection Sequence

#### (6) Clock Stop Protection (MCLK)

This IC has clock stop protection circuit that mutes the speaker output when the MCLK signal of the digital audio input stops.

Detecting condition - It will detect when MUTEX pin is set High and the MCLK signal stops for about 1µsec or more. Speaker output turns MUTE immediately when clock stop protection is detected.

Releasing condition - It will release when MUTEX pin is set High and the MCLK signal returns to the normal clock operation. The speaker output is outputted through a soft-start when released. (Auto recovery)



Figure 66. Clock Stop Protection (MCLK) Sequence

#### (7) Clock Stop Protection (BCLK)

This IC has clock stop protection circuit that mutes the speaker output when the BCLK signal of the digital audio input stops.

Detecting condition - It will detect when MUTEX pin is set High and the BCLK signal stops for about 1µsec or more. Speaker output turns MUTE immediately when clock stop protection is detected.

Releasing condition - It will release when MUTEX pin is set High and the BCLK signal returns to the normal clock operation. The speaker output is outputted through a soft-start when released. (Auto recovery)



Figure 67. Clock Stop Protection (BCLK) Sequence

#### (8) Clock Stop Protection (LRCLK)

This IC has clock stop protection circuit that mutes the speaker output when the LRCLK signal of the digital audio input stops.

Detecting condition - It will detect when MUTEX pin is set High and the LRCLK signal stops for about  $21\mu$ sec (at f<sub>S</sub>=48kHz) or more. Speaker output turns MUTE immediately when clock stop protection is detected.

Releasing condition - It will release when MUTEX pin is set High and the LRCLK signal returns to the normal clock operation. The speaker output is outputted through a soft-start when released. (Auto recovery)



Figure 68. Clock Stop Protection (LRCLK) Sequence

#### 3. Application Circuit Example

Stereo BTL Output, R<sub>L</sub>=8Ω/6Ω, Vcc≤22V



Figure 69. Application Circuit

| Parts      | Qty | Parts No.             | Description                            | Company     | Product No.       |
|------------|-----|-----------------------|----------------------------------------|-------------|-------------------|
| Inductor   | 4   | 4 L8, L13, L18, L23   | 10μH / 3.8A / (±20%) / 7.6mm×7.6mm     | TOKO        | B1047DS-100M      |
| muuctoi    | 4   | LO, L13, L10, L23     | 10μH / 3.1A / (±20%) / 6.0mm×6.0mm     | Taiyo Yuden | NRS6045T-100MMGK  |
|            | 1   | R5                    | 47kΩ / 1/16W / J(±5%) / 1.0mm×0.5mm    |             | MCR01MZPJ473      |
| Resistor   | 4   | R1, R2, R3, R4        | 0Ω / 1/10W / J(±5%) / 1.6mm×0.8mm      | ROHM        | MCR03EZPJ000      |
|            | 1   | R24                   | 4 100kΩ / 1/16W / J(±5%) / 1.0mm×0.5mm |             | MCR01MZPJ104      |
|            | 4   | C8, C13,<br>C18, C23, | 0.68μF / 50V / B(±10%) / 2.0mm×1.25mm  |             | GRM21BB31H684KAC4 |
| Compositor | 4   | C9, C12,<br>C19, C22  | 3.3μF / 16V / B(±10%) / 1.6mm×0.8mm    | MURATA      | GRM21BB31E335KA75 |
| Capacitor  | 1   | C16                   | 0.1μF / 16V / B(±10%) / 1.6mm×0.8mm    |             | GRM188B11C104KA01 |
|            | 1   | C17                   | 10μF / 16V / B(±10%) / 2.0mm×1.25mm    |             | GRM21BB31C106KE15 |
|            | 3   | C10, C14, C20         | 10μF / 35V / B(±10%) / 3.2mm×2.5mm     | MURATA      | GRM32EB3YA106KA12 |

Caution1: If the impedance characteristics of the speakers at high-frequency range increase rapidly, the IC might not have stable operation in the resonance frequency range of the LC filter. Therefore, consider adding damping-circuit, etc., depending on the impedance of the speaker.

Caution2: Though this IC has a short protection function, when short to VCC or GND after the LC filter, over current occurs during short protection function

Caution2: Though this IC has a short protection function, when short to VCC or GND after the LC filter, over current occurs during short protection function operation. Be careful about over/undershoot which exceeds the maximum standard ratings because back electromotive force of the inductor will occur which sometimes leads to IC destruction.

The Inductor must be use to the coil with large margin of rated DC current (saturation current). When the short-circuit of the speaker output (After the LC filter) to VCC or GND occurs when the coil with small rated DC current is used, IC destruction might be caused. Because the coil cause the magnetic saturation behavior, it instantaneously pass the heavy-current to IC.

Caution3: Overshoot of output PWM differs according to the board or coupling capacitor of Vcc, and etc. Please check to ensure that it is lower than absolute maximum ratings.

If it exceeds the absolute maximum ratings, snubber circuit must need to be added, the circuit example is shown on the P41 page.

Caution4: When it is used over Vcc=22V, snubber circuit must need to be added, the circuit example is shown on the P.42 page, and must change LC filter value to suppress the influence of the LRC resonance..

Caution5: This circuit constant is value with ROHM evaluation board, and adjustment of the constant may be necessary for the application board. Please carry out enough evaluations.

# **Application Circuit Example**

Stereo BTL Output,  $R_L=8\Omega/6\Omega$ , Vcc=22V to 24V



Figure 70. Application Circuit

| Figure 70. Application Circuit |     |                          |                                            |             |                   |
|--------------------------------|-----|--------------------------|--------------------------------------------|-------------|-------------------|
| Parts                          | Qty | Parts No.                | Description                                | Company     | Product No.       |
| landi saka a                   | 4   | L8, L13, L18, L23        | 15μH / 2.9A / (±20%) / 7.6mm×7.6mm         | TOKO        | B1047DS-150M      |
| Inductor                       | 4   | LO, L13, L10, L23        | 15μH / 2.5A / (±20%) / 6.0mm×6.0mm         | Taiyo Yuden | NRS6045T-150MMGK  |
|                                | 1   | R5                       | $47k\Omega$ / 1/16W / J(±5%) / 1.0mm×0.5mm |             | MCR01MZPJ473      |
| Resistor                       | 4   | R1, R2, R3, R4           | 0Ω / 1/10W / J(±5%) / 1.6mm×0.8mm          | ROHM        | MCR03EZPJ000      |
| 1100.0101                      | 4   | R8, R13, R18, R23        | 5.6Ω / 1/4W / J(±5%) / 1.6mm×0.8mm         |             | ESR03EZPJ5R6      |
|                                | 1   | R24                      | 100kΩ / 1/16W / J(±5%) / 1.0mm×0.5mm       |             | MCR01MZPJ104      |
| Capacitor                      | 4   | C8A, C13A,<br>C18A, C23A | 680pF / 50V / CH(±5%) / 1.0mm×0.5mm        |             | GRM1552C1H681JA01 |
|                                | 4   | C8, C13,<br>C18, C23,    | 0.47μF / 50V / B(±10%) / 2.0mm×1.25mm      |             | GRM21BB31H474KA87 |
|                                | 4   | C9, C12,<br>C19, C22     | 3.3μF / 16V / B(±10%) / 1.6mm×0.8mm        | MURATA      | GRM21BB31E335KA75 |
|                                | 1   | C16                      | 0.1μF / 16V / B(±10%) / 1.6mm×0.8mm        |             | GRM188B11C104KA01 |
|                                | 1   | C17                      | 10μF / 16V / B(±10%) / 2.0mm×1.25mm        |             | GRM21BB31C106KE15 |
|                                | 3   | C10, C14, C20            | 10μF / 35V / B(±10%) / 3.2mm×2.5mm         | MURATA      | GRM32EB3YA106KA12 |

Caution1: If the impedance characteristics of the speakers at high-frequency range increase rapidly, the IC might not have stable operation in the resonance

frequency range of the LC filter. Therefore, consider adding damping-circuit, etc., depending on the impedance of the speaker.

Though this IC has a short protection function, when short to VCC or GND after the LC filter, over current occurs during short protection function. Caution2: operation. Be careful about over/undershoot which exceeds the maximum standard ratings because back electromotive force of the inductor will occur

which sometimes leads to IC destruction. The Inductor must be use to the coil with large margin of rated DC current (saturation current). When the short-circuit of the speaker output (After the

LC filter) to VCC or GND occurs when the coil with small rated DC current is used, IC destruction might be caused. Because the coil cause the magnetic saturation behavior, it instantaneously pass the heavy-current to IC.

Caution3: Overshoot of output PWM differs according to the board or coupling capacitor of Vcc, and etc. Please check to ensure that it is lower than absolute maximum ratings

If it exceeds the absolute maximum ratings, snubber circuit must need to be added, the circuit example is shown on the P41 page.

Caution4: When it is used over Vcc=22V, snubber circuit must need to be added, the circuit example is shown on the P42 page, and must change LC filter value to suppress the influence of the LRC resonance.

Caution5: This circuit constant is value with ROHM evaluation board, and adjustment of the constant may be necessary for the application board. Please carry out enough evaluations

# **Application Circuit Example**

Monaural BTL Output,  $R_L=4\Omega$ 



Figure 71. Application Circuit

| Parts     | Qty | Parts No.                                  | Description                               | Company     | Product No.       |
|-----------|-----|--------------------------------------------|-------------------------------------------|-------------|-------------------|
| Inductor  | 4   | L8, L13, L18, L23                          | 10μH / 3.8A / (±20%) / 7.6mm×7.6mm        | TOKO        | B1047DS-100M      |
| muuctoi   | †   | LO, L13, L10, L23                          | 10μH / 3.1A / (±20%) / 6.0mm×6.0mm        | Taiyo Yuden | NRS6045T-100MMGK  |
|           | 1   | R5                                         | 47kΩ / 1/16W / J(±5%) / 1.0mm×0.5mm       |             | MCR01MZPJ473      |
| Resistor  | 4   | R1, R2, R3, R4                             | R4 0Ω / 1/10W / J(±5%) / 1.6mm×0.8mm ROHM |             | MCR03EZPJ000      |
|           | 1   | 1 R24 100kΩ / 1/16W / J(±5%) / 1.0mm×0.5mm |                                           |             | MCR01MZPJ104      |
|           | 4   | C8, C13,<br>C18, C23                       | 1μF / 50V / B(±10%) / 2.0mm×1.25mm        |             | GRM21BB31H105KA12 |
| 0         | 4   | C9, C12,<br>C19, C22                       | 3.3μF / 16V / B(±10%) / 1.6mm×0.8mm       | MURATA      | GRM21BB31E335KA75 |
| Capacitor | 1   | C16                                        | 0.1μF / 16V / B(±10%) / 1.6mm×0.8mm       |             | GRM188B11C104KA01 |
|           | 1   | C17                                        | 10μF / 16V / B(±10%) / 2.0mm×1.25mm       |             | GRM21BB31C106KE15 |
|           | 3   | C10, C14, C20                              | 10μF / 35V / B(±10%) / 3.2mm×2.5mm        | MURATA      | GRM32EB3YA106KA12 |

Caution1: If the impedance characteristics of the speakers at high-frequency range increase rapidly, the IC might not have stable operation in the resonance

frequency range of the LC filter. Therefore, consider adding damping-circuit, etc., depending on the impedance of the speaker.

Though this IC has a short protection function, when short to VCC or GND after the LC filter, over current occurs during short protection function

Caution2: operation. Be careful about over/undershoot which exceeds the maximum standard ratings because back electromotive force of the inductor will occur which sometimes leads to IC destruction.

The Inductor must be use to the coil with large margin of rated DC current (saturation current). When the short-circuit of the speaker output (After the LC filter) to VCC or GND occurs when the coil with small rated DC current is used, IC destruction might be caused. Because the coil cause the magnetic saturation behavior, it instantaneously pass the heavy-current to IC.

Overshoot of output PWM differs according to the board or coupling capacitor of Vcc, and etc. Please check to ensure that it is lower than absolute

Caution3: maximum ratings.

If it exceeds the absolute maximum ratings, snubber circuit must need to be added, the circuit example is shown on the P41 page.

Caution4: When it is used over Vcc=22V, snubber circuit must need to be added, the circuit example is shown on the P42 page, and must change LC filter value

to suppress the influence of the LRC resonance.

This circuit constant is value with ROHM evaluation board, and adjustment of the constant may be necessary for the application board. Please carry Caution5:

out enough evaluations.

# 1. About Using BD28623MUV ICs for 2.1ch or 2.2ch audio

Be careful when using two BD28623MUVs at the same time for 2.1ch or 2.2ch audio.

BD28623MUV doesn't have the function that synchronizes both PWM frequencies of the two BD28623MUVs. Beat noise may occur due to the difference between PWM frequencies.

Switching current flows to the GND of LC-Filter and only a small part to the speaker which lowers emission noise. When you have two BD28623MUVs used at the same time with synchronized PWM output, there is common impedance in the GND of the filter. The GND electric potential becomes higher which also causes noise to become higher. The GND of the filter is shorted at one point when you use two BD28623MUVs at the same time. (Figure 73.)



Figure 72. Output LC Filter



Figure 73. Circuit Using Two ICs to 2.1ch audio

#### 2. Selecting External Components

# (1) Output LC Filter Circuit

An output filter is required to eliminate radio-frequency components exceeding the audio-frequency region supplied to a load (speaker). Because this IC uses sampling clock frequencies from 512kHz ( $f_S=32\text{kHz}$ ) to 768kHz ( $f_S=48\text{kHz}$ ) in the output PWM signals, the high-frequency components must be appropriately removed.

This section takes an example of an LC type LPF shown below, in which coil L and capacitor C compose a differential filter with an attenuation property of -12dB/oct. A large part of switching currents of PWM signal flow to capacitor C, and only a small part of the currents flow to speaker RL. This filter reduces unwanted emission this way. In addition, coil L and capacitor C compose a filter against in-phase components, reducing unwanted emission further.

.



Figure 74. Output LC Filter

The following shows output LC filter constants with typical load impedances.

| $R_L$               | L    | O      |
|---------------------|------|--------|
| 4Ω                  | 10µH | 1µF    |
| 6Ω, 8Ω<br>(Vcc≤22V) | 10µH | 0.68µF |
| 6Ω, 8Ω<br>(Vcc>22V) | 15µH | 0.47μF |

The inductors must be use with low ESR and with sufficient margin of rated DC current (saturation current). Power loss will increase if inductors with high ESR are used.

When the short-circuit of the speaker output (After the LC filter) to VCC or GND occurs when the coil with small rated DC current is used, IC destruction might be caused. Because the coil cause the magnetic saturation behavior, it instantaneously pass the heavy-current to IC. (The coil of the rated DC current: 7.2A or more will be recommended when using it by 22V or more.)

Select a closed magnetic circuit type product in normal cases to prevent emission noise.

Use capacitors with low equivalent series resistance, and good impedance characteristics at high frequency ranges (100kHz or higher). Also, select an item with sufficient voltage rating because massive amount of high-frequency current flow is expected.

(2) Snubber circuit constant

When overshoot of PWM Output exceeds absolute maximum rating, or when overshoot of PWM output negatively affects EMC, or when ringing deteriorates the audio characteristic of the PWM output, snubber circuit is used as shown below.

- (a) Measure the spike resonance frequency "f<sub>1</sub>" of PWM output waveform (when rising) by using Low capacitance Probe (e.g. FET probe) at the OUT terminal. (Figure 75) Shorten GND lead of FET probe and monitor as near as possible to output pin.
- (b) Measure the resonance frequency "f<sub>2</sub>" of the spike as the snubber-circuit R value equals 0Ω (capacitor "C" is connected to GND) Adjust the value of the capacitor "C" until it becomes (2 x f<sub>2</sub> = f<sub>1</sub>) The value of "C" that becomes (2xf<sub>2</sub>=f<sub>1</sub>) is 3 times of the parasitic capacity "C<sub>p</sub>" that a spike is formed. (C=3C<sub>p</sub>)
- (c) Parasitic inductance "Lp" is calculated using the next formula.

$$L_p = \frac{1}{(2\pi f_1)^2 C_p}$$

(d) The character impedance Z of resonance is calculated from the parasitic capacity "C<sub>p</sub>" and the parasitic inductance L<sub>p</sub> using the next formula.

$$Z = \sqrt{\frac{L_p}{C_p}}$$

(e) Set snubber circuit "R" same as the character impedance "Z". Set snubber circuit "C" 4 to 10 times of the parasitic capacity " $C_p$ ". If "C" is set larger than  $10C_p$ , switching current will possibly increase.



Figure 75. PWM Output Waveform (Measure of Spike Resonance Frequency)



Figure 76. Snubber Schematic

The following table shows ROHM recommended value of "Snubber filter constants" when using ROHM 4 layer board. (Vcc=22V to 24V, RL=8 $\Omega$ , Po=10W+10W)

| С                           | R                 |  |  |
|-----------------------------|-------------------|--|--|
| 470pF to 820pF, 50V CH(±5%) | 5.6Ω, 1/4W J(±5%) |  |  |
| Murata GRM1552C1H Series    | ROHM ESR03EZPJ5R6 |  |  |

# 3) Operating condition with the application component

| Parameter                                        | Parts No.            | Limit                     |     |                          | Lloit | Conditions                                                      |
|--------------------------------------------------|----------------------|---------------------------|-----|--------------------------|-------|-----------------------------------------------------------------|
| Parameter                                        | Parts No.            | Min                       | Тур | Max                      | Unit  | Conditions                                                      |
| Tolerance of Coupling capacitor for Power supply | C10, C14,<br>C20     | 1 <sup>(Note 11)</sup>    | 10  | -                        | μF    | B characteristics<br>Ceramic type capacitor<br>recommended      |
| Tolerance of Capacitor for REGG                  | C17                  | 1 <sup>(Note 11)</sup>    | 10  | -                        | μF    | B characteristics, 16V<br>Ceramic type capacitor<br>recommended |
| Tolerance of Capacitor for REGD                  | C16                  | 0.05 <sup>(Note 11)</sup> | 0.1 | -                        | μF    | B characteristics, 16V<br>Ceramic type capacitor<br>recommended |
| Talanana af Canasitan fan DOD                    | C9, C12,<br>C19, C22 | 2.0 <sup>(Note 11)</sup>  | 3.3 | 4.5 <sup>(Note 12)</sup> | μF    | B characteristics, 16V                                          |
| Tolerance of Capacitor for BSP                   |                      | 2.0 <sup>(Note 11)</sup>  | 4.7 | 6.3 <sup>(Note 12)</sup> | μF    | Ceramic type capacitor recommended                              |
| Tolerance of GAIN Terminal Pull up resistor      | R5                   | 43                        | 47  | 51                       | kΩ    | 1/16W J(±5%) recommended                                        |

(Note 11) Should use the capacity of the capacitor not to be less than a minimum in consideration of temperature characteristics and dc-bias characteristics. (Note 12) It is value in consideration of +/-10% of capacity unevenness, capacity rate of change 22%. Please use the capacitor within this limit.

# **Power Dissipation**



Figure 77. Power Dissipation Curve

Measuring instrument: TH-156 (Shibukawa Kuwano Ele......... Instruments Co., Ltd.)

Measuring conditions: Installation on ROHM's board

Board size: 74.2mm x 74.2mm x 1.6mm (with thermal via on board)

Material: FR4

• The board and exposed heat sink on the back of package are connected by soldering.

PCB①: 4- layer board (Top and bottom layer back copper foil size: 10.29mm2, 2nd and 3rd layer

back copper foil size: 5505mm2),  $\theta$ ja = 56.6°C/W PCB②: 4-layer board (back copper foil size: 5505mm2),  $\theta$ ja = 35.1°C/W

Use a thermal design that has sufficient margin so as not to exceed allowable power dissipation (Pd) in actual operating conditions. This IC exposes its frame of the backside of package. Note that this part is used to provide heat dissipation treatment to improve heat dissipation efficiency. Try to occupy as wide as possible heat dissipation pattern not only on the board surface but also the backside.

Class D speaker amplifier has high efficiency and low heat generation in comparison with conventional analog power amplifier. However, in case it is operated continuously by maximum output power, power dissipation (Pdiss) may exceed package dissipation. Please consider heat design that power dissipation (Pdiss) does not exceed package dissipation (Pd) in average power (Poav).

Package dissipation :  $Pd(W) = (Tjmax - Ta) / \theta ja$ Power dissipation :  $Pdiss(W) = Poav \times (1/\eta - 1)$ 

#### where:

Tjmax is the maximum junction temperature=150°C Ta is the peripheral temperature[°C],  $\theta$ ja is the thermal resistance of package[°C/W], Poav is the average power [W],  $\eta$  is the efficiency

# **Operational Notes**

# 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply pins.

# 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

## 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

# 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

#### 5. Thermal Consideration

Should by any chance the power dissipation rating be exceeded the rise in temperature of the chip may result in deterioration of the properties of the chip. The absolute maximum rating of the Pd stated in this specification is when the IC is mounted on a 70mm x 70mm x 1.6mm glass epoxy board. In case of exceeding this absolute maximum rating, increase the board size and copper area to prevent exceeding the Pd rating.

# 6. Recommended Operating Conditions

These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter.

# 7. Inrush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

# 8. Operation Under Strong Electromagnetic Field

Operating the IC in the presence of a strong electromagnetic field may cause the IC to malfunction.

# 9. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned OFF completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

# 10. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

# 11. Unused Input Pins

Input pins of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input pins should be connected to the power supply or ground line.

# **Operational Notes - continued**

# 12. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of the P layers with the N layers of other elements, creating a parasitic diode or transistor. For example (refer to figure below):

When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor.

Parasitic diodes inevitably occur in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Therefore, conditions that cause these diodes to operate, such as applying a voltage lower than the GND voltage to an input pin (and thus to the P substrate) should be avoided.



Figure 78. Example of Monolithic IC Structure

# 13. Ceramic Capacitor

When using a ceramic capacitor, determine the dielectric constant considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

# 14. Area of Safe Operation (ASO)

Operate the IC such that the output voltage, output current, and power dissipation are all within the Area of Safe Operation (ASO).

# 15. Thermal Shutdown Circuit(TSD)

This IC has a built-in thermal shutdown circuit that prevents heat damage to the IC. Normal operation should always be within the IC's power dissipation rating. If however the rating is exceeded for a continued period, the junction temperature (Tj) will rise which will activate the TSD circuit that will turn OFF all output pins. When the Tj falls below the TSD threshold, the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

# 16. Over-Current Protection Circuit (OCP)

This IC incorporates an integrated over current protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

# **Ordering Information**



# **Marking Diagram**



1PIN MARK

**Physical Dimension, Tape and Reel Information** Package Name VQFN024V4040 4.  $0\pm0.1$  $0\pm0$ 1PIN MARK OMAX  $02^{+0}_{-0}$ . 03 22) □ 0. 08 S 0  $2.4\pm0.1$ C0. 2 24  $4\pm0$ .  $4 \pm 0.1$ 0 19 13 18 (UINT:mm) 0.75 PKG: VQFN024V4040  $0.25_{\,-0.04}^{\,+0.05}$ 0. 5  ${\tt Drawing\ No.\ EX463-5001-2}$ <Tape and Reel information> Embossed carrier tape Tape 2500pcs Quantity **E2** Direction The direction is the 1pin of product is at the upper left when you hold reel on the left hand and you pull out the tape on the right hand of feed 0 Direction of feed 1pin \*Order quantity needs to be multiple of the minimum quantity

# **Revision History**

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20.Aug.2015 | 001      | First revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 20.May.2016 | 002      | P.3 Pin Descriptions, I/O Equivalent Circuits Pin No. 5 P.4 Pin Descriptions, I/O Equivalent Circuits Pin No. 17 P.7 Electrical Characteristics High level Input Voltage 1, Low level Input Voltage 1 Conditions P.19 Timing Chart/ Power Supply Start-up Sequence P.22 Timing Chart/ Action at MCLK Unstable 3 P.23 Timing Chart/ Instantaneous Power Interruption Recovery Sequence P.38 Application Circuit Example/Product No. P.39 Application Circuit Example /Description. P.40 Output LC Filter P.43 Operating condition with the application component |

# **Notice**

# **Precaution on using ROHM Products**

1. Our Products are designed and manufactured for application in ordinary electronic equipments (such as AV equipment, OA equipment, telecommunication equipment, home electronic appliances, amusement equipment, etc.). If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), transport equipment, traffic equipment, aircraft/spacecraft, nuclear power controllers, fuel controllers, car equipment including car accessories, safety devices, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| JÁPAN   | USA       | EU         | CHINA     |
|---------|-----------|------------|-----------|
| CLASSⅢ  | CL ACCIII | CLASS II b | CL ACCIII |
| CLASSIV | CLASSⅢ    | CLASSⅢ     | CLASSⅢ    |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are designed and manufactured for use under standard conditions and not under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (even if you use no-clean type fluxes, cleaning residue of flux is recommended); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse. is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- 9. ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

# Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

# **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

# **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl2, H2S, NH3, SO2, and NO2
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

# **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

# **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

# **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

# **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

## Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PGA-E Rev.003

# **General Precaution**

- 1. Before you use our Products, you are requested to care fully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of a ny ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this docume nt is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sale s representative.
- 3. The information contained in this doc ument is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate an d/or error-free. ROHM shall not be in an y way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

**Notice – WE** © 2015 ROHM Co., Ltd. All rights reserved. Rev.001



# BD28623MUV - Web Page

**Distribution Inventory** 

| Part Number                 | BD28623MUV   |
|-----------------------------|--------------|
| Package                     | VQFN024V4040 |
| Unit Quantity               | 2500         |
| Minimum Package Quantity    | 2500         |
| Packing Type                | Taping       |
| Constitution Materials List | inquiry      |
| RoHS                        | Yes          |