

# **OPTi Notebook Frequency Generator**

#### **General Description**

The **AV9154A-60** is a low cost frequency generator designed for general purpose PC and disk drive applications. Its CPU clocks provide all necessary frequencies for 286, 386 and 486 systems, including support for the latest speeds of processors. The standard devices use a 14.318 MHz crystal to generate the CPU and peripheral clocks for integrated desktop and notebook motherboards.

The **AV9154A-60** is specifically designed for use with OPTi core logic chip sets.

The **AV9154A-60** can operate at  $5.0V\pm10\%$  or  $3.3V\pm10\%$ , but the CPU frequencies are limited (see the asterisks on the selection tables on page three) during 3.3V operation. The parts have two power-down pins. One shuts off the CPU clock to a low state when the power-down pin is taken high, and the other turns off the 14.318 MHz output in the same manner.

#### Features

- Compatible with 286, 386, and 486 CPUs
- Up to 66.6 MHz (-60) CPU clocks
- All loop filter components internal
- 3.3V and 5V operation
- 16-pin 150-mil SOIC
- Power-down control of CPU clock

#### **Applications**

Computer Motherboards: The **AV9154A-60** replaces crystals and oscillators, saving board space, component cost, part count and inventory costs. It produces switchable CPU clock and up to four fixed clocks to drive floppy disk, communications, super I/O, bus and/or keyboard devices. The small package and 3.3V operation is perfect for handheld computers.

#### VDD GND FS (0:2) OUTPUT CPU PDCPUCLK - CPUCLK BUFFER CLOCK REFERENCE 14.318 MHz OUTPUT CLOCK Crystal 24 MHz BUFFER 14.318 MHz PERIPHERAL CLOCKS PD 14 OUTPUT 128 kHz BUFFER 9154-60 Rev B 05/30/97 ICS reserves the right to make changes in the device data identified in this publication without further notice. ICS advises its customers to obtain the latest version of all device data to verify that any information being relied upon by the

customer is current and accurate

## Block Diagram

# AV9154A-60





**16-Pin SOIC** 

## Functionality (in MHz, assuming 14.318 MHz input)

| FS2 | FS1 | FS0 | CPUCLK |
|-----|-----|-----|--------|
| 0   | 0   | 0   | 8      |
| 0   | 0   | 1   | 16     |
| 0   | 1   | 0   | 20     |
| 0   | 1   | 1   | 25     |
| 1   | 0   | 0   | 33.33  |
| 1   | 0   | 1   | 40     |
| 1   | 1   | 0   | 50     |
| 1   | 1   | 1   | 66.66  |

# **Actual Output Frequencies**

(in MHz, assuming 14.318 MHz input)

| -   |     |     |        |
|-----|-----|-----|--------|
| FS2 | FS1 | FS0 | CPUCLK |
| 0   | 0   | 0   | 8.182  |
| 0   | 0   | 1   | 16.11  |
| 0   | 1   | 0   | 20.05  |
| 0   | 1   | 1   | 25.06  |
| 1   | 0   | 0   | 33.24  |
| 1   | 0   | 1   | 40.09  |
| 1   | 1   | 0   | 50.11  |
| 1   | 1   | 1   | 66.48  |

# **Pin Descriptions**

| PIN NUMBER | PIN NAME   | TYPE | DESCRIPTION                                            |
|------------|------------|------|--------------------------------------------------------|
| 1          | FS0        | Ι    | Frequency Select 0 for CPUCLK.                         |
| 2          | X2         | 0    | Crystal out. Connect a 14.318 MHz crystal to this pin. |
| 3          | X1         | Ι    | Crystal in. Connect a 14.318 MHz crystal to this pin.  |
| 4          | VDD        | Р    | Digital Power (+3.3V or +5V).                          |
| 5          | GND        | Р    | Digital Ground.                                        |
| 6          | 24 Mhz     | 0    | 24 MHz clock output.*                                  |
| 7          | 128 kHz    | 0    | 128 kHz clock output.*                                 |
| 8          | AGND       | Р    | Analog Ground.                                         |
| 9          | PD14       | Ι    | Power-down 14.318 MHz output (active high).            |
| 10         | PDCPUCLK   | Ι    | Power-down CPU clock (active high).                    |
| 11         | 14.318 Mhz | 0    | 14.318 MHz reference clock output.*                    |
| 12         | GND        | Р    | Digital Ground.                                        |
| 13         | VDD        | Р    | Digital Power (+3.3V or +5V).                          |
| 14         | CPUCLK     | 0    | CPU Clock output determined by status of FS0 - FS2.    |
| 15         | FS2        | Ι    | Frequency Select 2 for CPUCLK.                         |
| 16         | FS1        | Ι    | Frequency Select 1 for CPUCLK.                         |

Note: No internal pull-ups on any Inputs. \* Frequencies shown are assuming a 14.318 MHz input.



## Absolute Maximum Ratings

| VDD referenced to GND                 | . 7V                            |
|---------------------------------------|---------------------------------|
| Operating temperature under bias.     | $.0^{\circ}C$ to $+70^{\circ}C$ |
| Storage temperature                   | 40°C to +150°C                  |
| Voltage on I/O pins referenced to GND | . GND -0.5V to VDD +0.5V        |
| Power dissipation                     | . 0.5 Watts                     |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

# **Electrical Characteristics at 5V**

 $V_{DD}$  =+5V±10%, T<sub>A</sub>=0°C to 70°C unless otherwise stated

| DC Characteristics                                                  |         |                                   |     |       |      |       |  |
|---------------------------------------------------------------------|---------|-----------------------------------|-----|-------|------|-------|--|
| PARAMETER                                                           | SYMBOL  | TEST CONDITIONS                   | MIN | TYP   | MAX  | UNITS |  |
| Input Low Voltage                                                   | Vil     | VDD=5V                            | -   | -     | 0.8  | V     |  |
| Input High Voltage                                                  | VIH     | VDD=5V                            | 2.0 | -     | -    | V     |  |
| Input Low Current                                                   | IIL     | VIN=0V                            | -   | -     | -5   | μA    |  |
| Input High Current                                                  | IIH     | V <sub>IN</sub> =V <sub>DD</sub>  | -   | -     | 5    | μA    |  |
| Output Low Voltage <sup>1</sup>                                     | Vol     | Iol=10mA                          | -   | 0.15  | 0.4  | V     |  |
| Output High Voltage <sup>1</sup>                                    | Vон     | Iон=-30mA                         | 2.4 | 3.7   | -    | V     |  |
| Output Low Current <sup>1</sup>                                     | Iol     | Vol=0.8V                          | 15  | 32    | -    | mA    |  |
| Output High Current <sup>1</sup>                                    | Іон     | Vон=2.4V                          | -   | -48   | -30  | mA    |  |
| Supply Current                                                      | Idd     | No load <sup>2</sup>              | -   | 25    | 50   | mA    |  |
| Output Frequency Change over<br>Supply and Temperature <sup>1</sup> | FD      | With respect to typical frequency | -   | 0.002 | 0.01 | %     |  |
| Short circuit current <sup>1</sup>                                  | Isc     | Each output clock                 | 25  | 40    | -    | mA    |  |
| Input Capacitance <sup>1</sup>                                      | Ci      | Except X1, X2                     | -   | -     | 10   | pF    |  |
| Load Capacitance 1                                                  | Cl      | Pins X1, X2                       | -   | 20    | -    | pF    |  |
| Supply Current, lowest                                              | Iddstby | When powered-down                 | -   | 20    | -    | mA    |  |

Note:

1. Parameter is guaranteed by design and characterization. Not 100% tested in production.

2. All clocks on AV9154A-60 running at highest possible frequencies.



# **Electrical Characteristics at 5V**

 $V_{DD}$  =+5V±10%, T<sub>A</sub>=0°C to 70°C unless otherwise stated

| AC Characteristics                       |                  |                           |       |        |       |       |  |
|------------------------------------------|------------------|---------------------------|-------|--------|-------|-------|--|
| PARAMETER                                | SYMBOL           | TEST CONDITIONS           | MIN   | TYP    | MAX   | UNITS |  |
| Input Clock Rise time <sup>1</sup>       | tICr             |                           |       |        | 20    | ns    |  |
| Input Clock Fall time <sup>1</sup>       | tICf             |                           |       |        | 20    | ns    |  |
| Output Rise time <sup>1</sup>            | tr               | 15pF load, 0.8 to 2.0V    | -     | 1      | 2     | ns    |  |
| Rise time <sup>1</sup>                   | tr               | 15pF load, 20% to 80% VDD | -     | 2      | 4     | ns    |  |
| Output Fall time <sup>1</sup>            | tf               | 15pF load, 2.0 to 0.8V    | -     | 1      | 2     | ns    |  |
| Fall time <sup>1</sup>                   | tf               | 15pF load, 80% to 20% VDD | -     | 2      | 4     | ns    |  |
| Duty cycle <sup>1</sup>                  | dt               | 15pF load                 | 40/60 | 48/52  | 60/40 | %     |  |
| Duty cycle, reference clock <sup>1</sup> | dt               | 15pF load                 | 40/60 | 43/57  | 60/40 | %     |  |
| Jitter, one sigma <sup>1</sup>           | T <sub>jls</sub> | As compared with clock    |       | ±0.8   | ±2.5  | %     |  |
| Jitter, absolute <sup>1</sup>            | Tjab             | period                    |       | ±2     | ±5    | %     |  |
| Jitter, absolute <sup>1</sup>            | Tjab             | 16-80 MHz clocks          |       |        | 700   | ps    |  |
| Input Frequency <sup>1</sup>             | fi               |                           |       | 14.318 |       | MHz   |  |
| Frequency Transition time <sup>1</sup>   | t <sub>ft</sub>  | From 16 to 80 MHz         |       | 15     | 20    | ms    |  |
| Power-up time <sup>1</sup>               | tpu              | From off to 50 MHz        |       | 15     |       | ms    |  |

Note:

1. Parameter is guaranteed by design and characterization. Not 100% tested in production.



# **Electrical Characteristics at 3.3V**

Operating  $V_{DD}$  =+3.0V to +3.7V, T<sub>A</sub>=0°C to 70°C unless otherwise stated

| DC Characteristics                                                  |        |                                   |                     |               |        |       |  |
|---------------------------------------------------------------------|--------|-----------------------------------|---------------------|---------------|--------|-------|--|
| PARAMETER                                                           | SYMBOL | TEST CONDITIONS                   | MIN                 | TYP           | MAX    | UNITS |  |
| Input Low Voltage                                                   | Vil    |                                   | -                   | -             | 0.2Vdd | V     |  |
| Input High Voltage                                                  | VIH    |                                   | $0.7 V_{DD}$        | -             | -      | V     |  |
| Input Low Current                                                   | IIL    | VIN=0V                            | -5                  | -             | 5      | μA    |  |
| Input High Current                                                  | Ін     | VIN=VDD                           | -5                  | -             | 5      | μA    |  |
| Output Low Voltage <sup>1</sup>                                     | Vol    | Iol=6mA                           | -                   | 0.05Vdd       | 0.1Vdd | V     |  |
| Output High Voltage <sup>1</sup>                                    | Voh    | I <sub>OH</sub> =-4mA             | 0.85V <sub>DD</sub> | $0.94 V_{DD}$ | -      | V     |  |
| Supply Current                                                      | Idd    | Note 2, no load                   | -                   | 15            | 27     | mA    |  |
| Output Low Current <sup>1</sup>                                     | Iol    | VOL=0.2VDD                        | 12                  | 22            | -      | mA    |  |
| Output High Current <sup>1</sup>                                    | Іон    | VOH=0.7Vdd                        | -                   | -11           | -6.5   | mA    |  |
| Output Frequency Change over<br>Supply and Temperature <sup>1</sup> | Fd     | With respect to typical frequency | -                   | 0.002         | 0.01   | %     |  |
| Input Capacitance <sup>1</sup>                                      | Ci     | Except X1, X2                     | -                   | -             | 10     | pF    |  |
| Load Capacitance <sup>1</sup>                                       | Cl     | Pins X1, X2                       | -                   | 20            | -      | pF    |  |
| Supply Current, lowest                                              | Iddl   | When powered-down                 | -                   | 14            | -      | mA    |  |
| Short Circuit Current <sup>1</sup>                                  | Isc    |                                   | -                   | 30            | -      | mA    |  |

Note:

Parameter is guaranteed by design and characterization. Not 100% tested in production.
All clocks on AV9154A-60 running at highest possible frequencies.



# **Electrical Characteristics at 3.3V**

Operating  $V_{DD}$  =+3.0V to +3.7V,  $T_A$ =0°C to 70°C unless otherwise stated

| AC Characteristics                               |        |                    |       |        |       |       |  |
|--------------------------------------------------|--------|--------------------|-------|--------|-------|-------|--|
| PARAMETER                                        | SYMBOL | TEST CONDITIONS    | MIN   | TYP    | MAX   | UNITS |  |
| Input Clock Rise time <sup>1</sup>               | tICr   |                    | -     | -      | 20    | ns    |  |
| Input Clock Fall time <sup>1</sup>               | tICf   |                    | -     | -      | 20    | ns    |  |
| Rise time <sup>1</sup>                           | tr     | 15pF load          | -     | -      | 4     | ns    |  |
| Fall time <sup>1</sup>                           | tf     | 15pF load          | -     | -      | 4     | ns    |  |
| Duty cycle, fixed clocks <sup>1</sup>            | dt     | 15pF load          | 40/60 | 48/52  | 60/40 | %     |  |
| Duty cycle, reference clock <sup>1</sup>         | dt     | 15pF load          | 40/60 | 43/57  | 60/40 | %     |  |
| Jitter, one sigma <sup>1</sup> , 20-66 MHz       | Tjls1  |                    | -     | 100    | 200   | ps    |  |
| Jitter, one sigma <sup>1</sup> ,<br>below 20 MHz | Tjls2  |                    | -     | 0.5    | 2     | %     |  |
| Jitter, absolute <sup>1</sup> , 20-66 Mhz        | Tjabs1 |                    | -350  | ±165   | 350   | ps    |  |
| Jitter, absolute <sup>1</sup> , below 20 Mhz     | Tjabs2 |                    | -5    | ±3     | ±5    | %     |  |
| Frequency Transition time <sup>1</sup>           | trì    | from 8 to 33 Mhz   | -     | -      | 20    | ms    |  |
| Power-up time <sup>1</sup>                       | tpu    | from off to 50 Mhz | -     | 15     | -     | ms    |  |
| Output Frequency <sup>1</sup>                    | fo     |                    | 2     |        | 33    | MHz   |  |
| Input Frequency <sup>1</sup>                     | $f_i$  |                    | -     | 14.318 | -     | MHz   |  |

Note:

1. Parameter is guaranteed by design and characterization. Not 100% tested in production.



AV9154A-60



16-Pin SOIC Package

## **Ordering Information**



7