

# **AUIR0815S**

# **BUFFER GATE DRIVER IC**

#### **Features**

- High peak output current > 10A
- Low propagation delay time
- Negative turn off bias can be applied to V<sub>EE</sub> using an external supply
- Two output pins permit to choose different Ron and Roff resistors.
- Low supply current
- Undervoltage lockout
- · Continuous 'on' capability
- Suitable for high power inverter applications in conjunction with an external pre-driver
- Lead-Free, RoHS Compliant
- Automotive qualified

#### **Description**

The AUIR0815 buffer gate driver family, in conjunction with a pre-driver stage, is suited to drive a single half bridge in power switching applications. These buffer gate drivers incorporate the ability to enter into a low quiescent current mode.

# **Product Summary**

| V <sub>CC</sub> -GND | 10V to 30V |
|----------------------|------------|
| GND -VEE             | -1V to 20V |
| Vcc- V <sub>EE</sub> | 10V to 30V |
| I <sub>O drive</sub> | > 10A      |

#### **Package**



### Typical connection





### **Qualification Information**<sup>†</sup>

| Qualification Level    |                  | Automotive (per AEC-Q100 <sup>††</sup> )  Comments: This family of ICs has passed an Automotive qualification. IR's Industrial and Consumer qualification level is granted by extension of the higher Automotive level. |                                                        |  |  |  |
|------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|--|
| Moisture Sensitivity L | evel             | SOIC8N                                                                                                                                                                                                                  | MSL2 <sup>†††</sup> 260°C<br>(per IPC/JEDEC J-STD-020) |  |  |  |
|                        | Machine Model    | Class M1 (Pass +/-100 V)<br>(per AEC-Q100-003)                                                                                                                                                                          |                                                        |  |  |  |
| ESD                    | Human Body Model | Class H1B (+/-1000V)<br>(per AEC-Q100-002)                                                                                                                                                                              |                                                        |  |  |  |
| Charged Device Model   |                  | Class C4 (Pass +/-1000V)<br>(per AEC-Q100-011)                                                                                                                                                                          |                                                        |  |  |  |
| IC Latch-Up Test       |                  | Class II, Level A<br>(per AEC-Q100-004)                                                                                                                                                                                 |                                                        |  |  |  |
| RoHS Compliant         |                  | Yes                                                                                                                                                                                                                     |                                                        |  |  |  |

- † Qualification standards can be found at International Rectifier's web site <a href="http://www.irf.com/">http://www.irf.com/</a>
- †† Exceptions to AEC-Q100 requirements, if any, are noted in the qualification report.
- ††† Higher MSL ratings may be available for the specific package type listed here. Please contact your International Rectifier sales representative for further information.



# **Absolute Maximum Ratings**

Absolute maximum ratings indicate sustained limits beyond which permanent damage to the device may occur. These are stress ratings only, functional operation of the device at these or any other condition beyond those indicated in the "Recommended Operating Condition" is not implied. Exposure to absolute maximum-rated conditions for extended periods may affect device reliability. All voltage parameters are absolute voltages referenced to GND unless otherwise stated in the table. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol          | Definition                                         | Min                  | Max            | Units |
|-----------------|----------------------------------------------------|----------------------|----------------|-------|
| GND             | to Vcc                                             | -37                  | 0.3            | V     |
| V <sub>EE</sub> | To Vcc                                             | -37                  | 0.3            | V     |
| $V_{IN}$        | Logic input voltage to Vcc                         | - 40                 | 0.3            | V     |
| VB              | Vbootstrap to OUTPUT                               | -0.3                 | 5.5            | V     |
| LPM             | LPM voltage to Vcc                                 | - 40                 | 0.3(*)         | V     |
| $V_{OUTH}$      | OUTH Output voltage                                | Vcc-37               | $V_{CC} + 0.3$ | V     |
| $V_{OUTL}$      | OUTL output voltage                                | V <sub>EE</sub> -0.2 | $V_{CC} + 0.3$ | V     |
| $P_D$           | Package power dissipation @ T <sub>A</sub> ≤ 25 °C | _                    | 1              | W     |
| $Rth_{JA}$      | Thermal resistance, junction to ambient            | _                    | 80             | °C/W  |
| $T_J$           | Junction temperature                               | -40                  | 150            | °C    |
| Ts              | Storage temperature                                | -55                  | 150            | °Ç    |
| ΤL              | Lead temperature (soldering, 10 seconds)           | _                    | 300            | °C    |

<sup>(\*)</sup> LPM is allowed to settle to an higher voltage than specified providing a current limitation of 10uA

## **Recommended Operating Conditions**

For proper operation the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to GND unless otherwise stated in the table

| Symbol                              | Definition                                                                                                 | Min.   | Max.            | Units |
|-------------------------------------|------------------------------------------------------------------------------------------------------------|--------|-----------------|-------|
| V <sub>CC-GND</sub>                 | Gate driver positive supply voltage                                                                        | 6(*)   | 30              |       |
| GND- V <sub>EE</sub>                | Gate driver negative supply voltage.  V <sub>EE</sub> is Shorted to GND in case of single supply operation | -1     | 15              |       |
| Vcc- V <sub>EE</sub>                | Total supply voltage                                                                                       | 10     | 30              | V     |
| Vouth                               | OUTH Output voltage                                                                                        | Vcc-30 | Vcc             |       |
| V <sub>OUTH</sub> - V <sub>EE</sub> | Voltage difference between OUTH and V <sub>EE</sub>                                                        | -5     | _               |       |
| $V_{IN}$                            | Logic input voltage (IN and LPM)                                                                           | Vcc-35 | V <sub>CC</sub> |       |
| Cboot                               | OUTPUT pull up boot capacitor                                                                              | 10     | 20              | nF    |
| Ron                                 | OUTH series resistor to gate                                                                               | 1.5    | 20              | Ohm   |
| Roff                                | OUTL series resistor to gate                                                                               | 1.5    | 20              | Ohm   |
| Cs                                  | Snubber capacitor between OUTH and VCC                                                                     | 10     | 24              | nF    |
| PWoff                               | IN 'low' pulse width (**)                                                                                  | 2      |                 | usec  |

<sup>(\*)</sup>When 3V< V<sub>CC-GND</sub> < V<sub>CC-GND\_MIN</sub> 30 Ohm max resistance pulls down OUTL to V<sub>EE</sub> while OUTH is in HiZ. Guaranteed by design.

<sup>(\*\*)</sup>  $V_{CC}$ - $V_{EE}$ <12V, see also "Role of Cboot and Effect of Short 'Off' Pulses" chapter.



#### **Static Electrical Characteristics**

 $V_{CC}$  -GND= 15V; GND- $V_{EE}$  =5V; 15nF connects CB to OUTH; 22nF connects Vcc to OUTH ;-40 °C <  $T_A$  < 125 °C unless otherwise specified.

| Symbol              | Definition                                                           | Min  | Тур  | Max  | Units | Test Conditions                                                                               |
|---------------------|----------------------------------------------------------------------|------|------|------|-------|-----------------------------------------------------------------------------------------------|
| V <sub>CCUV+</sub>  | V <sub>CC</sub> -GND supply undervoltage positive going threshold    | 10.2 | 11.7 | 12.8 |       |                                                                                               |
| V <sub>CCUV</sub> - | V <sub>CC</sub> -GND supply undervoltage negative going threshold    | 9.6  | 10.5 | 11.4 | V     | LPM=HIN=1=VCC VE=GND; OUTH pulled to V <sub>CC</sub> -2V with 100mA current limitation        |
| V <sub>CCUVH</sub>  | V <sub>CC</sub> -GND supply undervoltage lockout hysteresis          | 0.5  | 1.2  | _    |       | VGC 2V With FOOTH, Confort minitation                                                         |
| $VB_{UV}$           | Vbootstrap undervoltage (*)                                          | 1    | 4    | _    | V     |                                                                                               |
| $I_{QGG}$           | GND supply current                                                   |      | _    | 60   | uA    | IN=X; LPM=X                                                                                   |
| $I_{QEESW}$         | V <sub>EE</sub> supply current, IN switching                         | 2    | 4    | 10   | mA    | IN switches at 10kHz 50% duty cycle; LPM=1                                                    |
| I <sub>QEE0</sub>   | V <sub>EE</sub> supply current, IN=0                                 | _    | _    | 8.0  | mA    | steady state with IN=0 and LPM=1                                                              |
| I <sub>QEE025</sub> | V <sub>EE</sub> supply current, IN=0                                 | _    | _    | 6.5  | mA    | steady state with IN=0 and LPM=1, T=25^C                                                      |
| I <sub>QEE1</sub>   | V <sub>EE</sub> supply current, IN=1                                 | l    |      | 3    | mA    | steady state with IN=1 and LPM=1                                                              |
| I <sub>QEELQ0</sub> | V <sub>EE</sub> supply current, LPM=0, IN=0                          |      | _    | 2    | mA    | steady state with IN=0 and LPM=0                                                              |
| I <sub>QEELQ1</sub> | V <sub>EE</sub> supply current, LPM=0, IN=1                          | l    | _    | 1.5  | mA    | steady state with IN=1 and LPM=0                                                              |
| $I_{QEEUV}$         | V <sub>EE</sub> supply current, V <sub>CC</sub> <v<sub>CCUV-</v<sub> |      | _    | 1.8  | mA    | steady state with IN=X, LPM=X, V <sub>CC</sub> <v<sub>CCUV-</v<sub>                           |
| I <sub>QOUTL1</sub> | Current flowing into OUTL                                            | ı    | _    | 1.5  | uA    | IN=1; LPM=1 ; OUTL-GND=15V; OUTH disconnected                                                 |
| $I_{QB}$            | Current into CB pin                                                  | l    | _    | 1    | mA    | IN=1; LPM=1 ;CB-OUTH=5V                                                                       |
| I <sub>QOUTH0</sub> | Current flowing out from OUTH                                        |      | _    | 3.5  | mA    | steady state with IN=0 and LPM=1, V(OUTH)=V <sub>EE</sub> , OUTL disconnected                 |
| I <sub>BOUTH</sub>  | Current flowing out from CB, bootstrap discharged                    | _    | 20   | 40   | mA    | steady state, CB shorted to OUTH, IN=0 and LPM=1, V(OUTH)=V <sub>EE</sub> , OUTL disconnected |
| I <sub>OUTH+</sub>  | OUTH high short circuit pulsed current                               | 10   | _    | _    | А     | 10A current pulse with PW<10usec                                                              |
| $I_{OUTL}$          | OUTL low short circuit pulsed current                                | 10   | _    | _    | Α     | ,                                                                                             |

(\*)When CB-OUTH< VB<sub>UV</sub> the power nmos pulling up OUTH is turned off. The high level on OUTH is kept by a parallel PMOS (see also block diagram).

# Pins: IN, LPM

 $V_{CC}$  -GND= 15V; GND- $V_{EE}$  =5V; 15nF connects CB to OUTH; 22nF connects Vcc to OUTH; -40 °C <  $T_A$  < 125 °C unless otherwise specified.

| Symbol                | Definition                                               | Min  | Тур  | Max  | Units | Test Conditions                           |
|-----------------------|----------------------------------------------------------|------|------|------|-------|-------------------------------------------|
| V <sub>INH vcc</sub>  | Logic "1" IN input voltage to V <sub>CC</sub>            | -3.5 | -2.5 | -1.0 |       |                                           |
| V <sub>INL vcc</sub>  | Logic "0" IN input voltage to V <sub>CC</sub>            | -5.5 | -4.5 | -3.5 | V     | V <sub>CC</sub> -GND> V <sub>CCUV</sub> - |
| $V_{\text{INhis}}$    | Logic IN input hysteresis                                | 1    | 2    | 3.3  |       |                                           |
| V <sub>LPMH vcc</sub> | Logic "1" LPM input voltage to V <sub>CC</sub>           | -3   | -2.5 | -1.4 |       |                                           |
| $V_{LPML\ vcc}$       | Logic "0" LPM input voltage to V <sub>CC</sub>           | -3.8 | -3   | -2.5 | V     | V <sub>CC</sub> -GND> V <sub>CCUV</sub> - |
| $V_{LPMhis}$          | Logic LPM input hysteresis                               | 0.25 | -    | 1.8  |       |                                           |
| I <sub>IN15</sub>     | Current flowing out from IN when V <sub>CC</sub> -IN=15V | 40   | 90   | 180  | uA    | IN=GND                                    |
| I <sub>LPM15</sub>    | Current flowing out from LPM V <sub>CC</sub> -LPM=15V    | 10   | 25   | 50   | uA    | LPM=GND                                   |



#### Pins: OUTH,OUTL

 $V_{CC}$ -GND= 15V; GND- $V_{EE}$  =5V; 15nF connects CB to OUTH; 22nF connects Vcc to OUTH; -40 °C <  $T_A$  < 125 °C unless otherwise specified.

| Symbol            | Definition                                            | Min | Тур | Max | Units | Test Conditions                                      |  |
|-------------------|-------------------------------------------------------|-----|-----|-----|-------|------------------------------------------------------|--|
| Rup_OUTH25        | Rdson pull up transistor OUTH                         | _   | 90  | 120 |       | 10A current pulse with PW<10usec                     |  |
| Rdw_OUTL25        | Rdson pull down transistor OUTL                       | _   | 180 | 240 | 01    | T <sub>A</sub> =25^C                                 |  |
| Rup_OUTH          | Rdson pull up transistor OUTH                         | _   | _   | 180 | mOhm  | 100 comment made a with DW 4000                      |  |
| Rdw_OUTL          | Rdson pull down transistor OUTL                       | _   | _   | 320 |       | 10A current pulse with PW<10usec                     |  |
| I <sub>PMOS</sub> | OUTH Pull up current when bootstrap cap is discharged | 5   | 20  | 30  | mA    | IN=1 LPM=1, CB-OUTH=2.5V,<br>OUTH pulled to VCC-1.5V |  |

#### **AC Electrical Characteristics**

 $V_{CC}$ -GND= 15V; GND- $V_{EE}$  =5V; 15nF connects CB to OUTH; 22nF connects Vcc to OUTH ;Ron= 5 Ohm , Roff = 5 Ohm ,  $C_{LOAD}$ =100nF , -40 °C <  $T_A$  < 125 °C unless otherwise specified.

Propagation is from INPUT at GND or  $V_{\text{CC}}$  to 10% voltage variation of output  $\,$ 

RISE FALL TIME is delay from 10% to 90% output swing

| Symbol            | Definition                                                | Min. | Тур. | Max. | Units | Test Conditions                                                                                                                        |
|-------------------|-----------------------------------------------------------|------|------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>on</sub>   | Turn on propagation delay IN-OUTH                         | _    | 250  | 400  |       |                                                                                                                                        |
| t <sub>off</sub>  | Turn off propagation delay IN-OUTL                        | _    | 250  | 350  | ns    |                                                                                                                                        |
| t <sub>r</sub>    | Turn on rise time OUTH                                    | _    | _    | 260  | 115   |                                                                                                                                        |
| t <sub>f</sub>    | Turn off fall time OUTL                                   | _    |      | 150  |       |                                                                                                                                        |
| t <sub>rLQ</sub>  | Turn on rise time OUTH in Low Quiescent<br>Currrent Mode  | _    | _    | 1000 | ns    | V <sub>EE</sub> =GND, LPM=0, V <sub>CC</sub> rises<br>above V <sub>CCUV+</sub> ; C <sub>LOAD</sub> =100nF<br>Ron= 5 Ohm, Roff = 5 Ohm  |
| $t_{fLQ}$         | Turn off fall time OUTL in Low Quiescent<br>Currrent Mode | _    | l    | 1000 | ns    | V <sub>EE</sub> =GND, LPM=0, V <sub>CC</sub> falls<br>below V <sub>CCUV-+</sub> ; C <sub>LOAD</sub> =100nF<br>Ron= 5 Ohm, Roff = 5 Ohm |
| PW <sub>ON</sub>  | IN high pulse width (*)                                   | 500  | _    | _    | ns    | No C <sub>LOAD</sub> , -40 °C < T <sub>A</sub> < 125 °C                                                                                |
| PW <sub>OFF</sub> | IN low pulse width (*)                                    | 500  | _    | _    | ns    | No C <sub>LOAD</sub> , -40 °C < T <sub>A</sub> < 125 °C                                                                                |

<sup>(\*)</sup> IN pulse width lower than PW<sub>ONMIN</sub> (PW<sub>OFFMIN</sub>) min can be filtered



**Block Diagram:** 



**Typical connection** 



#### It is recommended:

- to have a capacitance Cs connected between OUTH and VCC to limit dv/dt in OUTH node (mandatory if Vcc-Vee>15V). See Recommended Operating Condition for Cs value.
- to avoid the condition with OUTH directly shorted to OUTL
- Use ceramic capacitor for C1 and C2 with value > 20\* Cgate



### **Application Information And Additional Details**



Recommended maximum switching frequency when driving a capacitance C with a 3 Ohm external resistor.

Cs=20nF is connected between OUTH and Vcc.

Vcc-V<sub>EE</sub>=24V.

#### **Truth Table**

| Vcc                                           | IN | LPM | Status/Comment                                                                         |
|-----------------------------------------------|----|-----|----------------------------------------------------------------------------------------|
| $V_{\text{CC-GND\_MIN}}$ to $V_{\text{CCUV}}$ | -  | -   | OUTL = V <sub>EE</sub> , OUTH in HiZ → IGBT OFF; Low Quiescent Current Mode is active. |
| V <sub>CCUV</sub> to 30V                      | 0  | 1   | OUTL = V <sub>EE</sub> , OUTH in HiZ → IGBT OFF;                                       |
| V <sub>CCUV</sub> to 30V                      | 1  | 1   | OUTL in HiZ, OUTH = Vcc → IGBT ON;                                                     |
| V <sub>CCUV</sub> to 30V                      | 0  | 0   | OUTL = V <sub>EE</sub> , OUTH in HiZ → IGBT OFF; Low Quiescent Current Mode is active  |
| V <sub>CCUV</sub> to 30V                      | 1  | 0   | OUTL in HiZ, OUTH = Vcc → IGBT ON; Low Quiescent Current Mode is active                |

#### Role of Cboot and Effect of Short 'Off' Pulses

Cboot capacitance, connected between OUTH and CB acts as a bootstrap supplying the circuitry driving the low rdson (Rup\_OUTH) pull-up nmos connected between Vcc and OUTH.

In the application, when IN is low, OUTH is tied to VEE and Cboot is charged to around 6V.

At IN rising the pullup nmos is turned on and it is able to provide a low impedence path between VCC and OUTH.

Maintaining IN high, Cboot get discharged and therefore the pull-up nmos is turned off but the parallel pmos (see Block diagram) remains on maintaining OUTH tied to VCC.

Cboot discharge rate is I<sub>OB</sub>/Cboot, typically it takes about 250 usec for a complete discharge.

In case Cboot get discharged, the subsequent off pulse width must be long enough to recharge Cboot above the bootstrap under-voltage threshold VB<sub>UV</sub>. to allow the turn on of the pull-up nmos when IN rises again. Short Off pulse width can lead to a situation, after the pulse, with too low IGBT Vge voltage, worst case is for low values of V<sub>CC</sub>-V<sub>EE</sub>, that is just above V<sub>CCUV</sub>-. Even though it is allowed, at higher values of Vcc-VEE, to reduce the off pulse width below PWoff min, it is suggested to keep the off pulse width above lusec in every working condition.



#### **Examples of system schematics with HVIC**

This section shows how IR High Voltage IC (HVIC) gate drivers can be used to drive the AUIR0815.

All the examples refer to an inverter leg, showing the floating voltage sources Vcch and Veeh to supply the high side AUIR0815 and Vccl and Veel to supply the low side AUIR0815.

All the examples show 7V floating voltage sources to provide a negative Vge to turn off each IGBT. In case a negative Vge is not required these voltage sources can be replaced with a short circuit.

In case of three phase inverters, each of the high side AUIR0815 must have separated and isolated voltage supplies.

Only one DC power supply can be shared for the low sides AUIR0815 supplies (to be connected between AUIR0815 Vcc and GND pins) and the corresponding drivers supplies (to be connected between HVIC Vcc and Vss=COM) pins.

Normally high di/dt occurs at low side switch turn on. This causes voltage spikes at low side IGBT emitter node, because of the inductive impedance Zl, and the system must be robust to this. A better immunity to the above transients can be obtained using one separate low side DC power supply for each low side.

**Example 1**: using the AUIRS2181, high and low side driver with COM and no VSS pin.



Example 1



**Example 2**: using the AUIRS21814 (or the AUIRS2191), high and low side driver with COM pin and VSS pin.



Example 2

**Example 3**: using the AUIRS2117(8), single channel driver. COM can be shorted to the Vs of the low side.



Example 3



# **Lead Assignments**



# **Lead Definitions**

| Symbol          | Description                                                                     |
|-----------------|---------------------------------------------------------------------------------|
| V <sub>CC</sub> | Positive supply                                                                 |
| IN              | Logic input for OUT                                                             |
| LPM             | Logic input, for Low Power Mode: LPM=0 activates the Low Quiescent Current Mode |
| GND             | Ground                                                                          |
| OUTH            | Power Output (pull up)                                                          |
| OUTL            | Power Output (pull down)                                                        |
| Св              | Boot capacitor                                                                  |
| $V_{EE}$        | Negative supply pin (short to GND in case of single supply operation)           |



### **Parameter Temperature Trends**

Figures illustrated in this chapter provide information on the experimental performance of the IC. The line plotted in each figure is generated from actual lab data. A large number of individual samples were tested at three temperatures (-40 °C, 25 °C, and 125 °C) in order to generate the experimental curve. The line consists of three data points (one data point at each of the tested temperatures) that have been connected together to illustrate the understood trend. The individual data points on the curve were determined by calculating the averaged experimental value of the parameter (for a given temperature).















# **Case Outline**



| Dill | INCH   | ES    | MILLIMETERS |       |  |
|------|--------|-------|-------------|-------|--|
| DIM  | MIN    | MAX   | MIN         | MAX   |  |
| Α    | .0532  | .0688 | 1.35        | 1.75  |  |
| A1   | .0040  | .0098 | 0.10        | 0.25  |  |
| В    | .014   | .018  | 0.36        | 0.46  |  |
| С    | .0075  | .0098 | 0.19        | 0.25  |  |
| D    | .189   | .196  | 4.80        | 4.98  |  |
| Ε    | .150   | .157  | 3.81        | 3.99  |  |
| е    | .050 B | ASIC  | 1.27 B      | ASIC  |  |
| e 1  | .025 B | ASIC  | 0.635       | BASIC |  |
| Н    | .2284  | .2440 | 5.80        | 6.20  |  |
| К    | .011   | .019  | 0.28        | 0.48  |  |
| L    | .016   | .050  | 0.41        | 1.27  |  |
| у    | 0,     | 8.    | 0,          | 8*    |  |

#### NOTES:

- 1. DIMENSIONING & TOLERANCING PER ANSI Y14.5M-1982.
- 2. CONTROLLING DIMENSION: MILLIMETER.
- 3. DIMENSIONS ARE SHOWN IN MILLIMETERS [INCHES].
- 4. OUTLINE CONFORMS TO JEDEC OUTLINE MS-012AA.
- (5) DIMENSION DOES NOT INCLUDE MOLD PROTRUSIONS. MOLD PROTRUSIONS NOT TO EXCEED 0.25 [.006].
- 6 DIMENSION IS THE LENGTH OF LEAD FOR SOLDERING TO A SUBSTRATE.

### 8 Lead SOIC



# Tape and Reel: SOIC8



#### CARRIER TAPE DIMENSION FOR 8SOICN

|      | Metric |       | Imp   | erial |  |
|------|--------|-------|-------|-------|--|
| Code | Min    | Max   | Min   | Max   |  |
| Α    | 7.90   | 8.10  | 0.311 | 0.318 |  |
| В    | 3.90   | 4.10  | 0.153 | 0.161 |  |
| С    | 11.70  | 12.30 | 0.46  | 0.484 |  |
| D    | 5.45   | 5.55  | 0.214 | 0.218 |  |
| E    | 6.30   | 6.50  | 0.248 | 0.255 |  |
| F    | 5.10   | 5.30  | 0.200 | 0.208 |  |
| G    | 1.50   | n/a   | 0.059 | n/a   |  |
| Н    | 1.50   | 1.60  | 0.059 | 0.062 |  |



REEL DIMENSIONS FOR 8SOICN

|      | Me     | tric   | Imperial |        |  |
|------|--------|--------|----------|--------|--|
| Code | Min    | Max    | Min      | Max    |  |
| Α    | 329.60 | 330.25 | 12.976   | 13.001 |  |
| В    | 20.95  | 21.45  | 0.824    | 0.844  |  |
| С    | 12.80  | 13.20  | 0.503    | 0.519  |  |
| D    | 1.95   | 2.45   | 0.767    | 0.096  |  |
| Е    | 98.00  | 102.00 | 3.858    | 4.015  |  |
| F    | n/a    | 18.40  | n/a      | 0.724  |  |
| G    | 14.50  | 17.10  | 0.570    | 0.673  |  |
| Н    | 12.40  | 14.40  | 0.488    | 0.566  |  |



# **Part Marking Information**



# **Ordering Information**

| Dogo Dort Number | Package Type | Standard Pack |          | Complete Bort Number |
|------------------|--------------|---------------|----------|----------------------|
| Base Part Number |              | Form          | Quantity | Complete Part Number |
| AUIR0815S        | SOIC8        | Tube/Bulk     | 95       | AUIR0815S            |
|                  |              | Tape and Reel | 2500     | AUIR0815STR          |



#### **IMPORTANT NOTICE**

Unless specifically designated for the automotive market, International Rectifier Corporation and its subsidiaries (IR) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or services without notice. Part numbers designated with the "AU" prefix follow automotive industry and / or customer specific requirements with regards to product discontinuance and process change notification. All products are sold subject to IR's terms and conditions of sale supplied at the time of order acknowledgment.

IR warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with IR's standard warranty. Testing and other quality control techniques are used to the extent IR deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

IR assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using IR components. To minimize the risks with customer products and applications, customers should provide adequate design and operating safeguards.

Reproduction of IR information in IR data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alterations is an unfair and deceptive business practice. IR is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of IR products or serviced with statements different from or beyond the parameters stated by IR for that product or service voids all express and any implied warranties for the associated IR product or service and is an unfair and deceptive business practice. IR is not responsible or liable for any such statements.

IR products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or in other applications intended to support or sustain life, or in any other application in which the failure of the IR product could create a situation where personal injury or death may occur. Should Buyer purchase or use IR products for any such unintended or unauthorized application, Buyer shall indemnify and hold International Rectifier and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that IR was negligent regarding the design or manufacture of the product.

Only products certified as military grade by the Defense Logistics Agency (DLA) of the US Department of Defense, are designed and manufactured to meet DLA military specifications required by certain military, aerospace or other applications. Buyers acknowledge and agree that any use of IR products not certified by DLA as military-grade, in applications requiring military grade products, is solely at the Buyer's own risk and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

IR products are neither designed nor intended for use in automotive applications or environments unless the specific IR products are designated by IR as compliant with ISO/TS 16949 requirements and bear a part number including the designation "AU". Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, IR will not be responsible for any failure to meet such requirements.

> For technical support, please contact IR's Technical Assistance Center http://www.irf.com/technical-info/

> > **WORLD HEADQUARTERS:**

101 N. Sepulveda Blvd., El Segundo, California 90245 Tel: (310) 252-7105



# **Revision History**

| Date           | Comment                                                                                                                                                                                                          |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Dec. 2, 2009   | -V <sub>E</sub> pin name changed into V <sub>EE</sub> ; note1 modified; VEE-VCC 40V diode added in block diagram; current consumption table                                                                      |
| DCC. 2, 2000   | parameters modified;                                                                                                                                                                                             |
|                | St. El. Ch: looutl1 parameter added; looutl10 max=2mA; lob max=0.5mA; lbouth=60mA; loee0max=6mA; loee1max=3mA; lob definition corrected; loeesw value deleted;                                                   |
| Feb 24, 2010   | Rec. Op. Con.:Cboot=10nF20nF                                                                                                                                                                                     |
|                | AC El Char: Rise Fall time definition modified; Ssd= 100us typ                                                                                                                                                   |
| Feb 24b, 2010  | Soft shutdown function removed (SSD <sub>IN</sub> /EN pin renamed EN); Rup dc max value deleted;                                                                                                                 |
| T 60 240, 2010 | Typ connection; logg and logeeno                                                                                                                                                                                 |
| Feb 25, 2010   | OUTL <sub>CLAMP</sub> function added: changes in I <sub>QOUTL1</sub> , I <sub>QEE1</sub> ; added Vcl, tcl1, tcl2                                                                                                 |
|                | OUTL <sub>CLAMP</sub> function removed: I <sub>QOUTL1</sub> =1uA typ, I <sub>QEE1</sub> =3mA typ; VcI, tcl1 and tcl2 removed.                                                                                    |
|                | Change in EN pin functionality, now it is a low quiescent current mode input: front end page description; Abs Max Rat El Max note added;                                                                         |
|                | Rec Op Cond: note added to specify pulldown 30 Ohm max for Vcc down to 3V.                                                                                                                                       |
| Apr 23, 2010   | Static el char: change in EN and IN thresholds and Rin.                                                                                                                                                          |
|                | IQEELQ and IQEEUV parameters introduced to specify consumption in Low Quiescent Current Mode (EN=1 or Vcc< Vccuv-).                                                                                              |
|                | Truth Table modified to define Vccuv and low quiescent current mode conditions                                                                                                                                   |
|                | Lead Definition modified to specify new EN function.  AC Electr Char: Tr and Tf specified for Low Quiescent Current Mode.                                                                                        |
|                | EN pin renamed into LPM.                                                                                                                                                                                         |
|                | Over temperature protection removed                                                                                                                                                                              |
|                | Block diagram:                                                                                                                                                                                                   |
|                | Diode OUTL-Vcc added,                                                                                                                                                                                            |
|                | IN and LPM input stage detailed drawing added.  Static El Char:                                                                                                                                                  |
|                | IN and LPM input impedance spec modified                                                                                                                                                                         |
|                | <ul> <li>note added to define VB<sub>IV</sub>.</li> </ul>                                                                                                                                                        |
| May 15, 2010   | IQEELENO parameter removed because already covered by IQEELQ,                                                                                                                                                    |
| •              | Iggs Test Conditions changed from IN=0; LPM=1 into IN=X; LPM=X,                                                                                                                                                  |
|                | LPM input thresholds lowered by 1V                                                                                                                                                                               |
|                | Rup renamed I <sub>PMOS</sub> .                                                                                                                                                                                  |
|                | Ac El Char:                                                                                                                                                                                                      |
|                | <ul> <li>t<sub>EN</sub> parameter removed,</li> <li>max values added for t<sub>on</sub>, t<sub>off</sub>, t<sub>r</sub>, t<sub>t</sub>.</li> </ul>                                                               |
|                | Rec. Op. Cond.:                                                                                                                                                                                                  |
|                | GND-VEE min changed from 0V to -1V.                                                                                                                                                                              |
| Jun 25, 2010   | I <sub>воитн</sub> , I <sub>IN15</sub> , parameters change; added PWoN and PWoFF parameters;                                                                                                                     |
|                | Update in test conditions for IouTH, IouTL, Rup_OUTH, Rdw_OUTL. IQEELQ split into IQEELQ0 and IQEELQ1                                                                                                            |
|                | I <sub>BOUTH</sub> redefined as current flowing out from CB (and not OUTH).  Truth Table corrected to show how LPM does not affect the functionality.                                                            |
| Mar 01, 2011   | Update of heading for absolute maximum ratings                                                                                                                                                                   |
|                | Update of chart with max f vs C.                                                                                                                                                                                 |
|                | Abs Max Rat: V <sub>OUTH</sub> = V <sub>CC</sub> -37V min; V <sub>OUTL</sub> = V <sub>EE</sub> -0.2V min.                                                                                                        |
|                | Rec Op Con: V <sub>OUTH</sub> = Vcc-30V min; V <sub>OUTH</sub> - V <sub>EE</sub> = -5V min;  Static and dynamic el. Char: parameter limits reviewed for matching full temp range. Values in blue are still older |
|                | datasheet version target value at T=25°C.                                                                                                                                                                        |
| Mar 02, 2011   | Added recommendation to avoid direct short between OUTH and OUTL.                                                                                                                                                |
|                | Added preliminary parameter temperature trend paragraph.                                                                                                                                                         |
|                | I <sub>PMOS</sub> test condition corrected.  Vccuv thresholds modified; typ connection diagram: diode removed and snubber capacitance added; maxf vc C chart                                                     |
| Jun 22, 2011   | updated taking into account Cs=20nF as snubber capacitance                                                                                                                                                       |
|                | Matched delay outputs front page note deleted; Rec Op Cond Vcc-GND max changed from 20V to 30V. AC El Cher:                                                                                                      |
| Jun 27, 2011   | tofftyp changed from 150ns to 250ns.Vccuv+ and Toff charts modified.                                                                                                                                             |
|                | Added paragraph explaining role of Cboot.                                                                                                                                                                        |
|                | Cs snubber capacitor added in Recommended Operating Conditions and in default test set-up.                                                                                                                       |
|                | $V_{CCUV+}$ : Min from 10.6V to 10.2V; $V_{CCUV-}$ :Min from 9.7V to 9.6V; $V_{CCUVH}$ :Min from 0.8V to 0.5V;                                                                                                   |
| Aug 26, 2011   | I <sub>QEESW</sub> : Max from 8mA to 10mA; I <sub>QOUTH0</sub> : Max from 3mA to 3.5mA;                                                                                                                          |
|                |                                                                                                                                                                                                                  |
|                | V <sub>INH vcc</sub> : Max from -1.5 V to -1V; V <sub>LPMH vcc</sub> : Max from -2.5 V to -1.5V; V <sub>LPMhis</sub> : Max from 1 V to 1.8V;                                                                     |
|                | I <sub>PMOS</sub> : Min from 10mA to 5mA;                                                                                                                                                                        |
| Sep 6, 2011    | $t_{on}$ : Max from 380ns to 400ns; $t_{off}$ : Max from 300ns to 350ns; $t_r$ : Max from 150ns to 250ns;                                                                                                        |
|                | Changes in typ connection recommandations; maxf vs C chart update;                                                                                                                                               |
|                | V <sub>LPML vcc</sub> Min Change from -3.5Vto -3.8V. Temperature charts updated.                                                                                                                                 |
| Sept. 7, 2011  | Corrected part number on header; added RoHS compliant & Automotive qualified to front page; deleted preliminary                                                                                                  |
|                | and added automotive grade on front page top header; added qual info page; added tape and reel info; added part                                                                                                  |
|                | marking; added ordering info; added important notice                                                                                                                                                             |





| Oct 10, 2011                  | Rec Op Cond: Added description of Vouth and Vouth-Vee                                                                      |
|-------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| Oct 17, 2011                  | Rec Op Cond: added "Guaranteed by design" in note under the table;                                                         |
|                               | Sta. El. Char. table: V <sub>CCUVH</sub> Min changed from 0.5V to 0.3V.                                                    |
|                               | Pins: IN, LPM table: V <sub>INhis</sub> Max changed from 3V to 3.3V; V <sub>LPMH vcc</sub> Max changed from -1.5V to -1.4V |
|                               | AC El Char table: t <sub>r</sub> Max changed from 250ns to 260ns                                                           |
| Oct 19, 2011                  | Sta. El. Char. table: V <sub>CCUVH</sub> Min changed back from 0.3V to 0.5V.                                               |
| Oct 26, 2011                  | Revised MSL rating to MSL-2                                                                                                |
| Jan 20 <sup>th</sup> , 2012   | Application section added: Examples of system with HVIC                                                                    |
| Jan 24 <sup>th</sup> , 2012   | "Examples of system schematics with HVIC" modified; block diagram updated.                                                 |
| October 24 <sup>th</sup> 2012 | Added Effect of Short 'Off' Pulses part in application info and minimum PWoff in recommended op cond.                      |
|                               | Front page typ connection, snubber cap added.                                                                              |
|                               | Examples of system schematics with HVIC: added pullup resistors at IN in Ex1 and Ex2                                       |