# 82527 SERIAL COMMUNICATIONS CONTROLLER CONTROLLER AREA NETWORK PROTOCOL Automotive - Supports CAN Specification 2.0 - Standard Data and Remote Frames - Extended Data and Remote Frames - Programmable Global Mask - Standard Message Identifier - Extended Message Identifier - 15 Message Objects of 8-Byte Data Length - 14 Tx/Rx Buffers - 1 Rx Buffer with Programmable Mask - **■** Flexible CPU Interface - 8-Bit Multiplexed - 16-Bit Multiplexed - 8-Bit Non-Multiplexed (Synchronous/Asynchronous) - Serial Interface - Programmable Bit Rate - Programmable Clock Output - Flexible Interrupt Structure - Flexible Status Interface - **■** Configurable Output Driver - Configurable Input Comparator - Two 8-Bit Bidirectional I/O Ports - 44-Lead PLCC Package - 44-Lead QFP Package - Pinout Compatibility with the 82526 The 82527 serial communications controller is a highly integrated device that performs serial communication according to the CAN protocol. It performs all serial communication functions such as transmission and reception of messages, message filtering, transmit search, and interrupt search with minimal interaction from the host microcontroller, or CPU. The 82527 is Intel's first device to support the standard and extended message frames in CAN Specification 2.0 Part B. It has the capability to transmit, receive, and perform message filtering on extended message frames. Due to the backwardly compatible nature of CAN Specification 2.0, the 82527 also fully supports the standard message frames in CAN Specification 2.0 Part A. The 82527 features a powerful CPU interface that offers flexibility to directly interface to many different CPUs. It can be configured to interface with CPUs using an 8-bit multiplexed, 16-bit multiplexed, or 8-bit non-multiplexed address/data bus for Intel and non-Intel architectures. A flexible serial interface (SPI) is also available when a parallel CPU interface is not required. The 82527 provides storage for 15 message objects of 8-byte data length. Each message object can be configured as either transmit or receive except for the last message object. The last message object is a receive-only buffer with a special mask design to allow select groups of different message identifiers to be received. The 82527 also implements a global masking feature for message filtering. This feature allows the user to globally mask any identifier bits of the incoming message. The programmable global mask can be used for both standard and extended messages. The 82527 PLCC offers hardware, or pinout, compatibility with the 82526. It is pin-to-pin compatible with the 82526 except for pins 9, 30, and 44. These pins are used as chip selects on the 82526 and are used as CPU interface mode selection pins on the 82527. The 82527 is fabricated using Intel's reliable CHMOS III 5V technology and is available in either 44-lead PLCC or 44-lead QFP for the automotive temperature range ( $-40^{\circ}$ C to $+125^{\circ}$ C). Figure 1. 82527 Block Diagram Figure 2. 44-Pin PLCC Package Figure 3. 44-Pin QFP Package # PIN DESCRIPTION The 82527 pins are described in this section. Table 1 presents the legend for interpreting the pin types. Table 1. Pin Type Legend | Symbol | Description | | |--------|-----------------------------------|--| | I | Input only pin | | | 0 | Output only pin | | | I/O | Pin can be either input or output | | # PIN DESCRIPTIONS | Pin Name | Pin Type | Pin Description | |------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>SS1</sub> | Ground | GROUND connection must be connected externally to a $V_{SS}$ board plane. Provides digital ground. | | $V_{SS2}$ | Ground | GROUND connection must be connected externally to a $V_{SS}$ board plane. Provides ground for analog comparator. | | V <sub>CC</sub> | Power | POWER connection must be connected externally to $\pm$ 5V DC. Provides power for entire device. | | XTAL1 | I | Input for an external clock. XTAL1 (along with XTAL2) are the crystal connections to an internal oscillator. | | XTAL2 | 0 | Push-pull output from the internal oscillator. XTAL2 (along with XTAL1) are the crystal connections to an internal oscillator. If an external oscillator is used XTAL2 must be floated, or not be connected. XTAL2 must not be used as a clock output to drive other CPUs. | | CLKOUT | 0 | Programmable clock output. This output may be used to drive the oscillator of the host microcontroller. | | RESET# | I | Warm Reset: ( $V_{CC}$ remains valid while RESET# is asserted), RESET# must be driven to a valid low level for 1 ms minimum. Cold Reset: ( $V_{CC}$ is driven to a valid level while RESET# is asserted), RESET# must be driven low for 1 ms minimum measured from a valid $V_{CC}$ level. No falling edge on the reset pin is required during a cold reset event. | | CS# | I | A low level on this pin enables CPU access to the 82527 device. | | INT#<br>(V <sub>CC</sub> /2) | 0 | The interrupt pin is an open-drain output to the host microcontroller. V <sub>CC</sub> /2 is the power supply for the ISO low speed physical layer. The function of this pin is determined by the MUX bit in the CPU Interface Register (Address 02H) as follows: MUX = 1: pin 24 (PLCC) = V <sub>CC</sub> /2, pin 11 = INT# MUX = 0: pin 24 (PLCC) = INT# | | RX0<br>RX1 | I | Inputs from the CAN bus line(s) to the input comparator. A recessive level is read when RX0 > RX1. A dominant level is read when RX1 > RX0. When the CoBy bit (Bus Configuration register) is programmed as a "1", the input comparator is bypassed and RX0 is the CAN bus line input. | | TX0<br>TX1 | 0 | Serial data push-pull output to the CAN bus line. During a recessive bit TX0 is high and TX1 is low. During a dominant bit TX0 is low and TX1 is high. | | Pin Name | Pin Type | Pin Description | | | |----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | AD0/A0/ICP<br>AD1/A1/CP<br>AD2/A2/CSAS<br>AD3/A3/STE<br>AD4/A4/MOSI<br>AD5/A5<br>AD6/A6/SCLK<br>AD7/A7 | 1/O-1-1<br>1/O-1-1<br>1/O-1-1<br>1/O-1<br>1/O-1-1<br>1/O-1-1<br>1/O-1 | Address/Data bus in 8-bit multiplexed mode. Address bus in 8-bit non-multiplexed mode. Low byte of A/D bus in 16-bit multiplexed mode. In Serial Interface mode, the following pins have the following meaning: ADO: ICP Idle Clock Polarity AD1: CP Clock Phase AD2: CSAS Chip Select Active State AD3: STE Sync Transmit Enable AD6: SCLK Serial Clock Input AD4: MOSI Serial Data Input | | | | AD8/D0/P1.0<br>AD9/D1/P1.1<br>AD10/D2/P1.2<br>AD11/D3/P1.3<br>AD12/D4/P1.4<br>AD13/D5/P1.5<br>AD14/D6/P1.6<br>AD15/D7/P1.7 | I/O-O-I/O<br>I/O-O-I/O<br>I/O-O-I/O<br>I/O-O-I/O<br>I/O-O-I/O<br>I/O-O-I/O<br>I/O-O-I/O | High byte of A/D bus in 16-bit multiplexed mode. Data bus in 8-bit non-multiplexed mode. Low speed I/O port. P1 pins in 8-bit multiplexed mode and serial mode. Port pins have weak pullups until the port is configured by writing to 9FH and AFH. | | | | P2.0<br>P2.1<br>P2.2<br>P2.3<br>P2.4<br>P2.5<br>P2.6/INT#<br>P2.7/WRH# | 1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0<br>1/0-0 | P2 in all modes. P2.6 is INT# when MUX = 1 and is open-drain. P2.7 is WRH# in 16-bit multiplexed mode. | | | | Mode0<br>Mode1 | 1 | These pins select one of the four parallel interfaces. These pins are weakly held low during reset. Mode1 Mode0 0 0 8-bit multiplexed — Intel 0 0 Serial Interface mode entered when RD# = 0, WR# = 0 upon reset. 0 1 16-bit multiplexed — Intel 1 0 8-bit multiplexed — non-Intel 1 1 8-bit non-multiplexed | | | | ALE/AS | I-I | ALE used for Intel modes. AS used for non-Intel modes, except Mode 3 this pin must be tied high. | | | | RD#<br>E | l<br>I | RD# used for Intel modes. E used for non-Intel modes, except Mode 3 Asynchronous this pin must be tied high. | | | | WR#/WRL#<br>R/W# | l<br>I | WR# in 8-bit Intel mode and WRL# in 16-bit Intel mode. R/W# used for non-Intel modes. | | | | READY<br>MISO | 0 | READY is an output to synchronize accesses from the host microcontroller to the 82527. READY is an open-drain output to the host microcontroller. MISO is the serial data output for the serial interface mode. | | | | DSACK0# | 0 | DSACK0# is an open-drain output to synchronize accesses from the host microcontroller to the 82527. | | | ## **ELECTRICAL CHARACTERISTICS** ## **ABSOLUTE MAXIMUM RATINGS\*** Laboratory testing shows the 82527 will withstand up to 10 mA of injected current into both RX0 and RX1 pins for a total of 20 days without sustaining permanent damage. This high current condition may be the result of shorted signal lines. The 82527 will not function properly if the RX0/RX1 input voltage exceeds $V_{\rm CC}+0.5V.$ NOTICE: This is a production data sheet. The specifications are subject to change without notice. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. # **D.C. Characteristics** $V_{CC} = 5V \pm 10\%$ ; $T_A = -40^{\circ}C$ to $+125^{\circ}C$ | Symbol | Parameter | Min | Max | Conditions | |-------------------|-------------------------------------------------------------------------------------|------------------------|------------------------|----------------------------| | V <sub>IL</sub> | Input Low Voltage (All except RX0, RX1, AD0-AD7 in Mode 3) | -0.5V | 0.8V | | | V <sub>IL1</sub> | Input Low Voltage for AD0-AD7 in Mode 3 | -0.5V | 0.5V | | | V <sub>IL2</sub> | Input Low Voltage (RX0) for Comparator Bypass Mode | | 0.5V | | | V <sub>IL3</sub> | Input Low Voltage for Port 1 and Port 2<br>Pins Not Used for Interface to Host CPU | | 0.3 V <sub>CC</sub> | | | V <sub>IH</sub> | Input High Voltage (All except RX0, RX1, RESET#) | 3.0V | V <sub>CC</sub> + 0.5V | | | V <sub>IH1</sub> | Input High Voltage (RESET#) Hysteresis on RESET# | 3.0V<br>200 mV | V <sub>CC</sub> + 0.5V | | | V <sub>IH2</sub> | Input High Voltage (RX0) for Comparator Bypass Mode | 4.0V | | | | V <sub>IH3</sub> | Input High Voltage for Port 1 and Port 2<br>Pins Not Used for Interface to Host CPU | 0.7 V <sub>CC</sub> | | | | V <sub>OL</sub> | Output Low Voltage (All Outputs except TX0, TX1) | | 0.45V | $I_{OL} = 1.6 \text{mA}$ | | V <sub>OH</sub> | Output High Voltage (All Outputs except TX0, TX1, CLOCKOUT) | V <sub>CC</sub> - 0.8V | | $I_{OH} = -200 \mu A$ | | V <sub>OHR1</sub> | Output High Voltage (CLOCKOUT) | 0.8 V <sub>CC</sub> | | $I_{OH} = -80 \mu A$ | | I <sub>LK</sub> | Input Leakage Current | | ±10 μA | $V_{SS} < V_{IN} < V_{CC}$ | | C <sub>IN</sub> | PIN Capacitance** | | 10 pF | f <sub>XTAL</sub> = 1 KHz | # **D.C. Characteristics** $V_{CC} = 5V \pm 10\%; T_A = -40^{\circ}C \text{ to } + 125^{\circ}C$ | Symbol | Parameter | Min | Max | Conditions | |--------------------|------------------------------------------------------------------------------------------------------|-----|------------------|-----------------------------| | Icc | Supply Current <sup>(1)</sup> | | 50 mA | $f_{XTAL} = 16 \text{ MHz}$ | | I <sub>SLEEP</sub> | Sleep Current <sup>(1)</sup> with $V_{CC}/2$ Output Enabled, No Load with $V_{CC}/2$ Output Disabled | | 700 μA<br>100 μA | | | I <sub>PD</sub> | Powerdown Current <sup>(1)</sup> | | 25 μΑ | XTAL1 Clocked | # NOTES: \*\*Typical value based on characterization data. Port pins are weakly held after reset until the port configuration registers are written (9FH, AFH). 1. All pins are driven to V<sub>SS</sub> or V<sub>CC</sub> including RX0 and RX1. # PHYSICAL LAYER SPECIFICATIONS Load Condition: 100 pF # **D.C. Characteristics** $V_{CC} = 5V \pm 10\%; T_A = -40^{\circ}C \text{ to } + 125^{\circ}C$ | RX0/RX1 and TX0/TX1 | Min | Max | Conditions | |----------------------------------------------------------------------------------------------------------------|----------------------|------------------------|-----------------------------------------------------------------------------| | Input Voltage | -0.5V | V <sub>CC</sub> + 0.5V | | | Common Mode Range | V <sub>SS</sub> + 1V | V <sub>CC</sub> - 1V | | | Differential Input Threshold | ± 100 mV | | | | Internal Delay 1: Sum of the Comparator Input<br>Delay and the TX0/TX1 Output Driver Delay | | 60 ns | Load on TX0, TX1 =<br>100 pF, +100 mV to<br>-100 mV RX0/RX1<br>differential | | Internal Delay 2: Sum of the RX0 Pin Delay (if the Comparator is Bypassed) and the TX0/TX1 Output Driver Delay | | 50 ns | Load on TX0, TX1 = 100 pF | | Source Current on Each TX0, TX1 | | -10 mA | $V_{OUT} = V_{CC} - 1.0V$ | | Sink Current on Each TX0, TX1 | | 10 mA | $V_{OUT} = 1.0V$ | | Input Hysteresis for RX0/RX1 | | 0V | | | V <sub>CC</sub> /2 | | | | | V <sub>CC</sub> /2 | 2.38V | 2.62V | $I_{OUT} \le 75 \mu A, V_{CC} = 5V$ | # **CLOCKOUT SPECIFICATIONS** Load Condition: 50 pF | Parameter | Min | Max | |--------------------|---------|------| | CLOCKOUT Frequency | XTAL/15 | XTAL | 7 # A.C. Characteristics for 8/16-Bit Multiplexed Intel Modes (Modes 0, 1) Conditions: $V_{CC}=5V\pm10\%,\ V_{SS}=0V,\ T_A=-40^{\circ}C\ to\ +125^{\circ}C,\ C_L=100\ pF$ | Symbol | Parameter | Min | Max | Conditions | |---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------|-------------------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | | t <sub>AVLL</sub> | Address Valid to ALE Low | 7.5 ns | | | | t <sub>LLAX</sub> | Address Hold after ALE Low | 10 ns | | | | t <sub>LHLL</sub> | ALE High Time | 30 ns | | | | t <sub>LLRL</sub> | ALE Low to RD# Low | 20 ns | | | | t <sub>CLLL</sub> | CS# Low to ALE Low | 10 ns | | | | t <sub>QVWH</sub> | Data Setup to WR# High | 27 ns | | | | t <sub>WHQX</sub> | Input Data Hold after WR # High | 10 ns | | | | t <sub>WLWH</sub> | WR# Pulse Width | 30 ns | | | | twhlh | WR# High to Next ALE High | 8 ns | | | | twhch | WR# High to CS# High | 0 ns | | | | <sup>t</sup> RLRH | RD# Pulse Width This time is long enough to initiate a double read cycle by loading the High Speed Registers (04H, 05H), but is too short to READ from 04H and 05H (See t <sub>RLDV</sub> ) | 40 ns | | | | t <sub>RLDV</sub> | RD# Low to Data Valid<br>(Only for Registers 02H, 04H, 05H) | 0 ns | 55 ns | | | <sup>t</sup> RLDV1 | RD# Low Data to Data Valid (for Registers except 02H, 04H, 05H) for Read Cycle without a Previous Write <sup>(1)</sup> for Read Cycle with a Previous Write <sup>(1)</sup> | | 1.5 t <sub>MCLK</sub> + 100 ns<br>3.5 t <sub>MCLK</sub> + 100 ns | | | t <sub>RHDZ</sub> | Data Float after RD# High | 0 ns | 45 ns | | | t <sub>CLYV</sub> | CS# Low to READY Setup Condition: Load Capacitance on the READY Output: 50 pF | | 32 ns<br>40 ns | $V_{OL} = 1.0V$<br>$V_{OL} = 0.45V$ | | t <sub>WLYZ</sub> | WR # Low to READY Float for a Write Cycle if No Previous Write is Pending <sup>(2)</sup> | | 145 ns | | | t <sub>WHYZ</sub> | End of Last Write to READY Float for a Write<br>Cycle if a Previous Write Cycle is Active(2) | | 2 t <sub>MCLK</sub> + 100 ns | | | t <sub>RLYZ</sub> | RD# Low to READY Float<br>(for registers except 02H, 04H, 05H)<br>for Read Cycle without a Previous Write <sup>(1)</sup><br>for Read Cycle with a Previous Write <sup>(1)</sup> | | 2 t <sub>MCLK</sub> + 100 ns<br>4 t <sub>MCLK</sub> + 100 ns | | ## A.C. Characteristics for 8/16-Bit Multiplexed Intel Modes (Modes 0, 1) Conditions: $V_{CC} = 5V \pm 10\%$ , $V_{SS} = 0V$ , $T_A = -40^{\circ}$ C to $+125^{\circ}$ C, $C_L = 100$ pF (Continued) | Symbol | Parameter | Min | Max | Conditions | |-------------------|-------------------------------------------|-------------------------------------------------|-------------------------------------------------|------------| | t <sub>WHDV</sub> | WR# High to Output Data Valid on Port 1/2 | t <sub>MCLK</sub> | 2 t <sub>MCLK</sub> + 500 ns | | | t <sub>COPO</sub> | CLKOUT Period | (CD <sub>V</sub> + 1 | ) * t <sub>OSC</sub> (3) | | | tCHCL | CLKOUT High Period | (CD <sub>V</sub> + 1) * ½ t <sub>OSC</sub> - 10 | (CD <sub>V</sub> + 1) * ½ t <sub>OSC</sub> + 15 | | ### NOTES: References to WR# also pertain to WRH#. - 1. Definition of "read cycle without a previous write": The time between the rising edge of WR#/WRH# (for the previous - write cycle) and the falling edge of RD# (for the current read cycle) is greater than 2 t<sub>MCLK</sub>. 2. Definition of "write cycle with a previous write": The time between the rising edge of WR#/WRH# (for the previous write cycle) and the rising edge of WR#/WRH# (for the current write cycle) is less than 2 t<sub>MCLK</sub>. 3. Definition of CD<sub>V</sub> is the value loaded in the CLKOUT register representing the CLKOUT divisor. # A.C. Characteristics for 8/16-Bit Multiplexed Intel Modes (Modes 0, 1) # A.C. Characteristics for 8/16-Bit Multiplexed Intel Modes (Modes 0, 1) # A.C. Characteristics for 8-Bit Multiplexed Non-Intel Mode (Mode 2) Conditions: $V_{CC}=5V\pm10\%,\ V_{SS}=0V,\ T_A=-40^{\circ}C$ to $+125^{\circ}C,\ C_L=100$ pF | Symbol | Parameter | Min | Max | |---------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | t <sub>AVSL</sub> | Address Valid to AS Low | 7.5 ns | | | t <sub>SLAX</sub> | Address Hold after AS Low | 10 ns | | | t <sub>ELDZ</sub> | Data Float after E Low | 0 ns | 45 ns | | t <sub>EHDV</sub> | E High to Data Valid for Registers 02H, 04H, 05H | 0 ns | 45 ns | | | for Read Cycle without a Previous Write <sup>(1)</sup> for Read Cycle with a Previous Write (for Registers except for 02H, 04H, 05H) | | 1.5 t <sub>MCLK</sub> + 100 ns<br>3.5 t <sub>MCLK</sub> + 100 ns | | t <sub>QVEL</sub> | Data Setup to E Low | 30 ns | | | t <sub>ELQX</sub> | Input Data Hold after E Low | 20 ns | | | t <sub>ELDV</sub> | E Low to Output Data Valid on Port 1/2 | tMCLK | 2 t <sub>MCLK</sub> + 500 ns | | t <sub>EHEL</sub> | E High Time | 45 ns | | | t <sub>ELEL</sub> | End of Previous Write (Last E Low) to E<br>Low for a Write Cycle | 2 t <sub>MCLK</sub> | | | t <sub>SHSL</sub> | AS High Time | 30 ns | | | t <sub>RSEH</sub> | Setup Time of R/W# to E High | 30 ns | | | t <sub>SLEH</sub> | AS Low to E High | 20 ns | | | t <sub>CLSL</sub> | CS# Low to AS Low | 20 ns | | | t <sub>ELCH</sub> | E Low to CS# High | 0 ns | | | t <sub>COPD</sub> | CLKOUT Period | (CD <sub>V</sub> + 1) * t <sub>OSC</sub> <sup>(3)</sup> | | | t <sub>CHCL</sub> | CLKOUT High Period | (CD <sub>V</sub> + 1) * ½ t <sub>OSC</sub> - 10 | (CD <sub>V</sub> + 1) * ½t <sub>OSC</sub> + 15 | <sup>1.</sup> Definition of "Read Cycle without a Previous Write": The time between the falling edge of E (for the previous write cycle) and the rising edge of E (for the current read cycle) is greater than 2 t<sub>MCLK</sub>. 2. Definition of "Write Cycle with a Previous Write": The time between the falling edge of E (for the previous write cycle) and the falling edge of E (for the current write cycle) is less than 2 t<sub>MCLK</sub>. 3. Definition of CD<sub>V</sub> is the value loaded in the CLKOUT register representing the CLKOUT divisor. # A.C. Characteristics for 8-Bit Multiplexed Non-Intel Mode (Mode 2) # A.C. Characteristics for 8-Bit Non-Multiplexed Asynchronous (Mode 3) Conditions: $V_{CC}=5V\pm10\%$ , $V_{SS}=0V$ , $T_A=-40^{\circ}C$ to $\pm125^{\circ}C$ , $C_L=100$ pF | Symbol | Parameter | Min | Max | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | t <sub>AVCL</sub> | Address or R/W# Valid to CS# Low Setup | 3 ns | | | t <sub>CLDV</sub> | CS# Low to Data Valid<br>for High Speed Registers (02H, 04H, 05H) | 0 ns | 55 ns | | | For Low Speed Registers (Read Cycle without Previous Write) <sup>(1)</sup> | 0 ns | 1.5 t <sub>MCLK</sub> + 100 ns | | | For Low Speed Registers (Read Cycle with Previous Write) <sup>(1)</sup> | 0 ns | 3.5 t <sub>MCLK</sub> + 100 ns | | t <sub>KLDV</sub> | DSACK0# Low to Output Data Valid for High Speed Read Register | | 23 ns | | | For Low Speed Read Register | <0 ns | | | t <sub>CHDV</sub> | 82527 Input Data Hold after CS# High | 15 ns | | | tCHDH | 82527 Output Data Hold after CS# High | 0 ns | | | tCHDZ | CS# High to Output Data Float | | 35 ns | | t <sub>CHKH1</sub> | CS# High to DSACK0# = 2.4V(3) | 0 ns | 55 ns | | t <sub>CHKH2</sub> | CS# High to DSACK0# = 2.8V | | 150 ns | | t <sub>CHKZ</sub> | CS# High to DSACK0# Float | 0 ns | 100 ns | | t <sub>CHCL</sub> | CS# Width between Successive Cycles | 25 ns | | | t <sub>CHAI</sub> | CS# High to Address Invalid | 7 ns | | | t <sub>CHRI</sub> | CS# High to R/W# Invalid | 5 ns | | | tCLCH | CS# Width Low | 65 ns | | | t <sub>DVCH</sub> | CPU Write Data Valid to CS# High | 20 ns | | | t <sub>CLKL</sub> | CS# Low to DSACK0# Low<br>for High Speed Registers and Low Speed<br>Registers Write Access without Previous<br>Write <sup>(2)</sup> | 0 ns | 67 ns | | <sup>t</sup> CHKL | End of Previous Write (CS# High) to DSACK0# Low for a Write Cycle with a Previous Write <sup>(2)</sup> | 0 ns | 2 t <sub>MCLK</sub> + 145 ns | | tCOPD | CLKOUT Period | (CD <sub>V</sub> + 1) * t <sub>OSC</sub> <sup>(4)</sup> | | | t <sub>CHCL</sub> | CLKOUT High Period | (CD <sub>V</sub> + 1) * ½ t <sub>OSC</sub> - 10 | (CD <sub>V</sub> + 1) * ½ t <sub>OSC</sub> + 15 | ## NOTES: E and AS must be tied high in this mode. <sup>1.</sup> Definition of "Read Cycle without a Previous Write": The time between the rising edge of CS# (for the previous write cycle) and the falling edge of CS# (for the current read cycle) is greater than 2 t<sub>MCLK</sub>. 2. Definition of "Write Cycle without a Previous Write": The time between the rising edge of CS# (for the previous write cycle) and the rising edge of CS# (for the current write cycle) is greater than 2 t<sub>MCLK</sub>. 3. An on-chip pullup will drive DSACK0# to approximately 2.4V. An external pullup is required to drive this signal to a higher <sup>4.</sup> Definition of $CD_V$ is the value loaded in the CLKOUT register representing the CLKOUT divisor. # A.C. Characteristics for 8-Bit Non-Multiplexed Asynchronous Mode (Mode 3) # A.C. Characteristics for 8-Bit Non-Multiplexed Asynchronous Mode (Mode 3) # A.C. Characteristics for 8-Bit Non-Multiplexed Synchronous Mode (Mode 3) Conditions: $V_{CC}=5V\pm10\%,\ V_{SS}=0V,\ T_A=-40^{\circ}C$ to $+125^{\circ}C,\ C_L=100\ pF$ | Symbol | Parameter | Min | Max | |---------------------|--------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------| | 1/t <sub>XTAL</sub> | Oscillator Frequency | 8 MHz | 16 MHz | | 1/t <sub>SCLK</sub> | System Clock Frequency | 4 MHz | 10 MHz | | 1/t <sub>MCLK</sub> | Memory Clock Frequency | 2 MHz | 8 MHz | | t <sub>EHDV</sub> | E High to Data Valid out of High Speed<br>Register (02H, 04H, 05H) | | 55 ns | | | Read Cycle without Previous Write for Low Speed Registers <sup>(1)</sup> | | 1.5 t <sub>MCLK</sub> + 100 ns | | | Read Cycle with Previous Write for Low Speed Registers <sup>(1)</sup> | | 3.5 t <sub>MCLK</sub> + 100 ns | | t <sub>ELDH</sub> | Data Hold after E Low for a Read<br>Cycle | 5 ns | | | t <sub>ELDZ</sub> | Data Float after E Low | | 35 ns | | t <sub>ELDV</sub> | Data Hold after E Low for a Write Cycle | 15 ns | | | t <sub>AVEH</sub> | Address and R/W# to E Setup | 25 ns | | | t <sub>ELAV</sub> | Address and R/W# Valid after E Falls | 15 ns | | | t <sub>CVEH</sub> | CS# Valid to E High | 0 ns | | | t <sub>ELCV</sub> | CS# Valid after E Low | 0 ns | | | t <sub>DVEL</sub> | Data Setup to E Low | 55 ns | | | t <sub>EHEL</sub> | E Active Width | 100 ns | | | t <sub>AVAV</sub> | Start of a Write Cycle after a Previous Write Access | 2 t <sub>MCLK</sub> | | | t <sub>AVCL</sub> | Address or R/W# to CS# Low Setup | 3 ns | | | t <sub>CHAI</sub> | CS# High to Address Invalid | 7 ns | | | t <sub>COPD</sub> | CLKOUT Period | (CD <sub>V</sub> + 1) * t <sub>OSC</sub> <sup>(2)</sup> | | | tCHCL | CLKOUT High Period | (CD <sub>V</sub> + 1) * ½ t <sub>OSC</sub> - 10 | (CD <sub>V</sub> + 1) * ½ t <sub>OSC</sub> + 15 | NOTES: 1. Definition of "Read Cycle without a Previous Write": The time between the falling edge of E (for the previous write cycle) and the rising edge of E (for the current read cycle) is greater than 2 t<sub>MCLK</sub>. 2. Definition of CD<sub>V</sub> is the value loaded in the CLKOUT register representing the CLKOUT divisor. # A.C. Characteristics for 8-Bit Non-Multiplexed Synchronous Mode (Mode 3) # A.C. Characteristics for 8-Bit Non-Multiplexed Synchronous Mode (Mode 3) A.C. Characteristics for Serial Interface Mode Conditions: $V_{CC}=5V\pm10\%$ , $V_{SS}=0V$ , $T_A=-40^{\circ}C$ to $+125^{\circ}C$ , $C_L=100$ pF | Symbol | Parameter | Min | Max | |--------------------|----------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------| | SCLK | SPI Clock | 0.5 MHz | 8 MHz | | t <sub>CYC</sub> | 1/SCLK | 125 ns | 2000 ns | | tskHI | Minimum Clock High Time | 84 ns | | | t <sub>SKLO</sub> | Minimum Clock Low Time | 84 ns | | | t <sub>LEAD</sub> | ENABLE Lead Time | 70 ns | | | t <sub>LAG</sub> | Enable Lag Time | 109 ns | | | t <sub>ACC</sub> | Access Time | | 60 ns | | t <sub>PDO</sub> | Maximum Data Out Delay Time | | 59 ns | | t <sub>HO</sub> | Minimum Data Out Hold Time | 0 ns | | | t <sub>DIS</sub> | Maximum Data Out Disable Time | | 665 ns | | t <sub>SETUP</sub> | Minimum Data Setup Time | 35 ns | | | t <sub>HOLD</sub> | Minimum Data Hold Time | 84 ns | | | t <sub>RISE</sub> | Maximum Time for Input to go from V <sub>OL</sub> to V <sub>OH</sub> | | 100 ns | | t <sub>FALL</sub> | Maximum Time for Input to go from V <sub>OH</sub> to V <sub>OL</sub> | | 100 ns | | t <sub>CS</sub> | Minimum Time between Consecutive CS# Assertions | 670 ns | | | t <sub>COPD</sub> | CLKOUT Period | $(CD_V + 1) * t_{OSC}(1)$ | | | t <sub>CHCL</sub> | CLKOUT High Period | (CD <sub>V</sub> + 1) * ½ t <sub>OSC</sub> - 10 | (CD <sub>V</sub> + 1) * ½ t <sub>OSC</sub> + 15 | 17 NOTE: 1. Definition of $CD_V$ is the value loaded in the CLKOUT register representing the CLKOUT divisor. ## A.C. Characteristics for Serial Interface Mode ## A.C. TESTING INPUT ### NOTE: AC Inputs during testing are driven at V $_{CC}-0.5V$ for a Logic "1" and 0.1V for a Logic "0". Timing measurements are made at V $_{OH}$ Min for a Logic "1" and V $_{OL}$ Max for a Logic "0". ## **DATA SHEET REVISION HISTORY** This is the -006 revision of the 82527 data sheet. The following differences exist between the -005 version and the -006 revision. There were no specification changes between the -004 version and the -005 revision. - The 82527 44-Id QFP was added to the product description, the pinmap for the QFP package is also included. - The pin numbers were removed from the pin description list to accommodate the new 44-Id QFP package. - 3. Removed XTAL1 and XTAL2 from the exceptions for $V_{IL}$ spec. XTAL1 $V_{IL}$ is now specified at min = -0.5V, max = 0.8V. XTAL2 is an output. - 4. Removed XTAL1 and XTAL2 from the exceptions for $V_{IH}$ spec. XTAL1 $V_{IH}$ is now specified at min = 3.0V, max = $V_{CC}$ + 0.5V. XTAL2 is an output. - Source and Sink current for TX0 and TX1 were corrected from minimum values to maximum values - Mode 2; The t<sub>AVSL</sub> specification was decreased to 7.5 ns from 33 ns. - 7. Mode 2; The $t_{SLAX}$ specification was decreased to 10 ns from 20 ns. - 8. Mode 3, Asynchronous; The t<sub>DVCH</sub> specification was decreased to 20 ns from 32 ns. - 9. All modes; Two specifications were added for CLKOUT. These specifications are $t_{COPD}$ (CLKOUT Period) = $(CD_V + 1)^*t_{OSC}$ , and $t_{CHCL}$ (CLKOUT High Period) = min $(CD_V + 1)^* \frac{1}{2}$ $t_{OSC} 10$ ns and max $(CD_V + 1)^* \frac{1}{2} t_{OSC} + 15$ ns. **NOTE:** $CD_V$ represented the value loaded in the lower nibble of the CLKOUT Register (1FH). - 10. Serial Interface Mode; The maximum SCLK (SPI Clock) rate was increased to 8 MHz from 4.2 MHz. The minimum t<sub>CYC</sub> (1/SCLK) was set at 125 ns from 238 ns to reflect the increased maximum SPI clock rate. - 11. MODE0/1, the $t_{WHQX}$ Specifications was decreased to 10 ns from 12.5 ns. This is the -004 revision of the 82527 data sheet. The following differences exist between the -003 version and the -004 revision. - Remove notice on page 1 concerning Advance Information Data Sheet. - 2. Page 4, AS pin description, add "pin tied high in Asycnhronous mode 3". - Page 4, E pin description, add "pin tied high in mode 3". - 4. Page 5, add $V_{IH}=0.7\ V_{CC}$ and $V_{IL}=0.3\ V_{CC}$ for LSIO port pins (pins not used to interface to host-CPU). - Page 6, change Differential Input Threshold from MAX spec to MIN spec. - Page 6, add Input Hysteresis spec for RX0/RX1 OV maximum. - Page 7, t<sub>LLAX</sub> decreased from 20 ns to 10 ns (to interface to 20 MHz C196). - Page 7, t<sub>QVWH</sub> decreased from 30 ns to 27 ns (to interface to 20 MHz C196). - Page 7, t<sub>WLWH</sub> decreased from 40 ns to 30 ns (to interface to 20 MHz C196). - 10. Page 7, t<sub>RI DV</sub> increased from 45 ns to 55 ns. - 11. Page 12, $t_{CHKH}$ specification added for $V_{IH} = 2.8V = 150$ ns. - 12. Page 12, t<sub>CHAI</sub> decreased from 10 ns to 7 ns. - 13. Page 13, timing diagram for $t_{AVCL}$ revised to show common CL low level. - 14. Page 14, t<sub>CHAI</sub> decreased from 10 ns to 7 ns. - 15. Page 7, t<sub>CLLL</sub> decreased from 20 ns to 10 ns. - 16. Page 3, RESET# description addition: Warm reset: (V<sub>CC</sub> remains valid while RESET# is asserted), RESET# must be driven to a valid low level for 1 ms minimum. Cold reset: ( $V_{CC}$ is driven to a valid level while RESET# is asserted, RESET# must be driven low for 1 ms minimum measured from a valid $V_{CC}$ level. No falling edge on the reset pin is required during a cold reset event. - 17. Page 2, Figure 2: Pin 7 name changed to (WR#/WRL#)/(R/W#) from WR#/(R/W#). - 18. Page 4, pin description name changed to (WR#/WRL#)/(R/W#) from WR#/(R/W#) and WR# in 8-bit Intel mode and WRL# in 16-bit Intel mode replaces the description WR# used for Intel modes. - 19. Page 5, ABSOLUTE MAXIMUM RATINGS addition: Laboratory testing shows the 82527 will withstand up to 10 mA for injected current into both RX0 and RX1 pins for a total of 20 days without sustaining permanent damage. This high current condition may be the result of shorted signal lines. The 82527 will not function properly if the RX0/RX1 input voltage exceeds V<sub>CC</sub> + 0.5V. - 20. Page 12, $t_{CHDV}$ decreased from 25 ns to 15 ns. - 21. Page 14, t<sub>ELDV</sub> decreased from 25 ns to 15 ns. - 22. Page 7, $t_{AVLL}$ decreased from 20 ns to 7.5 ns. - 23. Page 7, t<sub>WHQX</sub> decreased from 20 ns to 12.5 ns. This is the -003 revision of the 82527 data sheet. The following differences exist between the -002 version and the -003 revision. - The data sheet has been revised to ADVANCE from PRELIMINARY, indicating the specifications have been verified through electrical tests. - 2. ABSOLUTE MAXIMUM RATINGS have been added - 3. $V_{IL}$ no longer applies to the AD0-AD7 pins in CPU Interface mode 3. - 4. $V_{IL1}$ has been added to specify Input Low Voltage for AD0-AD7 pins in CPU Interface mode 3 as -0.5V minimum and +0.5V maximum. - 5. $I_{CC}$ supply current has been reduced to 50 mA from 100 mA. - Note 2 was added stating during I<sub>PD</sub> testing, all pins are driven to V<sub>SS</sub> or V<sub>CC</sub>, including RX0 and RX1. - 7. t<sub>AVLL</sub> has been decreased to 20 ns from 33 ns. - t<sub>RLDV1</sub> has been decreased to 1.5 t<sub>MCLK</sub> + 100 ns from 2 t<sub>MCLK</sub> + 100 ns for a Read Cycle without a previous Write (Modes 0, 1). - $t_{RLDV1}$ has been decreased to 3.5 $t_{MCLK}+100$ ns from 4 $t_{MCLK}+100$ ns for a Read Cycle with a previous Write (Modes 0, 1). - 9. $t_{CLYV}$ has added the condition of $V_{OL}=1.0V$ for a 32 ns delay. $t_{CLYV}$ is 40 ns for $V_{OL}=0.45$ (Modes 0, 1). - 10. $t_{WHYZ}$ has been decreased to 2 $t_{MCLK}$ + 100 ns from 2 $t_{MCLK}$ + 145 ns (Modes 0, 1). - 11. $t_{EHDV}$ has been decreased to 1.5 $t_{MCLK}$ + 100 ns from 2 $t_{MCLK}$ + 100 ns for a Read Cycle without a previous Write (Mode 2). - $t_{EHDV}$ has been decreased to 3.5 $t_{MCLK}$ + 100 ns from 4 $t_{MCLK}$ + 100 ns for a Read Cycle with a previous Write (Mode 2). - 12. $t_{ELEL}$ has been decreased to 2 $t_{MCLK}$ from 2 $t_{MCLK}$ + 145 ns (Mode 2). - 13. t<sub>CLDV</sub> has been decreased to 55 ns from 65 ns (Mode 3). - 14. t<sub>CHKH</sub> is specified for V<sub>IH</sub> = 2.4V, decreased from V<sub>IH</sub> = 3.0V. Note 3 has been added which states an on-chip pullup will drive DSACK0# to approximately 2.4V. An external pullup is required to drive this signal to a higher voltage (Mode 3). - 15. t<sub>CHAI</sub> has been increased to 10 ns from 5 ns. t<sub>CHAI</sub> no longer includes CS# High to R/W# Invalid (Mode 3). - 16. t<sub>CHRI</sub> = 5 ns has been added to specify CS# High to R/W# Invalid (Mode 3). - t<sub>EHDV</sub> has been decreased to 55 ns from 65 ns for Reads of the High Speed Registers (Mode 3) - 18. t<sub>EHDV</sub> has been decreased to 1.5 t<sub>MCLK</sub> + 100 ns from 2 t<sub>MCLK</sub> + 100 ns for a Read Cycle without a previous Write (Mode 3). - $t_{EHDV}$ has been decreased to 3.5 $t_{MCLK}$ + 100 ns from 4 $t_{MCLK}$ + 100 ns for a Read Cycle with a previous Write (Mode 3). - The t<sub>AVAL</sub> specification name has been corrected to t<sub>AVAV</sub> (Mode 3). - t<sub>CHAI</sub> has been increased to 10 ns from 5 ns (Mode 3). - The input voltage in the A.C. Testing Input Diagram have been revised to V<sub>CC</sub> 0.5V from 3.0V (high level) and revised to 0.1V from 0.8V (low level). The following differences exist between the -001 version and the -002 revision. - The RAM block in Figure 1. 82527 Block Diagram was previously called DPRAM. - The INT#/(V<sub>CC</sub>/2) pin in Figure 2. 44-Pin PLCC Package and in other descriptions was previously called the INT#/(V<sub>DD</sub>/2) pin. - The Mode0 and Mode1 pin descriptions were modified to include the following note: These pins are weakly held low during reset. - 4. The DSACK0# pin description was changed to reflect an open-drain output. - V<sub>IL1</sub> for RX0 in comparator bypass mode was added. - 6. VIH1 hysteresis on RESET# was added. - V<sub>IH2</sub> for RX0 in comparator bypass mode was added. - 8. I<sub>SLEEP</sub> current with V<sub>CC</sub>/2 output enabled was corrected from 700 $\mu$ A minimum to 700 $\mu$ A maximum. - 9. I<sub>SLEEP</sub> current with $V_{CC}/2$ output disabled was corrected from 100 $\mu$ A minimum to 100 $\mu$ A maximum. - 10. $I_{PD}$ current was changed from 10 $\mu A$ minimum to 25 $\mu A$ maximum. - The following note was added to the electrical characteristics: Port pins are weakly held high after reset until the port configuration registers are written (9FH, AFH). - 12. The following D.C. Characteristics Specifications have been removed and replaced by the Internal Delay 1 and Internal Delay 2 specifications. These specifications reflect the production test methodology which requires these two delays to be tested together. - a. Delay Dominant to Recessive - b. Delay Recessive to Dominant - c. Input Delay with Comparator Bypassed - d. Rise Time - e. Fall Time - The following A.C. Characteristics for 8-Bit/ 16-Bit Multiplexed Intel Modes (Modes 0,1) have been changed: - a. $1/t_{\mbox{MCLK}}$ has been increased to 8 MHz from 5 MHz. - b. t<sub>LLAX</sub> has been decreased to 20 ns from 22.5 ns - c. t<sub>LLRL</sub> has been increased to 20 ns from 0 ns - d. t<sub>CLLL</sub> has been added. - e. t<sub>WHLH</sub> has been increased to 8 ns from 0 ns. - f. t<sub>WHCH</sub> has been added. - g. t<sub>RLDV1</sub> has been added. - h. $t_{WLYH}$ has been changed to $t_{WLYZ}$ to reflect the READY pin is an open-drain output. - i. t<sub>WHYH</sub> has been changed to t<sub>WHYZ</sub> to reflect the READY pin is an open-drain output. - j. $t_{RLYH}$ has been changed to $t_{RLYZ}$ to reflect the READY pin is an open-drain output. - k. $t_{WHDV}$ has been increased to 2 $t_{MCLK} + 250 \ ns$ from 2 $t_{MCLK} + 100 \ ns.$ - I. The following note was added: References to WR# also pertain to WRH#. - m. The following definition was added for a "read cycle without a previous write": The time between the rising edge of WR#/ WRH# (for the previous write cycle) and the falling edge of RD# (for the current read cycle) is greater than 2 t<sub>MCLK</sub>. - n. The following definition was added for a "write cycle with a previous write": The time between the rising edge of WR#/WRH# (for the previous write cycle) and the next rising edge of WR#/WRH# (for the current write cycle) is less than 2 t<sub>MCLK</sub>. - The timing diagrams for 8-Bit/16-Bit Multiplexed Intel Modes (Modes 0,1) have been changed to show ALE rising before CS# falls. - 15. The following A.C. Characteristics for 8-Bit Multiplexed Non-Intel Modes (Modes 2) have been changed: - a. 1/t<sub>MCLK</sub> has been increased to 8 MHz from 5 MHz - b. t<sub>SLAX</sub> has been decreased to 20 ns from 22.5 ns. - c. $t_{\text{EVDV}}$ has been decreased to (2, 4) $t_{\text{MCLK}}$ + 100 ns from (2, 4) $t_{\text{MCLK}}$ + 145 ns. - d. $t_{ELDV}$ minimum has been decreased to $t_{MCLK}$ from $t_{MCLK}\,+\,$ 100 ns. - e. $t_{ELDV}$ maximum has been increased to 2 $t_{MCLK}$ + 500 ns from 2 $t_{MCLK}$ + 100 ns. - f. $t_{\rm EHEL}$ for registers except 02H, 04H, 05H has been renamed to $t_{\rm ELEL}$ and the specification has been decreased to 2 $t_{\rm MCLK}$ + 145 ns from 4 $t_{\rm MCLK}$ + 145 ns. - g. t<sub>SLEH</sub> has been increased to 20 ns from 0 ns - h. t<sub>CLSL</sub> has been added. - i. t<sub>ELCH</sub> has been added. - j. The following definition was added for a "read cycle without a previous write": The time between the falling edge of E (for the previous write cycle) and the rising edge of E (for the current read cycle) is greater than 2 tmc/k. - k. The following definition was added for a "write cycle with a previous write": The time between the falling edge of E (for the previous write cycle) and the next falling edge of E (for the current write cycle) is less than 2 t<sub>MCLK</sub>. - The following A.C. Characteristics for 8-Bit Non-Multiplexed Asynchronous Mode (Mode 3) have been changed: - a. 1/t<sub>MCLK</sub> has been increased to 8 MHz from 5 MHz - b. $t_{CLDV}$ has been decreased for low speed registers to (2, 4) $t_{MCLK}$ + 100 ns from (2, 4) $t_{MCLK}$ + 145 ns. - c. $t_{CHKH}$ comment "with 3.3 K $\Omega$ Pullup and 100 pF Load" has been removed since $t_{CHKH}$ is tested with a current source. - d. $t_{CLKL}$ for a Write Access with a Previous Write has been renamed to $t_{CHKL}$ . - e. The note "E and AS must be tied high in this mode" has been added. - f. The following definition was added for a "read cycle without a previous write": The time between the rising edge of CS# (for the previous write cycle) and the falling edge of CS# (for the current read cycle) is greater than 2 t<sub>MCLK</sub>. - g. The following definition was added for a "write cycle with a previous write": The time between the rising edge of CS# (for the previous write cycle) and the next rising edge of CS# (for the current write cycle) is less than 2 t<sub>MCI K</sub>. - 17. The following A.C. Characteristics for 8-Bit Non-Multiplexed Synchronous Mode (Mode 3) have been changed: - a. 1/t<sub>MCLK</sub> has been increased to 8 MHz from 5 MHz. - b. t<sub>ELDZ</sub> minimum has been removed. - c. t<sub>AVCL</sub> has been added. - d. t<sub>CHAI</sub> has been added. - e. The following definition was added for a "read cycle without a previous write": The time between the falling edge of E (for the previous write cycle) and the rising edge of E (for the current read cycle) is greater than 2 t<sub>MCLK</sub>. - f. The following definition was added for a "write cycle with a previous write": The time between the falling edge of E (for the previous write cycle) and the next falling edge of E (for the current write cycle) is less than 2 t<sub>MCLK</sub>. - 18. The following A.C. Characteristics for Serial Interface Mode have been changed: - a. $t_{SKHI}$ has been decreased to 84 ns from 119 ns. - b. t<sub>SKLO</sub> has been decreased to 84 ns from - c. tpDO has been decreased to 59 ns from 84 ns - d. t<sub>SETUP</sub> has been decreased to 35 ns from 59 ns. - e. t<sub>HOLD</sub> has been decreased to 84 ns from 109 ns. - 19. The note in the A.C. Testing Input diagram referenced $V_{OH}$ was previously named $V_{IH}$ .