# AS3603 Multi-Standard Power Management Unit

# DataSheet

# **1** General Description

The AS3603 is a highly-integrated CMOS power management device designed specifically for portable devices such as any mobile phone standard, PDAs, CD players, digital cameras and other devices powered by 1-cell lithium-based or 3- to 4-cell nickel-based batteries.

The device incorporates low dropout regulators (LDOs), DC/DC converters, a complete battery charger, and an audio power amplifier onto one die.

The linear analog LDOs feature extremely high performance regarding:

- Noise typ 30µVRMs from 100Hz to 100kHz
- Line/Load Regulation < 1mV static and < 10mV transient
- Power Supply Rejection > 70dB @ 1kHz

The integrated Step Down DC/DC Converter does not require an external Schottky diode yet provides very high efficiency (up to 95%) throughout the whole operating range. It can be either used as a stand-alone device or as a pre-regulator for LDOs to increase overall device efficiency.

A Step Up DC/DC Converter is included to supply power for white LEDs together with programmable current sources to control LED brightness.

A low-distortion audio power amplifier (1 Watt @  $8\Omega$ ) supports handsfree mobile phone operation and HiFi ringtones.

The device also features a chemistry-independent battery charger including fuel gauge circuitry, automatic trickle charging, programmable constant current, constant voltage and pulse charging.

The AS3603 is controlled via a serial interface and integrates all necessary system specific functions such as Reset, Watchdog, and Power-On Detection.

Regulator output voltages are programmable by software. Eight preset startup timings can be selected by an external resistor.

This data sheet is applicable for device versions:

- AS3603-Jxx-x
- AS3603-Hxx-x

# 2 Key Features

- Ten Programmable High Performance LDOs
  - Two Digital Low-Power LDOs (0.75 to 2.5V, 200mA)
  - Three RF Low-Noise LDOs (1.85 to 3.4V, 150mA)
  - Two RF Low-Noise LDOs (1.85 to 3.4V, 75mA)
  - One SIM Low-Power LDO (3.0V, 20mA)
  - One Periphery Low-Noise LDO (2.5 to 3.2V, 150mA)
  - One Low-Power LDO (2.5V, 10mA)
- Programmable High Efficiency DC/DC Converters
  - Step Down: 1.0 to 3.0V, up to 500mA
  - Step Up: 15V, 45mA, (for White LEDs)
- Stereo Audio Power Amplifier
  - 0.5W @ 4Ω Stereo
  - 1W @ 8Ω Bridged
  - Digital Volume Control, 3dB Steps
  - Click- and Pop-Less Start-Up and Power-Down
- Complete Chemistry-Independent Battery Charger
  - Integrated Fuel Gauge
  - Automatic Trickle Charging
  - Programmable Constant Current Charging
  - Programmable Constant Voltage Charging
  - Programmable Pulse Charging
  - Safety Functions (Low Battery Shutdown)
  - Operation without Battery
  - No-Battery detection
- Four 8-Bit Programmable Current Sources (0.625mA to 160mA) support:
  - Buzzer
  - Vibrator
  - LEDs
- Wide Battery Supply Range 3.0 to 5.5V
- Four General Purpose Switches  $(1\Omega \text{ and } 2\Omega)$
- Four Programmable General Purpose I/O Pins
- On-Chip Bandgap Tuning for High Accuracy (±1%)
- Integrated Programmable Watchdog (7.5 to 1900ms)
- Programmable Reset (10 to 110ms)
- Shutdown Current typ 7µA (2.5V Always On)
- Overcurrent and Thermal Protection
- 0.35µ CMOS Solution
- 48-pin, 6x6mm QFN Package (0.4mm pitch)
- 48-pin, 7x7mm QFN Package (0.5mm pitch)
- 2.1 Watt Power Dissipation @ TAMBIENT = 70°C

# 3 Application

Multi-standard power management for mobile phones, PDAs, and 1-cell Li+ or 3 to 4-cell Ni-MH powered devices.

# **4 Block Diagrams**





Note: Refer to Table 38 on page 74 for specifications of external components.



Figure 2. AS3603 Block Diagram. Option: Audio Amplifier in Stereo Single-ended Mode, Digital LDOs separated from Step Down DC/DC Converter

Note: Refer to Table 38 on page 74 for specifications of external components.

# Contents

| 1 | General Description                              | 1 |
|---|--------------------------------------------------|---|
| 2 | Key Features                                     | 1 |
| 3 | Application                                      | 1 |
| 4 | Block Diagrams                                   | 2 |
|   | Absolute Maximum Ratings (Non-Operating)         |   |
| Ŭ | 5.1 Operating Conditions                         |   |
| c |                                                  |   |
| 0 | Detailed Functional Descriptions                 |   |
|   | 6.1 Battery Charger Controller                   |   |
|   | 6.1.1 Low-Current Trickle Charge Mode            |   |
|   | 6.1.2 Constant Current Charge Mode               |   |
|   | 6.1.3 Charging Nickel-based Batteries            |   |
|   | 6.1.4 Charging Lithium-based Batteries           |   |
|   | 6.1.5 Fast Charge Mode                           |   |
|   | 6.1.6 Constant Voltage Charge Mode               |   |
|   | 6.1.7 Pulse Charge Mode                          |   |
|   | 6.1.9 Operation Without Battery                  |   |
|   | 6.1.10 Charge Controller Bypass                  |   |
|   | 6.1.11 Overvoltage and Undervoltage Supervision  |   |
|   | 6.1.12 Charger Detection Circuit                 |   |
|   | 6.1.13 Bootstrap Voltage Regulator               |   |
|   | 6.1.14 Battery Charger Operation                 |   |
|   | 6.1.15 Fuel Gauge                                |   |
|   | 6.1.16 Battery Charger Controller Registers      |   |
|   | 6.2 Step Down DC/DC Converter                    |   |
|   | 6.2.1 Step Down DC/DC Converter Registers        |   |
|   | 6.2.2 Typical Performance Characteristics        |   |
|   | 6.3 Low Dropout Regulators                       |   |
|   | 6.3.1 RF and Analog Low Dropout Regulators       |   |
|   | 6.3.2 Digital Low Dropout Regulators             |   |
|   | 6.3.3 SIMCard Low Dropout Regulator              |   |
|   | 6.3.4 Low Power Low Dropout Regulator            |   |
|   | 6.3.5 Typical Performance Characteristics        |   |
|   | 6.3.6 LDO Registers                              |   |
|   | 6.4 Charge Pump                                  |   |
|   | 6.4.1 Charge Pump Control Register               |   |
|   | 6.5 Step Up DC/DC Converter                      |   |
|   | 6.5.1 Step Up DC/DC Converter Register           |   |
|   | 6.6 General Purpose Input/Output                 |   |
|   | 6.6.1 GPIO Registers                             |   |
|   | 6.6.2 Programmable Frequency Generator           |   |
|   | 6.6.3 Programmable Frequency Generator Registers |   |
|   | 6.6.4 25V/-20V Voltage Generator                 |   |
|   | 6.6.5 Interrupt Function                         |   |
|   | 6.6.6 Interrupt Registers                        |   |
|   | 6.7 Current Sinks                                |   |
|   |                                                  |   |

| 6        | 6.7.1 Current Sink Registers                     | 48  |
|----------|--------------------------------------------------|-----|
| 6.8 A    | Audio Amplifier                                  | 51  |
| 6        | 6.8.1 Audio Amplifier Registers                  | 53  |
| 7 Syster | m Supervisory Functions                          | 54  |
| 7.1 F    | Reset                                            | 54  |
| 7        | 7.1.1 Reset Conditions                           | 54  |
| 7        | 7.1.2 Reset Registers                            | 55  |
| 7        | 7.1.3 Reset Cycle                                | 56  |
| 7        | 7.1.4 res_con: Reset Control                     | 56  |
| 7.2 \$   | Startup                                          | 56  |
| 7        | 7.2.1 Normal Startup                             | 56  |
| 7        | 7.2.2 Programmable Startup Sequences             | 56  |
| 7        | 7.2.3 Startup from Battery Charger               | 56  |
| 7.3 F    | Protection Functions                             | 57  |
| 7        | 7.3.1 TMP_SV: Temperature Supervision            | 57  |
|          | 7.3.2 Overtemperature Detection                  |     |
|          | 7.3.3 Overtemperature Detection Register         |     |
|          | Watchdog Block                                   |     |
|          | 7.4.1 Watchdog Registers                         |     |
| 7.5 I    | Internal Reference Circuits                      | 59  |
| 7        | 7.5.1 Internal Reference Registers               | 60  |
| 7.6 L    | Low Power Mode                                   | 61  |
| 7.7 E    | Boot Sequence Detection                          | 61  |
| 7        | 7.7.1 ON Detection Register                      | 61  |
| 7.8 \$   | Serial Interface                                 | 62  |
| 7        | 7.8.1 Digital Input/Output DC/AC Characteristics | 62  |
| 7        | 7.8.2 SPI Compatible Serial Interface            | 63  |
| 7        | 7.8.3 I2C Compatible Serial Interface            | 63  |
| 8 Regist | ter Map                                          | 66  |
| 9 Pinout | t and Packaging                                  | 68  |
| 9.1 F    | Pin Descriptions                                 | 68  |
| 9.2 F    | Package Drawings and Markings                    | 70  |
|          | rnal Parts List                                  |     |
|          | ring Information                                 |     |
|          | a                                                |     |
|          | ~                                                | . 0 |

# **Revision History**

| Revision | Date             | Owner | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3.0      | 4 February 2005  | ptr   | <ul> <li>Various minor updates implemented.</li> <li>Extended operating temperature range.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3.1      | 24 February 2005 | ptr   | <ul> <li>Updated Audio Amplifier Block Diagram – Stereo<br/>Mode on page 51.</li> <li>Updated Audio Amplifier Block Diagram –<br/>Differential Mode on page 52.</li> <li>Updated GPIO pullup currents.</li> <li>Added new feature for Audio Amplifier on page 51<br/>(high impedance in power-down).</li> <li>Updated Startup on page 56; added new feature<br/>(configurable shutdown after battery insertion).</li> <li>Increased minimum value of VSTARTCHARGER on<br/>page 56.</li> <li>Added Errata on page 76.</li> </ul> |
| 3.2      | 7 April 2005     | ptr   | <ul> <li>Increased V<sub>chmin</sub> Min parameter.</li> <li>Added charger resume operation.</li> <li>Updated res_timer bit desccription on page 55.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                 |
| 3.3      | 22 August 2005   | ptr   | - Updated soldering conditions to <i>IPC/JEDEC JSTD 020C</i> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3.31     | 3 July 2006      | ptr   | - Updated data sheet status to public viewable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3.32     | 2 August 2006    | ptr   | - Updated Audio Amplifier Characteristics on page 52.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3.33     | 22 November 2006 | ptr   | - Updated ambient temperature range.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# 5 Absolute Maximum Ratings (Non-Operating)

Stresses beyond the absolute maximum ratings may cause permanent damage to the AS3603. These are stress ratings only. Functional operation of the device at these or beyond those in Section 5.1 Operating Conditions is not implied.

Caution: Exposure to absolute maximum rating conditions may affect device reliability.

| Symbol | Parameter                            | Min   | Max  | Unit | Notes                                                                                                                                                                               |
|--------|--------------------------------------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vin_hv | High Voltage Pins                    | -0.3  | 17.0 | V    | Applicable for high voltage pins:<br>VCHARGER, VGATE, and STEPUP                                                                                                                    |
| Vin_mv | 5V Pins                              | -0.3  | 7.0  | V    | Applicable for pins 5V pins:<br>VBAT_1 - VBAT_5, V5_6, VBUCK, GPIO1 -<br>GPIO4, CURR1 - CURR4, AIN_L, AIN_R,<br>AOUT_L, AOUT_R, VRF_1 - VRF_4 (when not in<br>LDO-mode), ON, and Lx |
| Vin_lv | 3.3V Pins                            | -0.3  | 5.0  | V    | Applicable for 3.3V pins:<br>RESET, SCSB, SCLK, SDI, SDO, VANA_1,<br>VANA_2, VSIM, VDIG_1, VDIG_2, CAPN, AGND,<br>ISENSP, ISENSN, V2_5, CREF, RBIAS, and<br>RPROGRAM                |
| lin    | Input Pin Current                    | -25   | +25  | mA   | At 25°C Norm: Jedec 17                                                                                                                                                              |
| Tstrg  | Storage Temperature Range            | -55   | 125  | °C   |                                                                                                                                                                                     |
|        | Humidity                             | 5     | 85   | %    | Non-condensing                                                                                                                                                                      |
| Vesd   | Electrostatic Discharge              | -1000 | 1000 | V    | Norm: MIL 883 E Method 3015; ±1000V.                                                                                                                                                |
| Pt     | Total Power Dissipation              |       | 2.1  | W    | TAMB = 70°C                                                                                                                                                                         |
| Tmax   | Peak Reflow Soldering<br>Temperature |       | 260  | °C   | T = 20 to 40s, according to the <i>IPC/JEDEC J</i> -<br>STD 020C.                                                                                                                   |

Table 1. Absolute Maximum Ratings

# 5.1 Operating Conditions

Table 2. Operating Conditions

| Symbol    | Parameter                                         | Min  | Тур         | Max  | Unit | Notes                                                                                                                            |
|-----------|---------------------------------------------------|------|-------------|------|------|----------------------------------------------------------------------------------------------------------------------------------|
| Vнv       | High Voltage                                      | 0.0  |             | 15.0 | V    | Pins VCHARGER, VGATE and STEPUP                                                                                                  |
| Vbat      | Battery Voltage                                   | 3.0  | 3.6         | 5.5  | V    | For pins VBAT_1 - VBAT_5. During startup<br>from the external battery charger adapter,<br>the battery voltage can be below 3.0V. |
| Vdd       | Periphery Supply Voltage (for RESET and SPI pins) | 2.5  | Boot<br>ROM | 3.2  | V    | Internally generated from VANA_1.                                                                                                |
| Von       | Activation voltage for ON pin                     | 1.75 | V2_5        | VBAT | V    |                                                                                                                                  |
| V2_5      | Voltage on Pin V2_5                               | 2.4  | 2.5         | 2.6  | V    | Internally generated.                                                                                                            |
| V5_6      | Output Voltage of Charge Pump                     | 5.0  | 5.2         | 5.6  | V    | 2 x VANA_1                                                                                                                       |
| Тамв      | Ambient Temperature                               | -40  | 25          | 85   | °C   |                                                                                                                                  |
| Іват      | Operating Current                                 |      | 155         |      | μA   | Normal operating current. With bit<br>low_power_on (page 60) = 0; only VANA_1<br>active, no additional external loads.           |
| ILOWPOWER | Low-Power Mode Current<br>Consumption             |      | 110         |      | μA   | With bit <b>low_power_on</b> (page 60) = 1; only VANA_1 active, no additional external loads.                                    |
| IPowerOff | Power-Off Mode Current<br>Consumption             |      | 7           |      | μA   | With bit <b>power_off</b> (page 55) = 1; only $V_{2_5}$ is active in power off mode.                                             |

# 6 Detailed Functional Descriptions

# 6.1 Battery Charger Controller

The AS3603 can serve as a standalone Battery Charger Controller supporting rechargeable lithium-ion (Li+), lithium-polymer (LiPo) and 3- or 4-cell nickel metal-hydride (Ni-MH) batteries.

The main features of the Battery Charger Controller are:

- Constant Voltage Charge Mode Described on page 10
- Pulse Charge Mode Described on page 12
- Battery Presence Detection Described on page 14
- Operation Without Battery Described on page 14
- Charge Controller Bypass Described on page 14
- Overvoltage and Undervoltage Supervision Described on page 15

Figure 3. Battery Charger Controller Block Diagram



| Symbol   | Parameter                                        | Value                                           | Notes                                                                          |
|----------|--------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------|
| Мснд     | P-channel MOSFET                                 | Si3441BDV, Si8401DB<br>or similar               | The maximum power dissipation of this transistor is not limited by the AS3603. |
| Rpup     | Pull-up Resistor                                 | 2KΩ ± 5%                                        |                                                                                |
| RSense   | Current Sense Resistor                           | $50m\Omega \pm 1\%$ , 125mW for IVBAT,DC < 1.5A | e.g. Vishay Dale WSL0805                                                       |
| Rfilt1,2 | Filter Resistor                                  | 47KΩ ± 1%                                       | Can be omitted if Fuel Gauge functionality                                     |
| Cfilt    | Filter Capacitor                                 | 100nF ± 20%, X5R or<br>X7R Dielectric           | is not used (Rfilt1,2 = $0\Omega$ )                                            |
| CCHRG    | Bypass Capacitor<br>on pin VCHARGER              | 1µF ± 20%, X5R or<br>X7R Dielectric             |                                                                                |
| Сват     | Minimum Total Capacitance<br>Parallel to Battery | 10µF                                            |                                                                                |

Battery Charger Controller

Data Sheet

| Symbol    | Parameter                                                                     | Min  | Тур   | Max  | Unit | Notes                                                                 |
|-----------|-------------------------------------------------------------------------------|------|-------|------|------|-----------------------------------------------------------------------|
| Vchdet    | Charger Detection Threshold.<br>VCharger - VBAT_5: Charger On                 | 50   | 75    | 105  | mV   |                                                                       |
| Vchmin    | Charger Detection Threshold.<br>VCharger - VBAT_5: Charger Off                | 5    | 20    | 35   | mV   | Hysteresis is (Vchdet - Vchmin)< 40mV                                 |
| Vchreg    | Bootstrap Regulator Voltage                                                   | 2.4  | 2.5   | 2.6  | V    | Vcharger > 5V                                                         |
| Vuvlo     | Lindonvoltogo Lookout Throshold                                               |      | 3.1   |      | V    | VBAT rising                                                           |
| VUVLO     | Undervoltage Lockout Threshold                                                |      | 2.8   |      | v    | VBAT falling                                                          |
| Vovlo     |                                                                               |      | 5.5   |      | V    | VBAT rising                                                           |
| VOVLO     | Overvoltage Lockout Threshold                                                 |      | 5.4   |      | v    | VBAT falling                                                          |
|           | Charge Termination Threshold                                                  | 4.14 | 4.20  | 4.26 |      | Li+ Battery: <b>BatType</b> (page 19) = 0,<br>Li4v2 (page 19) = 1     |
| VCHOFF    |                                                                               | 4.05 | 4.1   | 4.15 | V    | Li+ Battery: <b>BatType</b> = 0, <b>Li4v2</b> = 0.<br>From -5 to +50° |
|           |                                                                               | 5.44 | 5.5   | 5.6  |      | Ni-MH Battery: <b>BatType</b> = 1                                     |
| VNOBATDET | "No Battery" Detection Threshold<br>and Charger Resume Detection<br>Threshold |      | 3.644 |      | V    | <b>DisOWB</b> (page 20) = 0                                           |

#### Table 4. Battery Charger Controller Parameters

# 6.1.1 Low-Current Trickle Charge Mode

Low-current Trickle Charge mode is initiated when an external battery charger has been detected, bit **chDet** (page 19) = 1, and the battery voltage is below the VUVLO threshold; bits **ChAct** (page 19) and **Trickle** (page 19) will be set. In Trickle Charge mode the charge current will be limited to the value specified by **TrickleCurrent** (page 20) to prevent undue stress on either the battery or the Battery Charger in case of deeply discharged batteries.

Once VUVLO has been exceeded, the Battery Charger will terminate Trickle Charge mode, reset bits **ChAct** and **Trickle**, and switch on the device.

The trickle charge is terminated in any case after approximately 60 minutes (as it is assumed that the battery is damaged in this case)

# 6.1.2 Constant Current Charge Mode

Constant Current mode is initiated by setting bit **ChEn** (page 19) and resetting bit **Fast** (page 19). Bit **ChAct** (page 19) is set automatically when the Battery Charger starts. Charge current will be limited to the value specified by bit **ConstantCurrent** (page 20) by the Battery Charger Controller.

# 6.1.3 Charging Nickel-based Batteries

For nickel-based batteries (Ni-MH, NiCd), **BatType** (page 19) must be 1 (see Figure 4 on page 10). The endpoint detection  $(\Delta V/\Delta t)$  must be performed by the host controller. It must turn off the charger duly to avoid overcharging. In any case, when the battery voltage exceeds the charge termination threshold (typ. 5.5V), the charger will be turned off and bit **EOC** (page 19) will be set.

# 6.1.4 Charging Lithium-based Batteries

For lithium-based batteries (lithium-ion, lithium-polymer), **BatType** (page 19) must be 0. Additionally, bit **Li4v2** (page 19) can select between coke- and graphite-anode, setting different charge termination thresholds (typ. 4.1V or 4.2V). The charger is designed to charge 1-cell lithium-based batteries independently, using Trickle Charge, Constant Current, Constant Voltage, or Pulse Charge modes.

When the battery voltage exceeds the charge termination threshold during Constant Current mode, it automatically continues charging with either Constant Voltage mode, bit **Pulse** (page 19), or Pulse Charge mode, **Pulse**, and terminates when the end-of-charge conditions are met (see Figure 5 on page 11 and Figure 6 on page 13).

Battery Charger Controller





# 6.1.5 Fast Charge Mode

As an alternative to Constant Current mode, Fast Charge mode may be selected. The charge current will not be controlled in this mode and is only limited by the external battery charger adapter.

Fast Charge mode is initiated by setting bits ChEn (page 19) and Fast (page 19). Bit ChAct (page 19) is set when the Battery Charger has started.

### End of Charge

In Fast Charge mode, the same charge termination thresholds apply as for Constant Current mode. Additionally, depending on bit **Fast** (page 19), the current during pulse charging is either the selected constant current or maximum. Charging will resume if the battery voltage drops below VNOBATDET.

#### 6.1.6 Constant Voltage Charge Mode

Constant Voltage mode is initiated and bit CVM (page 19) will be set when threshold VCHOFF (page 9) has been exceeded for the first time and bit Pulse (page 19) is not set.

The charge controller will regulate the battery voltage to a value set by bit Li4v2 (page 19):

- During Constant Voltage mode, the charge current will decrease and eventually drop below the value set by TrickleCurrent (page 20). If the measured charge current is less than or equal to TrickleCurrent for 2 consecutive times, charging is terminated and bit EOC (page 19) is set. Charging will resume if the battery voltage drops below VNOBATDET.
- If the battery voltage (VBAT\_5) drops below Vnobatdet (page 9), e.g. if the battery is removed after charging is finished,
   EOC will be cleared and the battery charger controller will resume in constant voltage mode to enable operation of the device without battery. The "no battery" status is indicated with bit NoBat (page 19).

If the battery is replaced after charging is finished and the charge current exceeds the value set by **ConstantCurrent** (page 20), the charge controller will clear bit **CVM** and return to Constant Current or Fast Charge mode, depending on bit **Fast** (page 19). Note that bit **CVM** will be ambiguous if bit **Fast** is set.



Figure 5. Startup and Constant Voltage Charging of Lithium-based Batteries

# 6.1.7 Pulse Charge Mode

Pulse Charge mode is initiated and bit **CVM** (page 19) will be set when the VCHOFF (page 9) threshold has been exceeded for the first time and bit **Pulse** (page 19) is set. If the battery voltage is below the VCHOFF threshold, the Battery Charger will be enabled for a minimum on-time specified by bit **TPON** (page 20).

If the battery voltage drops below VCHOFF at the end of the minimum on-time, the Battery Charger will remain switched on until the battery voltage exceeds VCHOFF. The Battery Charger will then be disabled for at least the minimum offtime specified by bit **TPOFF** (page 20), and the Battery Charger will only be switched on again when the battery voltage falls below VCHOFF. In any case, whenever the instantaneous battery voltage exceeds the overvoltage lockout threshold VOVLO, charging is disabled immediately.

During on-pulses, the charge current will be limited to the value set by **ConstantCurrent** (page 20) if bit **Fast** (page 19) = 0. If bit **Fast** = 1, the charger transistor Q1 (page 2) will be fully on and the charge current during on-pulses will only be limited by the external charge adapter.

At the beginning of a Pulse Charge cycle, the Battery Charger will operate at a duty cycle close to 100%. Toward the end of the Pulse Charge cycle the Battery Charger will be switched off for long periods between short on-pulses. Eventually, the off-time will become longer than the value specified by bit **TPOFFMAX** (page 20), and the charging cycle will terminate (bit **EOC** (page 19) is set). Charging will resume if the battery voltage drops below VNOBATDET.

If the battery voltage (VBAT\_5) drops below V<sub>nobatdet</sub> (page 9), e.g. if the battery is removed after charging is finished, **EOC** (page 19) will be cleared and the battery charger controller will resume in pulse charge mode to enable operation of the device without battery. The "no battery" status is indicated with bit **NoBat** (page 19).

If the battery is replaced after charging is finished and the on-pulse duration **TPON** (page 20) becomes longer than **TPOFFMAX** (page 20), the charge controller will clear bit **CVM** and return to Constant Current or Fast Charge mode, depending on bit **Fast**.

Note that with **TPOFFMAX** = 11 (no termination), the condition for returning to Constant Current or Fast Charge mode will never be met. Bit **CVM** will be ambiguous in this case.

During on-pulses the instantaneous battery voltage may exceed VCHOFF by several hundred millivolts. However, no harm will be done to the battery if **TPON** is selected to be shorter than the electrochemical time constant of the battery.

By adding an external gate-source capacitor the switching edges of the P-channel MOSFET can be slowed down further. This prevents an external battery charge adapter with poor transient response from subjecting the VCHARGER pin to excessive voltage when the P-channel MOSFET turns off, and prevents excessive current into the battery when the P-channel MOSFET turns on.

#### AS3603

Data Sheet

Battery Charger Controller





# 6.1.8 Battery Presence Detection

When active, the charge controller constantly monitors the voltage drop across an external current sense resistor (Rsense) connected in series between the negative battery terminal and ground. In case no battery is connected to the system, no current can flow through Rsense. If no (dis)charge current flow is detected for 2 consecutive times in Pulse Charge mode (during on-pulse) or Constant Voltage mode, bits **NoBat** (page 19) and **CVM** (page 19) will be set.

If a battery is re-connected to the system, current will be flowing through R<sub>sense</sub>. If a (dis)charge current flow is detected for 2 consecutive times bits **NoBat** and **CVM** will be cleared. Battery presence indication can be disabled by setting bit **DisBDet** (page 20).

# 6.1.9 Operation Without Battery

This feature allows operation of the device without a battery if a charge adapter is applied to the VCHARGER pin and bit **ChEn** (page 19) is set. The battery voltage is regulated to the charge termination threshold VCHOFF (page 9), depending on the setting of bits **BatType** (page 19) and **Li4v2** (page 19).

Note that when the charge controller is disabled by clearing bit **ChEn** e.g., during measurement of the battery voltage by an external ADC, the device will be reset when the battery is removed. The "operation without battery" feature can be disabled by setting **DisOWB** (page 20). The minimum required capacitance on VBAT (all buffer caps combined) must be  $\geq 10\mu$ F to reduce the ripple on VBAT when operating the AS3603 without battery.

### 6.1.10 Charge Controller Bypass

The charge controller can be bypassed by setting bit **Bypass** (page 19). In bypass mode, the charger transistor Q1 (page 2) is fully on. The overvoltage protection however will turn off the transistor, when  $VBAT \ge VOVLO$  (page 9). End-of-charge detection is disabled and has to be performed by the system host, bit **EOC** is cleared.

Removal of the charge adapter will be indicated in the **Charger Status Register** (page 19) but the charge controller will not be disabled. This feature is especially useful when using current-limited charge adapters with an output voltage close to the charge termination threshold and the system is operating without battery. Note that when the voltage difference between the charge adapter output voltage and the battery is smaller than Vchmin (page 9) the charger detection circuit will indicate that no charge adapter is connected. Furthermore, Trickle Charge mode is not supported in bypass mode.

### Figure 7. Battery Charger Flow Chart



# 6.1.11 Overvoltage and Undervoltage Supervision

When the battery voltage exceeds the VOVLO (page 9) threshold (VBAT rising), the charger transistor Q1(page 2) is turned off. Charging will resume if the battery voltage drops below VOVLO (VBAT falling).

Likewise, when the battery voltage drops below the Undervoltage Lockout Threshold VUVLO (VBAT falling) (page 9), a Reset is generated (page 54), which also clears bit **ChEn** (page 19).

The charger will remain in low current Trickle Charge mode (page 9) until the VUVLO threshold (VBAT rising) has been exceeded.

# 6.1.12 Charger Detection Circuit

The Battery Charger Controller uses an integrated Charger Detection Circuit to determine if an external battery charger adapter has been applied to the VCHARGER pin.

Charger register bits will be set/reset when any of the following conditions are met:

- 1. When the charger voltage exceeds the battery voltage by Vchdet (page 9), Bit chDet (page 19) will be set.
- When the charger voltage drops below V<sub>chmin</sub> (page 9) above the battery voltage, bit chDet will be reset. If the charger was active, bit ChEn (page 19) = 1, bit ChAct (page 19) will also be reset. Charging will resume when the conditions for bit chDet = 1 are met.
- 3. If a Reset occurs during charging, the charger will also be reset (ChAct = 0). Bits ChEn and chDet will remain set to 1. To resume charging, the charger must be turned off (ChEn = 0) and then on (ChEn = 1).

#### 6.1.13 Bootstrap Voltage Regulator

To charge even completely discharged batteries, the AS3603 contains an internal bootstrap voltage regulator (LDO V2\_5) which generates a bootstrap voltage (Vchreg) to supply power to the internal Battery Charger circuitry.

When LDO V<sub>2\_5</sub> is active, bit **IntReg** (page 19) will be set. As soon as the battery voltage exceeds the undervoltage lockout threshold V<sub>UVLO</sub> (page 9), LDO V<sub>2\_5</sub> is disabled (bit **IntReg** reset) and the battery will supply power to the Battery Charger circuitry.

### 6.1.14 Battery Charger Operation

The Battery Charger Controller controls an 8-bit current DAC which delivers a current (IDAC) that will generate a voltage (VGs) over an external resistor (RGs) connected between the gate and source of an external P-channel MOSFET.

#### Charge Current Regulator

The Charge Current Regulator has a resolution of 0.625mV or 12.5mA when using a 50m $\Omega$  sense resistor. The resolution is programmable using the **Charger Control Register** (page 19).

| Symbol     | Parameter                                                   | Min | Тур   | Max | Unit |
|------------|-------------------------------------------------------------|-----|-------|-----|------|
| IVGATE,LSB | Resolution of VGATE current; bit <b>Boost</b> (page 19) = 0 |     | 0.5   |     | μA   |
| IVGATE,FS  | Full-scale value of VGATE current; bit Boost = 0            |     | 127.5 |     | μA   |

Table 5. Charge Current Regulator Parameters

#### 6.1.15 Fuel Gauge

The Fuel Gauge enables remaining capacity estimation of the battery by tracking the net current flow into and out of the battery using a Voltage-to-Frequency Converter.

| Table 6. | Fuel Gauge Parameters |
|----------|-----------------------|
|----------|-----------------------|

| Symbol              | Parameter                       | Min  | Тур     | Max | Unit   | Notes                                  |
|---------------------|---------------------------------|------|---------|-----|--------|----------------------------------------|
| fclk                | Internal Reference Clock        | 1.0  | 1.1     | 1.2 | MHz    |                                        |
| fvfc                | Sample Frequency                |      | fcLк/59 |     | Hz     | fclk: internal reference clock.        |
| VISENSP/<br>VISENSN | Input Voltage                   | -0.1 |         | 0.1 | V      |                                        |
| ZISENSP/<br>ZISENSN | Input Impedance                 | 4.67 |         |     | MΩ     |                                        |
| AVFC                | (Dis)Charge Gain                |      | 91.0    |     | Hz/V   | fclk = 1.1MHz                          |
| FRvfc               | Fundamental Rate                |      | 3.05    |     | µVh    |                                        |
|                     | Supply Voltage Gain Coefficient |      | tbd     |     | % / V  |                                        |
|                     | Temperature Gain Coefficient    |      | tbd     |     | % / °C |                                        |
| Voff                | Uncompensated Offset Voltage    | -500 |         | 500 | μV     | Offset voltage IsensP - IsensN         |
| Voff,comp           | Compensated Offset Voltage      | -50  | ±10     | 50  | μV     | Offset error after offset compensation |

### Voltage-to-Frequency Converter

The Voltage-to-Frequency Converter constantly monitors the voltage drop across an external current sense resistor (Rsense) connected in series between the negative battery terminal and ground.

The use of an additional external RC lowpass filter is highly recommended. Using two  $47k\Omega$  resistors, R2 and R3 (page 2), and a  $0.1\mu$ F ceramic capacitor, C28 (page 2), the filter cutoff is approximately 16.9 Hz. This filter will capture the effect of most spikes, and will thus allow the Fuel Gauge to accurately detect the total charge that has gone into or out of the battery.

#### Charge Current Accumulator

The Charge Current Accumulator is an internal 15-bit up/down counter with sign bit. It is incremented when current is charged into the battery and decremented when current is drawn out of the battery. It is updated at a rate of one count per  $3.05\mu$ Vh, which is equivalent to one count per  $61.03\mu$ Ah (using a  $50m\Omega$  current sense resistor).

If the counter is not read, it will roll over beyond  $FFFF_h$ , which occurs after approximately 2000mAh of charge (using a 50m $\Omega$  sense resistor). It is the responsibility of the host system to read and reset the counter before rollover occurs.

The contents of the Charge Current Accumulator will be transferred into the **Delta Charge MSB Register** (page 21) and the **Delta Charge LSB Register** (page 21) when bit **UpdReq** (page 21) has been set. After the Delta Charge MSB/LSB registers have been updated successfully, bit **UpdReq** is cleared automatically and the Charge Current Accumulator will be reset along with bit **sign**.

### Constant Voltage Regulator

The Constant Voltage Regulator acts directly on the setting of the 8-bit current DAC. It will commence when threshold VCHOFF (page 9) has been exceeded for the first time as long as bit **Pulse** (page 19) is not set.

#### Elapsed Time Counter

The sample clock (fvFc) of the Fuel Gauge is fed to a 14-bit clock count divider, whose output signal is used as a clocking signal for the 16-bit Elapsed Time Counter, resulting in an equivalent rate of 1.1379 counts per second (4096.60 counts = 1 hour, 1 count = 0.8788s).

The Elapsed Time Counter can rollover beyond  $FFFF_h$  which occurs after about 16 hours. If this happens the value given by the counter will be ambiguous. It is the responsibility of the host system to read the Elapsed Time Counter before rollover occurs.

The content of the Elapsed Time Counter is transferred into the Elapsed Time MSB Register (page 22) and the Elapsed Time LSB Register (page 22) when bit UpdReq (page 21) has been set. After the Elapsed Time MSB/LSB registers have been updated successfully, bit UpdReq is cleared automatically and the Elapsed Time Counter is reset.

#### Offset Calibration Mode

Although the Voltage-to-Frequency Converter compensates for the offset of the Integrator, the Fuel Gauge features an additional offset calibration mode to enhance the measurement accuracy even further. By setting bit **CalReq** (page 21) the Integrator is reset and the offset calibration mode is activated.

The offset is accumulated during 16 clocks of the elapsed time counter (16x0.8788s = 14.06 sec). When offset calibration is complete, bit **CalReq** is cleared automatically and the offset value is transferred into the **Delta Charge MSB Register** (page 21) and the **Delta Charge LSB Register** (page 21) for calculating the actual average current (page 18).

The calculated value defines the measured offset between IsensP and IsensN. It has a resolution of 3.05µV. This offset value is used as a correction factor for calculating the actual average current.

**Note:** Offset calibration is not possible while the charger is active. If bit **CalReq** is set while the charger is active, the calibration will start automatically after the charger has been disabled by clearing bit **ChEn** or if the external battery charger adapter has been removed. If, during offset calibration, the charger is enabled, offset calibration mode is terminated, bit **CalReq** is cleared, the current value of the Elapsed Time Counter is transferred to the Elapsed Time MSB/LSB registers, and the Delta Charge MSB/LSB registers are loaded with FFFFh.

#### Calculation of Battery Status

The host system can calculate all the parameters necessary for estimating the remaining battery capacity by evaluating FGOffCal (the Elapsed Time MSB/LSB (page 22) and the Delta Charge MSB/LSB (page 21) registers).

#### Calculating Elapsed Time

The host system can evaluate the change in time ( $\Delta t$ ) by setting bit **UpdReq** (page 21) and reading the Elapsed Time MSB/LSB registers after bit **UpdReq** has been automatically cleared. The change in time in seconds is given by:

$$\Delta t = ElapsedTime \times 3600 / 4096.60 [s]$$
 (EQ 1)

The absolute accuracy of  $(\Delta t)$  is directly related to the absolute accuracy of fCLK. To cancel errors associated with the accuracy of the oscillator, a correction factor (*CV*) can be introduced. *CV* can be evaluated by comparing the change in time calculated by (EQ 1) with a reference value ( $\Delta t_{REF}$ ) obtained from a RTC or measured during system calibration. *CV* is given by:

$$CV = \Delta t REF / \Delta t \tag{EQ 2}$$

By multiplying  $\Delta t$  with CV, the correct value for the change in time ( $\Delta t$  CORR) can be calculated:

$$\Delta t \text{CORR} = \text{CV} \times \Delta t [\text{s}] \tag{EQ 3}$$

#### Calculating Average Current

The host system can calculate the average current (IAVG) during the last time period by setting bit **UpdReq** (page 21) and reading the Delta Charge MSB/LSB registers and the Elapsed Time MSB/LSB registers after **UpdReq** has been automatically cleared. Together with FGOffCal, determined during offset calibration mode, IAVG is given by:

$$IAVG = DeltaCharge / (\Delta t \ x \ AVFC \ x \ Rsense) - FGOffCal \ x \ 3.05 \ \mu V / Rsense [A]$$
(EQ 4)

 $\Delta t$  is the change in time in seconds calculated by (EQ 1), AVFC is the gain of the Voltage-to-Frequency Converter in Hz/V, R<sub>sense</sub> is the value of the sense resistor in ohms, and FGOffCal is the offset calibration value. As *DeltaCharge* and  $\Delta t$  both are proportional to the oscillator frequency, no correction factor needs to be introduced in the formula.

#### Calculating Accumulated Capacity

Accumulated capacity is used to calculate the absolute remaining capacity of the battery. It is given by:

$$QACC = IAVG \times \Delta tCORR [As]$$
(EQ 5)

Calculating the Remaining Capacity

Calculation of the remaining battery capacity (RC) is the goal of the Fuel Gauge. It is given by:

$$RC = RC + QACC [As]$$
 (EQ 6)

#### Calculating the Time to Empty

Time to empty (*tte*) is calculated from the average current (*IAVG*) given by (EQ 4). The longer the time period for which *IAVG* is calculated, the more accurate the value for *IAVG* and therefore the estimated *tte* will be. It is given by:

$$tTE = RC / IAVG [s]$$
(EQ 7)

#### 6.1.16 Battery Charger Controller Registers

The Battery Charger Controller is controlled by the registers listed in Table 7.

Table 7. Battery Charger Controller Register Summary

| Name                      | Addr | B7     | B6          | B5     | B4     | B3              | B2       | B1      | B0             | Page |
|---------------------------|------|--------|-------------|--------|--------|-----------------|----------|---------|----------------|------|
| Charger Status Register   | 53   | Bypass | NoBat       | EOC    | CVM    | Trickle         | IntReg   | ChAct   | chDet          | 19   |
| Charger Control Register  | 20   | N/A    | Boost       | Bypass | Pulse  | Li4v2           | Fast     | BatType | ChEn           | 19   |
| Charger Timing Register   | 44   | TPOF   | FMAX        |        | TPOFF  |                 |          | TPON    |                | 20   |
| Charger Current Register  | 22   |        | N/A         |        |        | ConstantCurrent |          |         | TrickleCurrent |      |
| Charger Config Register   | 66   | N      | /A          | CVMtst | DisOWB | DisBDet         | Dis Hyst | Wide    | N/A            | 20   |
| Fuel Gauge Register       | 21   |        | N           | /A     |        | CalMod          | CalReq   | UpdReq  | FGEn           | 21   |
| Delta Charge MSB Register | 54   | sign   | 214         | 213    | 212    | 211             | 210      | 29      | 28             | 21   |
| Delta Charge LSB Register | 55   | 27     | 26          | 25     | 24     | 23              | 22       | 21      | 20             | 21   |
| Elapsed Time MSB Register | 56   | 215    | 215 214 213 |        |        | 211             | 210      | 29      | 28             | 22   |
| Elapsed Time LSB Register | 57   | 27     | 26          | 25     | 24     | 23              | 22       | 21      | 20             | 22   |
| PreCurDac Register        | 67   | 27     | 26          | 25     | 24     | 23              | 22       | 21      | 20             | 22   |

| Addr: 53                                    |         | Charger Status Register |                                                |                                                                                                                                                                                                                                                                                         |  |  |  |
|---------------------------------------------|---------|-------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Auu                                         | 1. 55   | Displays st             | Displays status of Battery Charger Controller. |                                                                                                                                                                                                                                                                                         |  |  |  |
| Bit Bit Name Default Access Bit Description |         | Bit Description         |                                                |                                                                                                                                                                                                                                                                                         |  |  |  |
| 0                                           | chDet   | 00 <sub>h</sub>         | R                                              | <ul> <li>0 = No external battery charger detected.</li> <li>1 = External battery charger adapter has been detected. Charger voltage exceeds battery voltage by Vchdet.</li> </ul>                                                                                                       |  |  |  |
| 1                                           | ChAct   | 00 <sub>h</sub>         | R                                              | 0 = Charger is off or in Trickle Charge mode.<br>1 = Charger is in Constant Current, Fast Charge, or Pulse Charge mode.                                                                                                                                                                 |  |  |  |
| 2                                           | IntReg  | 00 <sub>h</sub> R       |                                                | 0 = Bit is cleared when VBAT > VUVLO.<br>1 = LDO V2_5 is operating.                                                                                                                                                                                                                     |  |  |  |
| 3                                           | Trickle | 00 <sub>h</sub>         | R                                              | <ul> <li>0 = Trickle charging is off.</li> <li>1 = Charger is in Trickle Charge mode. Trickle current is set by the Charger Current Register (page 20).</li> </ul>                                                                                                                      |  |  |  |
| 4                                           | CVM     | 00 <sub>h</sub>         | R                                              | <ul> <li>0 = Battery charger is not in top-off charge mode.</li> <li>1 = Battery charger is in top-off charge mode (constant voltage or pulse charge mode).</li> </ul>                                                                                                                  |  |  |  |
| 5                                           | EOC     | 00 <sub>h</sub>         | R                                              | <ul> <li>0 = Battery charger is off or charging is in progress; automatically cleared when ChEn (page 19) is cleared.</li> <li>1 = End of Charge. Automatically set when CV or pulse charging is completed or when VCHOFF is exceeded during charging of Ni-based batteries.</li> </ul> |  |  |  |
| 6                                           | NoBat   | 00 <sub>h</sub>         | R                                              | <ul> <li>No battery detection.</li> <li>0 = Battery is connected, when DisBDet (page 20) is set, and/or ChEn (page 19) is cleared.</li> <li>1 = No battery detected at VBAT.</li> </ul>                                                                                                 |  |  |  |

|   |   |        |                 | 1 = No battery detected at VBAT.                                                                                                                                                                   |
|---|---|--------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | 7 | Bypass | 00 <sub>h</sub> | Indicates charger bypass mode.<br>0 = Normal charger operating mode.<br>1 = Indicates that charger is in bypass mode; charger transistor Q1<br>(page 2) is fully on and EOC detection is disabled. |
| L |   |        |                 |                                                                                                                                                                                                    |

| Addr: 20 |          | Charger Control Register                                                                |                                                       |                                                                                                                                                                                                                      |  |  |  |  |
|----------|----------|-----------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Auu      | . 20     | Controls op                                                                             | Controls operation of the Battery Charger Controller. |                                                                                                                                                                                                                      |  |  |  |  |
| Bit      | Bit Name | Default Access Bit Description                                                          |                                                       |                                                                                                                                                                                                                      |  |  |  |  |
| 0        | ChEn     | Boot ROM                                                                                | R/W                                                   | 0 = Disables charging.<br>1 = Enables charging.                                                                                                                                                                      |  |  |  |  |
| 1        | BatType  | Boot ROM                                                                                | R/W                                                   | Li4v2 BatTypeDescription00 = LLi-ion battery with coke anode; VCHOFF (page 9) = 4.1V10 = Li-ion battery with graphite anode; VCHOFF = 4.2Vx1 = Nickel-based battery; VCHOFF = 5.52V                                  |  |  |  |  |
| 2        | Fast     | Boot ROM R/W 0 = Selects Constant Current charge mode.<br>1 = Selects Fast Charge mode. |                                                       | 0 = Selects Constant Current charge mode.<br>1 = Selects Fast Charge mode.                                                                                                                                           |  |  |  |  |
| 3        | Li4v2    | Boot ROM                                                                                | R/W                                                   | Selects the type of lithium-based battery.<br>0 = VCHOFF (page 9) = 4.1V for Li+ battery with coke anode.<br>1 = VCHOFF = 4.2V for Li+ battery with graphite anode.                                                  |  |  |  |  |
| 4        | Pulse    | Boot ROM                                                                                | R/W                                                   | Selects top-off charging mode.<br>0 = Select constant voltage charging mode.<br>1 = Select pulse charging mode.                                                                                                      |  |  |  |  |
| 5        | Bypass   | Boot ROM                                                                                | R/W                                                   | <ul> <li>Enable bypassing of charge controller.</li> <li>0 = Normal charger operation.</li> <li>1 = Select charger bypass mode; charger transistor Q1 (page 2) is fully on and EOC detection is disabled.</li> </ul> |  |  |  |  |
| 6        | Boost    | Boot ROM                                                                                | R/W                                                   | Selects output of current DAC at pin VGATE.<br>0 = Nominal current (max. 128µA).<br>1 = 10x nominal current (default; max.1.28mA).                                                                                   |  |  |  |  |
| 7        |          |                                                                                         |                                                       | N/A                                                                                                                                                                                                                  |  |  |  |  |

| Addr: 44 |          | Charger Timing Register             |              |                                                                                            |                                                                    |  |  |  |
|----------|----------|-------------------------------------|--------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--|--|--|
| Auu      | . 44     | Sets parameters for pulse charging. |              |                                                                                            |                                                                    |  |  |  |
| Bit      | Bit Name | Default                             | Access       | Bit Description                                                                            |                                                                    |  |  |  |
|          |          |                                     |              | Sets the minimum on-time in pu<br>1098.74ms in steps of 137.31m                            | ulse charge mode from137.31ms to<br>ns.                            |  |  |  |
| 0.0      | TDON     | 004                                 | DAA          | 000 = 137.31ms                                                                             | 100 = 686.55ms                                                     |  |  |  |
| 2:0      | TPON     | 001                                 | R/W          | 001 = 274.62ms (default)                                                                   | 101 = 823.86ms                                                     |  |  |  |
|          |          |                                     |              | 010 = 411.93ms                                                                             | 110 = 961.17ms                                                     |  |  |  |
|          |          |                                     |              | 011 = 549.24ms                                                                             | 111 = 1098.48ms                                                    |  |  |  |
|          | TPOFF    | 001                                 |              | Sets the minimum off-time in pu<br>549.24ms in steps of 68.65ms.                           | ulse charge mode from 68.65ms to                                   |  |  |  |
| 5.0      |          |                                     | <b>D</b> 444 | 000 = 68.65ms                                                                              | 100 = 343.28ms                                                     |  |  |  |
| 5:3      |          |                                     | R/W          | 001 = 137.31ms (default)                                                                   | 101 = 411.93ms                                                     |  |  |  |
|          |          |                                     |              | 010 = 205.97ms                                                                             | 110 = 480.59ms                                                     |  |  |  |
|          |          |                                     |              | 011 = 274.62ms                                                                             | 111 = 549.24ms                                                     |  |  |  |
|          |          |                                     |              | Sets the maximum off-time in p<br>is terminated.<br>$00 = 4 \times TPON$ (page 20) (yields | ulse charge mode before charging<br>s 1/5 of the constant charging |  |  |  |
| 7:6      | TPOFFMAX | 01                                  | R/W          | current.                                                                                   |                                                                    |  |  |  |
|          |          |                                     |              | 10 = 19 x <b>TPON</b> (yields 1/20 of                                                      | the constant charging current.                                     |  |  |  |
|          |          |                                     |              | 01 = 9 x <b>TPON</b> (yields 1/10 of th                                                    | ne constant charging current).                                     |  |  |  |
|          |          |                                     |              | 11 = No termination (not recom                                                             | mended).                                                           |  |  |  |

| Add      |            | Charger Config Register                 |        |                                                   |  |  |  |
|----------|------------|-----------------------------------------|--------|---------------------------------------------------|--|--|--|
| Addr: 66 |            | Sets additional charger configurations. |        |                                                   |  |  |  |
| Bit      | Bit Name   | Default                                 | Access | Bit Description                                   |  |  |  |
| 0        |            |                                         |        | N/A                                               |  |  |  |
| 1        | Wide       | 00 <sub>h</sub>                         | R/W    | For test purposes only.                           |  |  |  |
| 2        | Dis Hyst   | 00 <sub>h</sub>                         | R/W    | For test purposes only.                           |  |  |  |
| 3        | DisBDet    | 00 <sub>h</sub>                         | R/W    | 0 = Enable battery presence indication (default). |  |  |  |
| 3        |            |                                         |        | 1 = Disable battery presence indication.          |  |  |  |
| 4        | DisOWB     | 00h                                     | R/W    | 0 = Enable operation without battery (default).   |  |  |  |
| 4        | DISOVID    | UUn                                     | N/ V V | 1 = Disable operation without battery.            |  |  |  |
| 5        | CVMtst     | 00h                                     | R/W    | 0 = Disable CVM testmode (default).               |  |  |  |
| 5        | C V IVILSI | 00n R/W                                 |        | 1 = Enable CVM testmode.                          |  |  |  |
| 7:6      |            |                                         |        | N/A                                               |  |  |  |

| Add      |                  | Charger Current Register                                |                                |                                                                          |                    |  |  |  |
|----------|------------------|---------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------|--------------------|--|--|--|
| Addr: 22 |                  | Sets current for trickle and Constant Current charging. |                                |                                                                          |                    |  |  |  |
| Bit      | Bit Name         | Default                                                 | Default Access Bit Description |                                                                          |                    |  |  |  |
| 4.0      | Trialda Oranan ( | Boot ROM<br>(01)                                        | R/W                            | Sets the Trickle Charge mode from (1.25mV to 10mV)/Rsense in steps       |                    |  |  |  |
| 1:0      | TrickleCurrent   |                                                         |                                | 00 = 1.25mV/Rsense                                                       | 10 = 5.00mV/RSENSE |  |  |  |
|          |                  |                                                         |                                | 01 = 2.5mV/Rsense (default)                                              | 11 = 10mV/Rsense   |  |  |  |
|          | ConstantCurrent  | Boot ROM<br>(011)                                       | R/W                            | Sets the charging current in Consta<br>(0mV to 35mV) x Rsense-1 in steps |                    |  |  |  |
| 4.0      |                  |                                                         |                                | 000 = No current.                                                        | 100 = 20mv/Rsense  |  |  |  |
| 4:2      |                  |                                                         |                                | 001 = 5mV/Rsense                                                         | 101 = 25mV/Rsense  |  |  |  |
|          |                  |                                                         |                                | 010 = 10mV/Rsense                                                        | 110 = 30mV/Rsense  |  |  |  |
|          |                  |                                                         |                                | 011 = 15mV/Rsense (default)                                              | 111 = 35mV/Rsense  |  |  |  |
| 7:5      |                  |                                                         |                                | N/A                                                                      |                    |  |  |  |

| Addr: 21 |          | Fuel Gauge               | Register | Fuel Gauge Register                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|----------|----------|--------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|          |          | Controls the Fuel Gauge. |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| Bit      | Bit Name | Default                  | Access   | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
| 0        | FGEn     | 0b                       | R/W      | Controls the operation of the Fuel Gauge.<br>0 = Disables Fuel Gauge.                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |  |
|          |          |                          |          | 1 = Enables Fuel Gauge.                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 1        | UpdReq   | Ob                       | R/W      | Controls the updates of the Delta Charge MSB/LSB registers<br>and the Elapsed Time MSB/LSB registers. When set, this bit<br>is cleared automatically after the Delta Charge MSB/LSB<br>registers and the Elapsed Time MSB/LSB registers have been<br>successfully updated.<br>0 = Indicates update of Delta Charge MSB/LSB registers and<br>Elapsed Time MSB/LSB registers has been completed.<br>1 = Request update of Delta Charge and Elapsed Time<br>Registers |  |  |  |  |  |
| 2        | CalReq   | Ob                       | R/W      | <ul> <li>Controls offset calibration. When set, this bit is cleared automatically after offset calibration has successfully completed.</li> <li>0 = Indicates offset calibration has completed or forces termination of offset calibration.</li> <li>1 = Request offset calibration.</li> </ul>                                                                                                                                                                    |  |  |  |  |  |
| 3        | CalMod   | 0b                       | R/W      | Sets the offset calibration mode.<br>0 = Connect inputs to ground.<br>1 = Use ISENSP and ISENSN (for testing purposes only).                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| 7:4      |          |                          |          | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |

| ۸dd      | r: 54    | Delta Charge MSB Register                      |        |                                                                                                                                         |  |  |  |
|----------|----------|------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Addr: 54 |          | Holds the amount of charge since last reading. |        |                                                                                                                                         |  |  |  |
| Bit      | Bit Name | Default                                        | Access | Bit Description                                                                                                                         |  |  |  |
| 0        | 28       | 00 <sub>h</sub>                                | R      |                                                                                                                                         |  |  |  |
| 1        | 29       | 00 <sub>h</sub>                                | R      | This register (along with Delta Charge LSB Register) is                                                                                 |  |  |  |
| 2        | 210      | 00 <sub>h</sub>                                | R      | maintained in two's complement form with a resolution of                                                                                |  |  |  |
| 3        | 211      | 00 <sub>h</sub>                                | R      | 3.05 $\mu$ Vh and a full-scale value of ±99.98mVh. When using a 50m $\Omega$ current sense resistor, this is equivalent to a resolution |  |  |  |
| 4        | 212      | 00 <sub>h</sub>                                | R      | of 61.03uAh and a full-scale value of 1.999Ah. The sign bit is                                                                          |  |  |  |
| 5        | 213      | 00 <sub>h</sub>                                | R      | set for negative values. This register will be updated after                                                                            |  |  |  |
| 6        | 214      | 00 <sub>h</sub>                                | R      | setting bit <b>UpdReq</b> (page 21) = 1.                                                                                                |  |  |  |
| 7        | sign     | 00 <sub>h</sub>                                | R      |                                                                                                                                         |  |  |  |

| Add | r: 55    | Delta Charge LSB Register                      |        |                                                                         |  |  |  |
|-----|----------|------------------------------------------------|--------|-------------------------------------------------------------------------|--|--|--|
| Auu | . 55     | Holds the amount of charge since last reading. |        |                                                                         |  |  |  |
| Bit | Bit Name | Default                                        | Access | Bit Description                                                         |  |  |  |
| 0   | 20       | 00 <sub>h</sub>                                | R      |                                                                         |  |  |  |
| 1   | 21       | 00 <sub>h</sub>                                | R      | This register (along with Delta Charge MSB Register) is                 |  |  |  |
| 2   | 22       | 00 <sub>h</sub>                                | R      | maintained in two's complement form with a resolution of                |  |  |  |
| 3   | 23       | 00 <sub>h</sub>                                | R      | 3.05uVh and a full-scale value of ±99.98mVh. When using a               |  |  |  |
| 4   | 24       | 00 <sub>h</sub>                                | R      | 50m $\Omega$ current sense resistor, this is equivalent to a resolution |  |  |  |
| 5   | 25       | 00 <sub>h</sub>                                | R      | of 61.03uAh and a full-scale value of 1.999Ah. This register is         |  |  |  |
| 6   | 26       | 00 <sub>h</sub>                                | R      | updated after setting bit <b>UpdReq</b> (page 21) = 1.                  |  |  |  |
| 7   | 27       | 00 <sub>h</sub>                                | R      |                                                                         |  |  |  |

| Add      |             | Elapsed Time MSB Register                  |        |                                                                |  |  |  |
|----------|-------------|--------------------------------------------|--------|----------------------------------------------------------------|--|--|--|
| Addr: 56 |             | Holds the elapsed time since last reading. |        |                                                                |  |  |  |
| Bit      | Bit Name    | Default                                    | Access | Bit Description                                                |  |  |  |
| 0        | 28          | 00 <sub>h</sub>                            | R      |                                                                |  |  |  |
| 1        | 29          | 00 <sub>h</sub>                            | R      |                                                                |  |  |  |
| 2        | 210         | 00 <sub>h</sub>                            | R      | This register (along with the Elapsed Time LSB Register)       |  |  |  |
| 3        | 211         | 00 <sub>h</sub>                            | R      | stores the elapsed time count with a resolution of 0.8788      |  |  |  |
| 4        | <u>2</u> 12 | 00 <sub>h</sub>                            | R      | seconds and a full-scale value of 15.997 hours. This register  |  |  |  |
| 5        | 213         | 00 <sub>h</sub>                            | R      | will be updated after setting bit <b>UpdReq</b> (page 21) = 1. |  |  |  |
| 6        | 214         | 00 <sub>h</sub>                            | R      |                                                                |  |  |  |
| 7        | 215         | 00 <sub>h</sub>                            | R      |                                                                |  |  |  |

| Add      | 57       | Elapsed Time LSB Register                  |        |                                                                |  |  |  |
|----------|----------|--------------------------------------------|--------|----------------------------------------------------------------|--|--|--|
| Addr: 57 |          | Holds the elapsed time since last reading. |        |                                                                |  |  |  |
| Bit      | Bit Name | Default                                    | Access | Bit Description                                                |  |  |  |
| 0        | 20       | 00 <sub>h</sub>                            | R      |                                                                |  |  |  |
| 1        | 21       | 00 <sub>h</sub>                            | R      |                                                                |  |  |  |
| 2        | 22       | 00 <sub>h</sub>                            | R      | This register (along with the Elapsed Time MSB Register)       |  |  |  |
| 3        | 23       | 00 <sub>h</sub>                            | R      | stores the elapsed time count with a resolution of 0.8788      |  |  |  |
| 4        | 24       | 00 <sub>h</sub>                            | R      | seconds and a full-scale value of 15.997 hours. This register  |  |  |  |
| 5        | 25       | 00 <sub>h</sub>                            | R      | will be updated after setting bit <b>UpdReq</b> (page 21) = 1. |  |  |  |
| 6        | 26       | 00 <sub>h</sub>                            | R      |                                                                |  |  |  |
| 7        | 27       | 00 <sub>h</sub>                            | R      |                                                                |  |  |  |

|          | Addr: 67 | PreCurDac Register                                |        |                                                              |  |  |  |
|----------|----------|---------------------------------------------------|--------|--------------------------------------------------------------|--|--|--|
| Auur: 67 |          | Sets starting point for current DAC at pin VGATE. |        |                                                              |  |  |  |
| Bit      | Bit Name | Default                                           | Access | Bit Description                                              |  |  |  |
| 0        | 20       | 00 <sub>h</sub>                                   | R/W    |                                                              |  |  |  |
| 1        | 21       | 00 <sub>h</sub>                                   | R/W    | Sets the preset value for the current DAC at pin VGATE to    |  |  |  |
| 2        | 22       | 00 <sub>h</sub>                                   | R/W    | speed up the startup, when the charge controller is enabled. |  |  |  |
| 3        | 23       | 00 <sub>h</sub>                                   | R/W    | Boost = 0: Boost = 1:                                        |  |  |  |
| 4        | 24       | 00 <sub>h</sub>                                   | R/W    | $00_{h} = 0\mu A \qquad \qquad 00_{h} = 0\mu A$              |  |  |  |
| 5        | 25       | 00 <sub>h</sub>                                   | R/W    | 0.5µA 5µA                                                    |  |  |  |
| 6        | 26       | 00 <sub>h</sub>                                   | R/W    | $FF_{h} = 127.5\mu A$ $FF_{h} = 1.275mA$                     |  |  |  |
| 7        | 27       | 00 <sub>h</sub>                                   | R/W    |                                                              |  |  |  |

# 6.2 Step Down DC/DC Converter

The Step Down DC/DC Converter uses a unique current-limited control scheme to ensure high-efficiency and fast transient-response, and requires small external components.





The Step Down DC/DC Converter control scheme is such that when the output voltage is out of regulation, the error comparator triggers a switching cycle by turning on the high-side switch (PSW). This switch remains on until the minimum on-time – specified by bit tMIN\_ON (page 24) – of 200ns expires and the output voltage regulates or the current-limit threshold is exceeded.

Once off, the high-side switch remains off until the minimum off-time – specified by bit tMIN\_OFF (page 24) – of 200ns expires, and the output voltage falls out of regulation. During this period, the low-side synchronous rectifier (NSW) turns on and remains on until either the high-side switch turns on again or the inductor current falls below the lower current-limit threshold (or approaches zero).

This control scheme allows the circuit to provide excellent performance throughout a wide load-current range. When delivering light loads, the high-side switch turns off after the minimum on-time to reduce peak inductor current, resulting in increased efficiency and reduced output voltage ripple.

Using bit stepdown\_fb (page 43), the regulator feedback input can be configured at two pins:

- VBUCK When used as feedback input, configures the Step Down DC/DC Converter as a pre-regulator for the digital LDOs (VDIG\_1 and VDIG\_2)
- GPIO2 When used as feedback input, allows the digital LDOs (VDIG\_1 and VDIG\_2) to be connected to a separate input voltage source.

| Symbol   | Parameter                   | Min | TYP | Max | Unit | Notes                                   |
|----------|-----------------------------|-----|-----|-----|------|-----------------------------------------|
| Vin      | Input Voltage               | 3.0 |     | 5.5 | V    | Pin Vbat                                |
| Vout     | Regulated Output<br>Voltage | 1.0 |     | 3.0 | V    | Sense pin VBUCK (or GPIO2)              |
| VOUT_tol | Output Voltage<br>Tolerance | -50 |     | 50  | mV   | Sense pin VBUCK (or GPIO2)              |
| Ilimit   | Current Limit               |     | 350 |     | mA   | Supply current into PMOS transistor     |
| Rpsw     | PSW On-Resistance           |     |     | 0.5 | Ω    |                                         |
| RNSW     | NSW On-Resistance           |     |     | 0.5 | Ω    |                                         |
| lload    | Load Current                | 0   |     | 500 | mA   |                                         |
| fsw      | Switching Frequency         |     |     | 2.5 | MHz  | Using external clock                    |
| Cout     | Output Capacitor            |     | 10  |     | μF   | Tantalum                                |
| Lx       | Inductor                    |     | 4.7 |     | μH   |                                         |
| ηeff     | Efficiency                  |     | 90  |     | %    | lload = 100mA, VIN = 2.3V,<br>VBAT = 3V |
|          |                             |     | 150 |     |      | Operating Current                       |
| IVDD     | Current Consumption         |     | 100 |     | μA   | Quiescent Current                       |
|          |                             |     |     | 0.1 | 1    | Shutdown Current                        |
| tmin_on  | Minimum On Time             |     | 200 |     | ns   |                                         |
| tmin_off | Minimum Off Time            |     | 200 |     | ns   |                                         |

### Table 8. Step Down DC/DC Converter Parameters

# 6.2.1 Step Down DC/DC Converter Registers

The Step Down DC/DC Converter is controlled by the registers listed in Table 9.

Table 9. Step Down DC/DC Converter Register Summary

| Name                             | Addr | B7      | B6       | B5            | B4             | B3              | B2                | B1              | B0              | Page |
|----------------------------------|------|---------|----------|---------------|----------------|-----------------|-------------------|-----------------|-----------------|------|
| Step Down Voltage Register       | 01   |         |          |               |                |                 | buck_v            |                 |                 | 24   |
| Reg Power Control Register       | 09   | N/A k   |          | buck_on       | ldo_sim<br>_on | ldo_dig2<br>_on | ldo_dig1<br>_on   | ldo_ana2<br>_on | ldo_ana1<br>_on | 25   |
| Step Down Configuration Register | 23   | dis_xnc | dis_ilim | force_<br>pwm | N              | /A              | sync_<br>rect_off | buck_<br>nsw_on | buck_<br>psw_on | 25   |

| Addr |          | Step Down \   | Step Down Voltage Register |                                                                                                                                             |  |  |  |  |  |  |
|------|----------|---------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Auur | . 01     | Sets the outp | ut voltage of th           | ne Step Down DC/DC Converter.                                                                                                               |  |  |  |  |  |  |
| Bit  | Bit Name | Default       | Access                     | Bit Description                                                                                                                             |  |  |  |  |  |  |
| 4:0  | buck_v   |               | R/W                        | Controls the voltage selection for the Step Down DC/DC<br>Converter.<br>00000 = 1.0V<br>(LSB = 100mV)<br>10011 = 2.9V<br>10100-11111 = 3.0V |  |  |  |  |  |  |
| 7:5  | /:5      |               |                            | N/A                                                                                                                                         |  |  |  |  |  |  |

| Add | . 00        | Reg Power (  | Reg Power Control Register |                                        |  |  |  |  |  |  |  |
|-----|-------------|--------------|----------------------------|----------------------------------------|--|--|--|--|--|--|--|
| Add | 1: 09       | Enables/disa | bles voltage r             | egulators.                             |  |  |  |  |  |  |  |
| Bit | Bit Name    | Default      | Access                     | Bit Description                        |  |  |  |  |  |  |  |
| 0   | Ido_ana1_on |              |                            | Refer to page 34.                      |  |  |  |  |  |  |  |
| 1   | ldo_ana2_on |              |                            | Refer to page 34.                      |  |  |  |  |  |  |  |
| 2   | ldo_dig1_on |              |                            | Refer to page 34.                      |  |  |  |  |  |  |  |
| 3   | ldo_dig2_on |              |                            | Refer to page 34.                      |  |  |  |  |  |  |  |
| 4   | ldo_sim_on  |              |                            | Refer to page 34.                      |  |  |  |  |  |  |  |
|     |             |              |                            | Enables the Step Down DC/DC Converter. |  |  |  |  |  |  |  |
| 5   | buck_on     | Boot ROM     | R/W                        | 0 = Step Down DC/DC Converter is off.  |  |  |  |  |  |  |  |
|     |             |              |                            | 1 = Step Down DC/DC Converter is on.   |  |  |  |  |  |  |  |
| 7:6 |             |              |                            | N/A                                    |  |  |  |  |  |  |  |

| Add  |               | Step Down 0   | Configuration | Register                                                                                                                                                                                                                                                                        |
|------|---------------|---------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Audi | . 23          | Configures th | e operation m | ode of the Step Down DC/DC Converter.                                                                                                                                                                                                                                           |
| Bit  | Bit Name      | Default       | Access        | Bit Description                                                                                                                                                                                                                                                                 |
| 0    | buck_psw_on   | Boot ROM      | R/W           | <ul> <li>Activate PSW (0.5Ω PMOS) only if buck_on (page 25) and buck_nsw_on (page 25) = 0.</li> <li>0 = Default setting. P-Channel switching transistor is off.</li> <li>1 = Turns on P-Channel switching transistor. Bits buck_on and buck_nsw_on must both be = 0.</li> </ul> |
| 1    | buck_nsw_on   | Boot ROM      | R/W           | Activates NSW (0.5Ω NMOS) only if <b>buck_on</b> (page 25) = 0<br>and <b>buck_psw_on</b> = 0.<br>0 = Default setting. N-Channel switching transistor is off.<br>1 = Turns on N-Channel switching transistor. Bits <b>buck_on</b> and<br><b>buck_psw_on</b> must both be = 0.    |
| 2    | sync_rect_off | Boot ROM      | R/W           | <ul> <li>0 = Enable the synchronous rectifier. This bit should always be set to 0.</li> <li>1 = The synchronous rectifier is disabled. For test purposes only.</li> </ul>                                                                                                       |
| 4:3  |               |               |               | N/A                                                                                                                                                                                                                                                                             |
| 5    | force_pwm     | Boot ROM      | R/W           | <ul> <li>0 = Default setting.</li> <li>Caution: Do not change the setting of this bit.</li> <li>1 = Forces output stage into PWM mode; reduced noise, but also reduced efficiency.</li> </ul>                                                                                   |
| 6    | dis_ilim      | Boot ROM      | R/W           | <ul> <li>0 = Default setting, current limit = 350mA.</li> <li>Caution: Do not change the setting of this bit.</li> <li>1 = Disables current limitation (not recommended).</li> </ul>                                                                                            |
| 7    | dis_xnc       | Boot ROM      | R/W           | <ul> <li>0 = Default setting.</li> <li>Caution: Do not change the setting of this bit.</li> <li>1 = Disables adaptive dead time control. For test purposes only.</li> </ul>                                                                                                     |

# 6.2.2 Typical Performance Characteristics

Figure 9. Step Down DC/DC Converter Load Regulation



Figure 10. Step Down DC/DC Converter Efficiency



# 6.3 Low Dropout Regulators

The Low Dropout Regulators (LDOs) are linear high performance regulators with programmable output voltages. The LDOs can be controlled by either software (voltage, on/off) or hardware (on/off) using highly configurable GPIO1 to GPIO4 pins.

The Low Dropout Regulators include the following:

- RF and Analog Low Dropout Regulators Described on page 27
- Digital Low Dropout Regulators Described on page 28
- SIMCard Low Dropout Regulator Described on page 29
- Low Power Low Dropout Regulator Described on page 30

# 6.3.1 RF and Analog Low Dropout Regulators

The RF LDOs (VRF\_1 - VRF\_4) and Analog LDOs (VANA\_1 and VANA\_2) are designed to supply power to sensitive analog circuits like LNAs, Transceivers, VCOs and other critical RF components of cellular radios. Additionally, these LDOs are suitable for supplying power to audio devices or as a reference for A/D and D/A converters.

The design is optimized to deliver the best compromise between quiescent current and regulator performance for battery powered devices. Stability is guaranteed with ceramic output capacitors (see Figure 11) of  $1\mu$ F ±20% (X5R) or 2.2 $\mu$ F +100/-50% (Z5U).

The low ESR of these capacitors ensures low output impedance at high frequencies. Regulation performance is excellent even under low dropout conditions, when the power transistor has to operate in linear mode. Power supply rejection is high enough to suppress ripple on the battery caused by the PA in TDMA systems. The low noise performance allows direct connection of noise sensitive circuits without additional filtering networks. The low impedance of the power transistor enables the device to deliver up to 150mA even at nearly discharged batteries without any decrease of performance.



#### Figure 11. Analog LDO Block Diagram

#### Table 10. RF and Analog LDO Characteristics

VBAT = 4V;  $I_{LOAD} = 150mA$ ; TAMB = 25°C; CLOAD = 2.2 $\mu$ F (Ceramic); unless otherwise specified.

| Symbol | Parameter            | Min | Тур | Мах | Unit | Notes                           |
|--------|----------------------|-----|-----|-----|------|---------------------------------|
| VBAT   | Supply Voltage Range | 3   |     | 5.5 | V    |                                 |
| Ron    | On-Resistance        |     |     | 1   | Ω    | VANA_1, VANA_2, VRF_1,<br>VRF_2 |
|        |                      |     |     | 2   |      | Vrf_3, Vrf_4                    |

| Symbol         | Parameter                | Min  | Тур | Max  | Unit  | Notes                                   |
|----------------|--------------------------|------|-----|------|-------|-----------------------------------------|
| DODD           | Power Supply Rejection   | 70   |     |      | JD    | f = 1kHz                                |
| PSRR           | Ratio                    | 40   |     |      | dB    | f = 100kHz                              |
| IOFF           | Shut Down Current        |      |     | 100  | nA    |                                         |
| Ivdd           | Supply Current           |      |     | 50   | μA    | Without load                            |
| Noise          | Output Noise             |      | 30  | 50   | µVrms | 10Hz < f < 100kHz                       |
| <b>t</b> start | Startup Time             |      |     | 200  | μs    |                                         |
|                |                          | 1.85 |     | 2.85 |       | VBAT >3.0V                              |
| Vout           | Output Voltage           | 1.85 |     | 3.4  | V     | Full programmable range                 |
|                |                          | 2.5  |     | 3.2  |       | For VANA_1, VBAT >3.0V                  |
| Vout_tol       | Output Voltage Tolerance | -50  |     | 50   | mV    |                                         |
|                | Line Degulation          | -1   |     | 1    |       | Static                                  |
| VLineReg       | Line Regulation          | -10  |     | 10   | mV    | Transient; Slope: t <sub>r</sub> = 10µs |
| N/1            | Las d Danulation         | -1   |     | 1    |       | Static                                  |
| VLoadReg       | Load Regulation          | -10  |     | 10   | mV    | Transient; Slope: t <sub>r</sub> = 10µs |
| Ilimit         | Current Limitation       |      | 400 |      | mA    | VANA_1, VANA_2, VRF_1,<br>VRF_2         |
|                |                          |      | 200 |      |       | VRF_3, VRF_4                            |

 Table 10. RF and Analog LDO Characteristics (Continued)

# VBAT = 4V; ILOAD = 150mA; TAMB = 25°C; CLOAD = 2.2µF (Ceramic); unless otherwise specified.

# 6.3.2 Digital Low Dropout Regulators

Digital LDOs VDIG\_1 and VDIG\_2 can be used in any medium-power system or subsystem where quiescent power consumption of the regulator itself needs to be minimized without sacrificing performance.

In order for the Digital LDOs to operate at full range, the Charge Pump (page 38) must be operating to provide adequate gate voltage. This requires that the Charge Pump capacitors C2 and C3 (see Figure 1 on page 2) are installed.





## Table 11. Digital LDO Characteristics

VBAT = 4V; ILOAD = 200mA; TAMB = 25°C; CLOAD =  $1\mu F$  (Ceramic); unless otherwise specified.

| Symbol   | Parameter                | Min | Тур | Max | Unit | Notes                                                                  |
|----------|--------------------------|-----|-----|-----|------|------------------------------------------------------------------------|
| VBUCK    | Supply Voltage Range     | 1   |     | 5.5 | V    |                                                                        |
| Ron      | On-Resistance            |     |     | 4   | Ω    |                                                                        |
| PSRR     | Power Supply Rejection   | 60  |     |     | dB   | f = 1kHz                                                               |
| FORK     | Ratio                    | 30  |     |     |      | f = 100kHz                                                             |
| IOFF     | Shut Down Current        |     |     | 100 | nA   |                                                                        |
| Ivdd     | Supply Current           |     |     | 20  | μA   | Without load                                                           |
| tstart   | Startup Time             |     |     | 200 | μs   |                                                                        |
| Vout     |                          | .75 |     | 2.2 | V    | VBAT > $3.0V$ , V <sub>5</sub> <sub>6</sub> = $5.2V$ , Iload < $200mA$ |
| vout     | Output Voltage           | .75 |     | 2.5 | v    | VBAT > $3.0V$ , V5_6 = $5.2V$ , Iload < $100mA$                        |
| Vout_tol | Output Voltage Tolerance | -50 |     | 50  | mV   |                                                                        |
|          | Line Degulation          | -10 |     | 10  | m)/  | Static                                                                 |
| VLineReg | Line Regulation          | -50 |     | 50  | mV   | Transient; Slope: $t_r = 10 \mu s$                                     |
|          | Lood Doculation          | -20 |     | 20  |      | Static                                                                 |
| VLoadReg | Load Regulation          | -50 |     | 50  | mV   | Transient; Slope: t <sub>r</sub> = 10µs                                |
| Ilimit   | Current Limitation       |     | 400 |     | mA   |                                                                        |

# 6.3.3 SIMCard Low Dropout Regulator

The SIMCard LDO (VSIM) is optimized for SIMCard supply. It is designed to achieve the lowest possible power consumption and still provide reasonable regulation characteristics. To ensure high PSRR and stability, a low-ESR ceramic capacitor of 100nF (min.) must be connected to the output.

#### Table 12. LDO VSIM Characteristics

VBAT=4V; ILOAD = 20mA; TAMB = 25°C; CLOAD = 100nF (Ceramic); unless otherwise specified.

| Symbol   | Parameter                    | Min  | Тур | Max | Unit | Notes                                   |
|----------|------------------------------|------|-----|-----|------|-----------------------------------------|
| VBAT     | Supply Voltage Range         | 3    |     | 5.5 | V    |                                         |
| Ron      | On-Resistance                |      |     | 50  | Ω    |                                         |
| DODD     | Dower Supply Dejection Datio | 40   |     |     | dD   | f = 1kHz                                |
| PSRR     | Power Supply Rejection Ratio | 20   |     |     | dB   | f = 100kHz                              |
| IOFF     | Shut Down Current            |      |     | 100 | nA   |                                         |
| Ivdd     | Supply Current               |      | 40  |     | μA   |                                         |
| tstart   | Startup Time                 |      |     | 200 | μs   |                                         |
| Vout     | Output Voltage               | 1.8  |     | 3.0 | V    | VBAT > 3.2V                             |
| Vout_tol | Output Voltage Tolerance     | -50  |     | 50  | mV   |                                         |
|          | Line Degulation              | -10  |     | 10  | mV   | Static                                  |
| VLineReg | Line Regulation              | -100 |     | 100 | mv   | Transient; Slope: t <sub>r</sub> = 10µs |
|          | Lood Pogulation              | -10  |     | 10  | m)/  | Static                                  |
| VLoadReg | Load Regulation              | -100 |     | 100 | mV   | Transient; Slope: $t_r = 10 \mu s$      |

Notes

# 6.3.4 Low Power Low Dropout Regulator

Table 13. LDO V2\_5 Characteristics

The low-power bootstrap LDO (V<sub>2</sub>\_5) is needed to supply power to the core (analog and digital) of the AS3603. LDO V<sub>2</sub>\_5 is designed to achieve the lowest possible power consumption, and still provide reasonable regulation characteristics. LDO V<sub>2</sub>\_5 has two supply inputs selecting automatically the higher one. This gives the possibility to supply the AS3603 core either with the battery or with the Battery Charger, depending on the conditions.

To ensure high PSRR and stability, a low-ESR ceramic capacitor of 1µF (min.) must be connected to the output.

**Note:** Levelshifters in both directions (input and output) are placed between digital pins (VANA\_1) and the digital core (V2\_5) of the device, because of the different power supplies.

| VBAT = $4V$ ; $C$ LOA | AD_EXT = 0; ТАМВ = 25°С; CLOAD : | = 2.2µF ( | Ceramic); | unless o | therwise | specified. |
|-----------------------|----------------------------------|-----------|-----------|----------|----------|------------|
| Symbol                | Parameter                        | Min       | Тур       | Мах      | Unit     |            |
| VBAT                  | Supply Voltage<br>Range          | 2.8       |           | 5.5      | V        |            |
| Vcharger              | External Charger                 | 4         |           | 15       | V        |            |

| VBAI        | Range                               | 2.8 |     | 5.5 | V   |                                                                            |
|-------------|-------------------------------------|-----|-----|-----|-----|----------------------------------------------------------------------------|
| VCHARGER    | External Charger<br>Adapter voltage | 4   |     | 15  | V   |                                                                            |
| Ron         | On-Resistance                       |     |     | 50  | Ω   | Guaranteed per design                                                      |
| PSRR        | Power Supply                        | 60  |     |     | ٩D  | f = 1kHz                                                                   |
| PORK        | Rejection Ratio                     | 40  |     |     | dB  | f = 100kHz                                                                 |
| IOFF        | Shut Down Current                   |     |     | 100 | nA  |                                                                            |
| Ivdd        | Supply Current                      |     |     | 3   | μA  | Guaranteed per design;<br>consider device internal load<br>for measurement |
| tstart      | Startup Time                        |     |     | 200 | μs  |                                                                            |
| Vout        | Output Voltage                      | 2.4 | 2.5 | 2.6 | V   |                                                                            |
| Vout_tol    | Output Voltage<br>Tolerance         | -50 |     | 50  | mV  |                                                                            |
| )/Line De r | Line Regulation                     | -10 |     | 10  | mV  | Static                                                                     |
| VLineReg    | Line Regulation                     | -50 |     | 50  | mv  | Transient; Slope: t <sub>r</sub> = 10µs                                    |
|             |                                     | -10 |     | 10  | m)/ | Static                                                                     |
| VLoadReg    | Load Regulation                     | -50 |     | 50  | mV  | Transient; Slope: t <sub>r</sub> = 10µs                                    |

# 6.3.5 Typical Performance Characteristics

Figure 13. Load Regulation of LDOs VANA\_1, VANA\_2, VRF\_1, VRF\_2



X-Axis: 40µs/Div

Figure 15. Load Regulation of LDOs VDIG\_1, VDIG\_2



Figure 14. Output Noise of LDOs VANA\_1, VANA\_2, VRF\_1, VRF\_2



Spectral Distribution at 150mA Output Load

Figure 16. Load Regulation of LDO V2\_5







#### 6.3.6 LDO Registers

The Low Dropout Regulators are controlled by the registers listed in Table 14.

| Name                          | Addr | B7                | B6                | B5               | B4                                                    | B3               | B2               | B1                | B0                | Page |  |
|-------------------------------|------|-------------------|-------------------|------------------|-------------------------------------------------------|------------------|------------------|-------------------|-------------------|------|--|
| LDO_RF1 Voltage Register      | 2    |                   | N/A               |                  |                                                       |                  | ldo_rf1_v        |                   |                   | 32   |  |
| LDO_RF2 Voltage Register      | 3    |                   | N/A               |                  |                                                       | ldo_rf2_v        |                  |                   |                   |      |  |
| LDO_RF3 Voltage Register      | 4    | N/A               |                   |                  |                                                       | ldo_rf3_v        |                  |                   |                   |      |  |
| LDO_RF4 Voltage Register      | 5    | N/A               |                   |                  |                                                       |                  | 33               |                   |                   |      |  |
| LDO_ANA Voltage Register      | 6    |                   | ldo_ana1_v        |                  |                                                       | l                | do_ana2_         | V                 |                   | 33   |  |
| LDO_DIG1 Voltage<br>Register  | 7    | Ν                 | J/A               |                  |                                                       | ldo_dig1_v       |                  |                   |                   | 33   |  |
| LDO_DIG2 Voltage<br>Register  | 8    | N/A               | ldo_sim_v         | ldo_dig2_v       |                                                       |                  |                  | 33                |                   |      |  |
| Reg Power Control<br>Register | 9    | Ν                 | I/A               | buck_on          | ldo_sim_<br>on                                        | ldo_dig2<br>_on  | ldo_dig1<br>_on  | ldo_ana<br>2_on   | ldo_ana<br>1_on   | 34   |  |
| LDO_GPIO Active Register      | 15   | ldo_dig2<br>_gpio | ldo_dig1_<br>gpio | ldo_rf4_<br>gpio | ldo_rf3_<br>gpio                                      | ldo_rf2_<br>gpio | ldo_rf1_<br>gpio | ldo_ana<br>2_gpio | ldo_buck<br>_gpio | 36   |  |
| LDO_RF Switch Register        | 16   | ldo_rf4<br>_on    | ldo_rf3<br>_on    | ldo_rf2<br>_on   | ldo_rf1<br>_on                                        | rf4_sw           | rf3_sw           | ana2_sw           | ana1_sw           | 35   |  |
| LDO_AD GPIO Register          | 17   | ldo_dig2          | _gpio_sel         | Ido_dig1         | ldo_dig1_gpio_sel ldo_ana2_gpio_sel ldo_buck_gpio_sel |                  |                  |                   | 36                |      |  |
| LDO_RF GPIO Register          | 18   | ldo_rf4_          | _gpio_sel         | ldo_rf3_         | gpio_sel                                              | ldo_rf2_         | gpio_sel         | ldo_rf1_          | gpio_sel          | 37   |  |

Table 14. Low Dropout Regulators Register Summary

| Addr: 02 |           | LDO_RF1 Voltage Register        |     |                               |
|----------|-----------|---------------------------------|-----|-------------------------------|
|          |           | Sets the voltage for LDO VRF_1. |     |                               |
| Bit      | Bit Name  | Default Access                  |     | Bit Description               |
| 4:0      | ldo_rf1_v | Boot ROM                        | R/W | 00000 = 1.85V<br>(LSB = 50mV) |
| 7:5      |           |                                 |     | 11111 = 3.40V<br>N/A          |

| Addr: 03 |           | LDO_RF2 Voltage Register |                |                                                |  |
|----------|-----------|--------------------------|----------------|------------------------------------------------|--|
|          |           | Sets the volta           | age for LDO VR | RF_2.                                          |  |
| Bit      | Bit Name  | Default Access           |                | Bit Description                                |  |
| 4:0      | ldo_rf2_v | Boot ROM                 | R/W            | 00000 = 1.85V<br>(LSB = 50mV)<br>11111 = 3.40V |  |
| 7:5      |           |                          |                | N/A                                            |  |

| Addr | 04        | LDO_RF3 Voltage Register        |     |                 |
|------|-----------|---------------------------------|-----|-----------------|
| Auu  | . 04      | Sets the voltage for LDO VRF_3. |     | RF_3.           |
| Bit  | Bit Name  | Default Access                  |     | Bit Description |
|      |           |                                 |     | 00000 = 1.85V   |
| 4:0  | ldo_rf3_v | Boot ROM                        | R/W | (LSB = 50mV)    |
|      |           |                                 |     | 11111 = 3.40V   |
| 7:5  |           |                                 |     | N/A             |

| Addr | 05        | LDO_RF4 Voltage Register        |     |                 |  |
|------|-----------|---------------------------------|-----|-----------------|--|
| Auur | . 05      | Sets the voltage for LDO VRF_4. |     | RF_4.           |  |
| Bit  | Bit Name  | Default Access                  |     | Bit Description |  |
|      |           |                                 |     | 00000 = 1.85V   |  |
| 4:0  | ldo_rf4_v | Boot ROM                        | R/W | (LSB = 50mV)    |  |
|      |           |                                 |     | 11111 = 3.40V   |  |
| 7:5  |           |                                 |     | N/A             |  |

| Addr | 06         | LDO_ANA Voltage Register                     |        |                                                                                    |  |  |
|------|------------|----------------------------------------------|--------|------------------------------------------------------------------------------------|--|--|
| Auui | . 00       | Sets the voltage for LDOs VANA_1 and VANA_2. |        |                                                                                    |  |  |
| Bit  | Bit Name   | Default                                      | Access | Bit Description                                                                    |  |  |
| 4:0  | ldo_ana2_v | Boot ROM                                     | R/W    | Sets the voltage for LDO VANA_2.<br>00000 = 1.85V<br>(LSB = 50mV)<br>11111 = 3.40V |  |  |
| 7:5  | ldo_ana1_v | Boot ROM                                     | R/W    | Sets the voltage for LDO VANA_1.<br>000 = 2.5V<br>(LSB = 100mV)<br>111 = 3.2V      |  |  |

| Addr: 07 |            | LDO_DIG1 V                               | LDO_DIG1 Voltage Register |                                                       |  |  |  |
|----------|------------|------------------------------------------|---------------------------|-------------------------------------------------------|--|--|--|
|          |            | Sets the voltage for Digital LDO VDIG_1. |                           |                                                       |  |  |  |
| Bit      | Bit Name   | Default Access Bit Description           |                           | Bit Description                                       |  |  |  |
| 5:0      | ldo_dig1_v | Boot ROM                                 | R/W                       | Table 15 lists the Digital LDO programmable voltages. |  |  |  |
| 7:6      |            |                                          |                           | N/A                                                   |  |  |  |

| Addr | r. 09      | LDO_DIG2 Voltage Register                          |     |                                                                                                   |  |
|------|------------|----------------------------------------------------|-----|---------------------------------------------------------------------------------------------------|--|
| Auui | . 00       | Sets the voltage for Digital LDOs VDIG_2 and VSIM. |     |                                                                                                   |  |
| Bit  | Bit Name   | Default Access Bit Description                     |     | Bit Description                                                                                   |  |
| 5:0  | ldo_dig2_v | Boot ROM                                           | R/W | Sets the voltage for Digital LDO VDIG_2.<br>Table 15 lists the Digital LDO programmable voltages. |  |
| 6    | ldo_sim_v  | Boot ROM                                           | R/W | Sets the voltage for LDO VSIM.<br>0 = 1.8V<br>1 = 3.0V (default)                                  |  |
| 7    |            |                                                    |     | N/A                                                                                               |  |

| Decimal Code | Binary Code | Vout [V] | Decimal Code | Binary Code | Vout [V] |
|--------------|-------------|----------|--------------|-------------|----------|
| 0            | 000000      | 0.75     | 22           | 010110      | 1.80     |
| 1            | 000001      | 0.80     | 23           | 010111      | 1.80     |
| 2            | 000010      | 0.85     | 24           | 011000      | 1.80     |
| 3            | 000011      | 0.90     | 25           | 011001      | 1.80     |
| 4            | 000100      | 0.95     | 26           | 011010      | 1.80     |
| 5            | 000101      | 1.00     | 27           | 011011      | 1.80     |
| 6            | 000110      | 1.05     | 28           | 011100      | 1.80     |
| 7            | 000111      | 1.10     | 29           | 011101      | 1.80     |
| 8            | 001000      | 1.15     | 30           | 011110      | 1.80     |
| 9            | 001001      | 1.20     | 31           | 011111      | 1.80     |
| 10           | 001010      | 1.25     | 32           | 100000      | 1.50     |
| 11           | 001011      | 1.30     | 33           | 100001      | 1.60     |
| 12           | 001100      | 1.35     | 34           | 100010      | 1.70     |
| 13           | 001101      | 1.40     | 35           | 100011      | 1.80     |
| 14           | 001110      | 1.45     | 36           | 100100      | 1.90     |
| 15           | 001111      | 1.50     | 37           | 100101      | 2.00     |
| 16           | 010000      | 1.55     | 38           | 100110      | 2.10     |
| 17           | 010001      | 1.60     | 39           | 100111      | 2.20     |
| 18           | 010010      | 1.65     | 40           | 101000      | 2.30     |
| 19           | 010011      | 1.70     | 41           | 101001      | 2.40     |
| 20           | 010100      | 1.75     | 42           | 101010      | 2.50     |
| 21           | 010101      | 1.80     | -            | -           | -        |

| Table 15. Digital LDOs | VDIG 1 and VDIG | 2 Programming      | Voltage |
|------------------------|-----------------|--------------------|---------|
| Tubio To. Digital ED00 |                 | _2 1 1091011111119 | vonago  |

Note: Full performance for Vout  $\leq$  2.20V (max.), 100mA output current for Vout  $\leq$  2.50V.

**Caution:** Do not use values for Vout > 2.50V.

|     | Addr: 09    | Reg Power C                          | ontrol Regis | ter                                                                                                                                                                       |  |  |
|-----|-------------|--------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|     |             | Enables/disables voltage regulators. |              |                                                                                                                                                                           |  |  |
| Bit | Bit Name    | Default                              | Access       | Bit Description                                                                                                                                                           |  |  |
| 0   | ldo_ana1_on | Boot ROM                             | R/W          | Enables control of LDO VANA_1.<br>0 = LDO VANA_1 is off.<br>1 = LDO VANA_1 is on.<br><b>Note:</b> Do not set this bit = 0 or serial interface access will be<br>disabled. |  |  |
| 1   | ldo_ana2_on | Boot ROM                             | R/W          | Enables control of LDO VANA_2.<br>0 = LDO VANA_2 is off.<br>1 = LDO VANA_2 is on.                                                                                         |  |  |
| 2   | ldo_dig1_on | Boot ROM                             | R/W          | Enables control of LDO VDIG_1.<br>0 = LDO VDIG_1 is off.<br>1 = LDO VDIG_1 is on.                                                                                         |  |  |
| 3   | ldo_dig2_on | Boot ROM                             | R/W          | Enables control of LDO VDIG_2.<br>0 = LDO VDIG_2 is off.<br>1 = LDO VDIG_2 is on.                                                                                         |  |  |
| 4   | ldo_sim_on  | Boot ROM                             | R/W          | Enables control of LDO VSIM.<br>0 = LDO VSIM is off.<br>1 = LDO VSIM is on.                                                                                               |  |  |
| 5   | buck_on     |                                      |              | Refer to page 25.                                                                                                                                                         |  |  |
| 7:6 |             |                                      |              | N/A                                                                                                                                                                       |  |  |

|     | Addr: 16                    | LDO_RF Swi  | tch Register                                                                                                                 |                                                                                                                                      |
|-----|-----------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
|     | Addi. 10                    | Enables LDO | s as high-side                                                                                                               | switches.                                                                                                                            |
| Bit | Bit Bit Name Default Access |             | Access                                                                                                                       | Bit Description                                                                                                                      |
| 0   | ana1_sw                     | Boot ROM    | R/W                                                                                                                          | 0 = Vana_1 operates as LDO.<br>1 = VANA_1 is operating as high-side switch (Ron = 1Ω); valid if<br>Ido_rf1_on = 0.                   |
| 1   | ana2_sw                     | Boot ROM    | R/W                                                                                                                          | 0 = Vana_2 operates as LDO.<br>1 = VANA_2 is operating as high-side switch (Ron = 1Ω); valid if<br>Ido_rf2_on = 0.                   |
| 2   | rf3_sw                      | Boot ROM    | R/W                                                                                                                          | 0 = VRF_3 operates as LDO.<br>1 = LDO VRF_3 is operating as high-side switch (Ron = 2Ω);<br>valid if <b>Ido_rf3_on</b> = 0.          |
| 3   | rf4_sw                      | Boot ROM    | R/W 0 = VRF_4 operates as LDO<br>1 = LDO VRF_4 is operating as high-side switch (Ron = valid if Ido_rf4_on = 0.              |                                                                                                                                      |
| 4   | ldo_rf1_on                  | Boot ROM    | R/W Enables control of LDO VRF_1. Set ana1_sw = 0 befo<br>this bit = 1.<br>0 = LDO VRF_1 is off.<br>1 = LDO VRF_1 is on.     |                                                                                                                                      |
| 5   | ldo_rf2_on                  | Boot ROM    | R/W                                                                                                                          | Enables control of LDO VRF_2. Set ana2_sw = 0 before setting<br>this bit = 1.<br>0 = LDO VRF_2 is off.<br>1 = LDO VRF_2 is on.       |
| 6   | ldo_rf3_on                  | Boot ROM    | R/W Enables control of LDO VRF_3. Set rf3_sw = 0 before se<br>this bit = 1.<br>0 = LDO VRF_3 is off.<br>1 = LDO VRF_3 is on. |                                                                                                                                      |
| 7   | ldo_rf4_on                  | Boot ROM    | R/W                                                                                                                          | Enables control of LDO VRF_4. Set <b>rf4_sw</b> = 0 before setting<br>this bit = 1.<br>0 = LDO VRF_4 is off.<br>1 = LDO VRF_4 is on. |

| ldo_rfx_on* | rfx:sw* | RF LDO Function                |
|-------------|---------|--------------------------------|
| 0           | 0       | Off                            |
| 0           | 1       | Fully On, Ron = 1 or $2\Omega$ |
| 1           | 0       | Linear Voltage Regulator       |
| 1           | 1       | Not Allowed                    |

\* Where *x* = 1-4

| Addr: 15 |               | LDO_GPIO Active Register                              |        |                                                                                                                                                                   |  |  |
|----------|---------------|-------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|          |               | Activates GPIO on/off control for voltage regulators. |        |                                                                                                                                                                   |  |  |
| Bit      | Bit Name      | Default                                               | Access | Bit Description                                                                                                                                                   |  |  |
| 0        | buck_gpio     | Boot ROM                                              | R/W    | Activates GPIO control of Step Down DC/DC Converter.<br>0 = Controlled by software.<br>1 = On when assigned GPIO pin = 1 and bit <b>buck_on</b> (page 25)<br>= 1. |  |  |
| 1        | ldo_ana2_gpio | Boot ROM                                              | R/W    | Activates GPIO control for LDO VANA_2.<br>0 = Controlled by software.<br>1 = On when assigned GPIO pin = 1 and bit<br>Ido_ana2_on (page 34) = 1.                  |  |  |
| 2        | ldo_rf1_gpio  | Boot ROM                                              | R/W    | Activates GPIO control for LDO V <sub>RF_1</sub> .<br>0 = Controlled by software.<br>1 = On when assigned GPIO pin = 1 and bit Ido_rf1_on (page<br>35) = 1.       |  |  |
| 3        | ldo_rf2_gpio  | Boot ROM                                              | R/W    | Activates GPIO control for LDO VRF_2.<br>0 = Controlled by software.<br>1 = On when assigned GPIO pin = 1 and bit Ido_rf2_on (page<br>35) = 1.                    |  |  |
| 4        | ldo_rf3_gpio  | Boot ROM                                              | R/W    | Activates GPIO control for LDO VRF_3.<br>0 = Controlled by software.<br>0 = On when assigned GPIO pin = 1 and bit Ido_rf3_on (page<br>35) = 1.                    |  |  |
| 5        | ldo_rf4_gpio  | Boot ROM                                              | R/W    | Activates GPIO control for LDO VRF_4.<br>0 = Controlled by software.<br>1 = LDO VRF_4 is on when assigned GPIO pin = 1 and bit<br>Ido_rf4_on (page 35) = 1.       |  |  |
| 6        | ldo_dig1_gpio | Boot ROM                                              | R/W    | Activates GPIO control for LDO VDIG_1.<br>0 = Controlled by software.<br>1 = On when assigned GPIO pin = 1 and bit Ido_dig1_on (page<br>34) = 1.                  |  |  |
| 7        | ldo_dig2_gpio | Boot ROM                                              | R/W    | Activates GPIO control for LDO VDIG_2.<br>0 = Controlled by software.<br>1 = On when assigned GPIO pin = 1 and bit Ido_dig2_on (page<br>34) = 1.                  |  |  |

| Addr: 17 |                   | LDO_AD GPIO Register                       |        |                                                                                                                                                                                               |  |
|----------|-------------------|--------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|          |                   | Selects GPIO pin for power on/off control. |        |                                                                                                                                                                                               |  |
| Bit      | Bit Name          | Default                                    | Access | Bit Description                                                                                                                                                                               |  |
| 1:0      | buck_gpio_sel     | Boot ROM                                   | R/W    | Valid if GPIO activation bit <b>buck_gpio</b> (page 36) = 1.<br>00 = GPIO1<br>01 = GPIO2 – this setting cannot be selected when GPIO2 is<br>used as feedback pin.<br>10 = GPIO3<br>11 = GPIO4 |  |
| 3:2      | ldo_ana2_gpio_sel | Boot ROM                                   | R/W    | Valid if GPIO activation bit Ido_ana2_gpio (page 36) = 1.           00 = GPIO1         10 = GPIO3           01 = GPIO2         11 = GPIO4                                                     |  |
| 5:4      | ldo_dig1_gpio_sel | Boot ROM                                   | R/W    | Valid if GPIO-activation bit Ido_dig1_gpio (page 36) = 1. $00 = GPIO1$ $10 = GPIO3$ $01 = GPIO2$ $11 = GPIO4$                                                                                 |  |
| 7:6      | ldo_dig2_gpio_sel | Boot ROM                                   | R/W    | Valid if GPIO-activation bit Ido_dig2_gpio (page 36) = 1.           00 = GPIO1         10 = GPIO3           01 = GPIO2         11 = GPIO4                                                     |  |
|          | Addr: 18         | LDO_RF GPIO Register                                                 |        |                                                                                        |  |  |  |  |  |
|----------|------------------|----------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------|--|--|--|--|--|
| Auul. Io |                  | Selects GPIO pin for power on/off control for RF LDOs VRF_1 - VRF_4. |        |                                                                                        |  |  |  |  |  |
| Bit      | Bit Name         | Default                                                              | Access | Bit Description                                                                        |  |  |  |  |  |
| 1:0      | ldo_rf1_gpio_sel | Boot ROM                                                             | R/W    | Valid if Ido_rf1_gpio (page 36) = 1.<br>00 = GPIO1                                     |  |  |  |  |  |
| 3:2      | ldo_rf2_gpio_sel | Boot ROM                                                             | R/W    | Valid if Ido_rf2_gpio (page 36) = 1.<br>00 = GPIO1 10 = GPIO3<br>01 = GPIO2 11 = GPIO4 |  |  |  |  |  |
| 5:4      | ldo_rf3_gpio_sel | Boot ROM                                                             | R/W    | Valid if Ido_rf3_gpio (page 36) = 1.<br>00 = GPIO1                                     |  |  |  |  |  |
| 7:6      | ldo_rf4_gpio_sel | Boot ROM                                                             | R/W    | Valid if Ido_rf4_gpio (page 36) = 1.<br>00 = GPIO1 10 = GPIO3<br>01 = GPIO2 11 = GPIO4 |  |  |  |  |  |

### 6.4 Charge Pump

The Charge Pump uses VANA\_1 (supplied by Analog LDO VANA\_1) as input and doubles this voltage using a flying capacitor between pins CAPP and CAPN (see Figure 1 on page 2) to its output, V5\_6. If bit **cp\_pulseskip** (page 38) is set, the Charge Pump compares its output voltage against a voltage reference, defined by **cp\_vref** (page 38), and only starts charging cycles if its output voltage is below **cp\_vref**. If V5\_6 is > 5.6V (when VANA\_1 is >2.8V), pulseskip will automatically be enabled (depending on bit **cp\_vref**) to protect the pin from overvoltage (bit **cp\_pulseskip** will not be set in this case).

The Charge Pump requires the external components specified in Table 16.

Table 16. Charge Pump External Components

| Symbol      | Parameter                     | Min | Тур | Max | Unit | Notes                                                          |
|-------------|-------------------------------|-----|-----|-----|------|----------------------------------------------------------------|
| Cfly (C2)   | External Flying Capacitor     |     | 330 |     | nF   | Ceramic low-ESR capacitor between pins CAPP and CAPN (page 2). |
| Cstore (C3) | 3) External Storage Capacitor |     |     | 4.7 | μF   | Ceramic low-ESR capacitor between pins V5_6 and Vss (page 2).  |

**Note:** Connections to the two external capacitors should be kept as short as possible.

| T-1-1- 17 |             | <b>D</b>   |
|-----------|-------------|------------|
| Table 17. | Charge Pump | Parameters |

| Symbol     | Parameter                   | Min           | Тур  | Max | Unit  | Notes                                                       |
|------------|-----------------------------|---------------|------|-----|-------|-------------------------------------------------------------|
| ICPOUT     | Output Current              | 0             |      | 30  | mA    | VANA_1 = 2.8V, internal clock selected,                     |
| VCPOUT     | Output Voltage              | 5.0           | 5.2  | 5.6 | V     | $cp\_vref$ (page 38) = 5.25V or $cp\_pulseskip$ = 0.        |
| VCPOUTI0   | Output Voltage<br>(No Load) | 2 x<br>VANA_1 |      |     |       | VANA_1 $\geq$ 2.0V, no load at output,<br>cp_pulseskip = 0. |
|            |                             |               | 980  |     |       | $cp_pulseskip = 0$ , $cp_freq$ (page 38) = 0 (1.1MHz).      |
| Iquiescent | Quiescent Current           |               | 498  |     |       | $cp_pulseskip = 0$ , $cp_freq = 1$ (550kHz).                |
| IQUIESCENT |                             |               | 5    |     | μA    | $cp_pulseskip = 1$ , $cp_freq = 0$ , $VANA_1 = 2.8V$ .      |
|            |                             |               | 4    |     |       | cp_pulseskip = 1, cp_freq = 1, VANA_1 = 2.8V.               |
| ISHUTDOWN  | Shutdown Current            |               |      | 0.1 | μA    | @25ºC                                                       |
| VRIPPLE    | Ripple Voltage              |               | 28.8 |     | mVp-p | $cp_pulseskip = 0$ , $cp_freq = 0$ , $ILOAD = 30mA$ .       |

### 6.4.1 Charge Pump Control Register

| Addr: 24 |                | Charge Pump Control Register                |        |                                                                                                                                                                                                                      |  |  |  |  |
|----------|----------------|---------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Addi     | . 24           | Sets the operation mode of the Charge Pump. |        |                                                                                                                                                                                                                      |  |  |  |  |
| Bit      | Bit Name       | Default                                     | Access | Bit Description                                                                                                                                                                                                      |  |  |  |  |
| 0        | cp_on          | Boot ROM                                    | R/W    | <ul> <li>0 = Charge Pump is off.</li> <li>1 = Activates the Charge Pump. The Charge Pump is<br/>automatically activated when any of the following blocks<br/>are active: Audio Amplifier, VDIG_1, VDIG_2.</li> </ul> |  |  |  |  |
| 1        | cp_pulseskip   | Boot ROM                                    | R/W    | <ul> <li>Controls the Charge Pump pulseskip mode.</li> <li>0 = Always try to double the voltage on VANA_1.</li> <li>1 = Only start a cycle if V5_6 is lower than the voltage defined by bit cp_vref.</li> </ul>      |  |  |  |  |
| 2        | cp_vref        | Boot ROM                                    | R/W    | If in pulseskip mode, regulate to the following voltage by<br>leaving out complete cycles:<br>0 = 4.74V<br>1 = 5.25V                                                                                                 |  |  |  |  |
| 3        |                |                                             |        | N/A                                                                                                                                                                                                                  |  |  |  |  |
| 4        | cp_freq        | Boot ROM                                    | R/W    | Sets the Charge Pump clock frequency.<br>0 = System clock<br>1 = System clock/2 (half frequency)                                                                                                                     |  |  |  |  |
| 5        | onkey_pulldown |                                             |        | Controls the pulldown on pin ON.<br>0 = Switches on the pulldown on pin ON.<br>1 = Switches off the pulldown on pin ON.                                                                                              |  |  |  |  |
| 7:6      |                |                                             |        | N/A                                                                                                                                                                                                                  |  |  |  |  |

### 6.5 Step Up DC/DC Converter

The integrated Step Up DC/DC Converter is a high-efficiency current-mode PWM regulator, providing an output voltage of up to 15V. A constant switching-frequency results in low noise on supply and output voltages. An optional digital NMOS switch is provided for cases when the Step Up DC/DC Converter is not used.



Figure 19. Step Up DC/DC Converter Block Diagram

Table 18. Step Up DC/DC Converter Parameters

| Symbol       | Parameter                             | Min  | Тур  | Max  | Unit  | Notes                                                                                                                                                 |
|--------------|---------------------------------------|------|------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vsw          | High Voltage Pin                      | 0    |      | 15   | V     | Pin STEPUP                                                                                                                                            |
| Ivdd         | Quiescent Current                     |      | 140  |      | μA    | Pulse skipping mode                                                                                                                                   |
| ISHUTDOWN    | Shutdown Current                      |      |      | 100  | nA    | @25°C                                                                                                                                                 |
| Vfb          | Feedback Voltage, Transient           | 0    |      | 5.5  | V     | Pin CURR1                                                                                                                                             |
| Vfb          | Feedback Voltage during<br>Regulation | 0.65 | 0.83 | 1.0  | V     | Pin CURR1                                                                                                                                             |
| ISW_max      | Current Limit                         | 550  | 780  | 1100 | mA    | stpup_on (page 40) = 1<br>stpup_low_curr (page 40) = 0                                                                                                |
|              |                                       | 350  | 510  | 750  | mA    | <pre>stpup_on = 1, stpup_low_curr = 1</pre>                                                                                                           |
| Rsw          | Switch Resistance                     |      | 0.85 | 1.54 | Ω     | <pre>stpup_on = 0, stpup_low_curr = 1</pre>                                                                                                           |
| Iload        | Load Current                          | 0    |      | 45   | mA    | At 15V output voltage.                                                                                                                                |
| Vpulseskip   | Pulseskip Threshold                   | 1.2  | 1.33 | 1.5  | V     | PIN CURR1.<br><b>Note:</b> Voltage at pin CURR1,<br>pulse skips are introduced when<br>load current becomes too low.                                  |
| VRIPPLE      | Ripple Voltage                        |      | 146  |      | mVp-p | $\begin{array}{l} \mbox{stpup\_freq} = 0, \ \mbox{VOUT} = 15 \mbox{V}, \ \mbox{ILOAD} \\ = 45 \mbox{mA}, \ \mbox{BW} \leq 20 \mbox{MHz}. \end{array}$ |
| fin          | Fixed Switching Frequency             | 1    | 1.1  | 1.2  | MHz   | 1.1MHz; <b>stpup_freq</b> (page 40) = 0                                                                                                               |
| IIN          | Fixed Switching Frequency             | 0.5  | 0.55 | 0.6  |       | 0.55MHz; stpup_freq = 1                                                                                                                               |
| Cout         | Output Capacitor                      |      | 1    |      | μF    | Ceramic                                                                                                                                               |
| L (Inductor) | ILOAD > 20mA                          | 17   | 22   | 27   | μH    | Use inductors with small Cparasitic                                                                                                                   |
|              | Iload < 20mA                          | 8    | 10   | 27   | μι    | (<100pF) for high efficiency.                                                                                                                         |
| tmin_on      | Minimum On-Time                       | 90   |      | 180  | ns    |                                                                                                                                                       |
| MDC          | Maximum Duty Cycle                    | 88   | 91   | 94   | %     | Guaranteed per design.                                                                                                                                |

| Add | r: 25          | Step Up DC/DC Converter Control Register                |                              |                                                             |  |  |  |  |
|-----|----------------|---------------------------------------------------------|------------------------------|-------------------------------------------------------------|--|--|--|--|
| Auu | 1. 25          | Sets the operation mode of the Step Up DC/DC Converter. |                              |                                                             |  |  |  |  |
| Bit | Bit Name       | Default                                                 | fault Access Bit Description |                                                             |  |  |  |  |
|     |                |                                                         |                              | Activates the Step Up DC/DC Converter.                      |  |  |  |  |
| 0   | stpup_on       | Boot ROM                                                | R/W                          | 0 = Step Up DC/DC Converter is off.                         |  |  |  |  |
|     |                |                                                         |                              | 1 = Step Up DC/DC Converter is on.                          |  |  |  |  |
|     |                |                                                         |                              | This bit controls the NMOS switch on pin STEPUP only if     |  |  |  |  |
| 1   | stpup_sw_on    | Boot ROM                                                | R/W                          | stpup_on = $0$ .                                            |  |  |  |  |
|     |                |                                                         |                              | 0 = Switch open (STEPUP floating).                          |  |  |  |  |
|     |                |                                                         |                              | 1 = Switch closed (STEPUP pulled to Vss).                   |  |  |  |  |
|     |                |                                                         | R/W                          | Defines the clock frequency of the Step Up DC/DC Converter. |  |  |  |  |
| 2   | stpup_freq     | Boot ROM                                                |                              | 0 = System clock (typ. 1.1MHZ).                             |  |  |  |  |
|     |                |                                                         |                              | 1 = System clock/2 (half frequency).                        |  |  |  |  |
|     |                |                                                         |                              | NMOS-switch current-limit control only if stpup_on = 1.     |  |  |  |  |
| 3   | stpup_low_curr | Boot ROM                                                | R/W                          | 0 = High current limit (600mA).                             |  |  |  |  |
|     |                |                                                         |                              | 1 = Low current limit (300mA).                              |  |  |  |  |
| 7:4 |                |                                                         |                              | N/A                                                         |  |  |  |  |

### 6.5.1 Step Up DC/DC Converter Register

Figure 20. Typical Performance Characteristics



### 6.6 General Purpose Input/Output

The general purpose input/output pins (GPIO1 - GPIO4) are highly configurable and independently controlled.

| Parameter                                                 | Symbol    | Min          | Max          | Unit | Notes                              |
|-----------------------------------------------------------|-----------|--------------|--------------|------|------------------------------------|
| High-Level Input Voltage                                  | Vін       | 0.7 x VANA_1 |              | V    |                                    |
| Low-Level Input Voltage                                   | VIL       |              | 0.3 x VANA_1 | V    |                                    |
| Hysteresis                                                | VHYS      | 0.2 x VANA_1 |              | V    |                                    |
| Input Leakage Current<br>(if not used as pulldown/pullup) | ILEAK     | -5           | 5            | μΑ   | to VANA_1 and Vss                  |
| Pulldown Current<br>(if configured as pulldown)           | IPULLDOWN | 5            | 50           | μΑ   | to Vss                             |
| Pullup Current<br>(if configured as pullup)               | IPULLUP   | -200         | -20          | μΑ   | to V5_6 or VANA_1 as<br>configured |
| High-Level Output Voltage<br>Supply VANA_1                | Vон       | 0.8 x VANA_1 |              | V    | at -2mA                            |
| High-Level Output Voltage<br>Supply V5_6 (V5_6 min. 5.0V) | Vоннv     | 0.8 x V5_6   |              | V    | at -2mA                            |
| Low-Level Output Voltage                                  | Vol       |              | 0.2 x VANA_1 | V    | at 2mA                             |
| Capacitive Load                                           | CL        |              | 50           | pF   |                                    |

Table 19. DC Characteristics Input/Output Pin with Selectable Supply GPIO1:GPIO4

GPIO1 - GPIO4 can be used to accommodate the following functionality:

- Software controlled input and output
- Input pin for the Watchdog
- Signal input (GPIO1-GPIO4)
- Interrupt output with configurable interrupt source
- Configurable frequency and duty cycle output
- External clock input for Step Up/Down DC/DC Converters and Charge Pump synchronization (GPIO1 only)
- Active pullup or pulldown; can be combined with other I/O functions
- Output open drain (push or pull type)
- Output high-level voltage selection between V5\_6 or VANA\_1; (V5\_6 not possible on GPIO2)
- Optional feedback input for Step Down DC/DC Converter (GPIO2)

### General Purpose Input/Output





### 6.6.1 GPIO Registers

GPIO1 - GPIO4 are controlled by the registers listed in Table 20.

Table 20. GPIO Register Summary

| Name                                         | Addr | B7            | B6          | B5                           | B4               | B3               | B2                | B1                | B0              | Page |
|----------------------------------------------|------|---------------|-------------|------------------------------|------------------|------------------|-------------------|-------------------|-----------------|------|
| GPIO1 Control Register                       | 26   | gpio1_out_src |             | gpio1_<br>invert             | gpio1            | gpio1_pulls      |                   | gpio1_mode        |                 | 43   |
| GPIO2 Control Register                       | 27   | gpio2_        | _out_src    | gpio2_<br>invert gpio2_pulls |                  | stepdown<br>_fb  | gpio2_mode        |                   | 43              |      |
| GPIO3 Control Register                       | 28   | gpio3_out_src |             | gpio3_<br>invert             | gpio3_pulls      |                  | gpio3_<br>voltage | gpio3_mode        |                 | 44   |
| GPIO4 Control Register                       | 29   | gpio4_        | _out_src    | gpio4_<br>invert             | gpio4            | gpio4_pulls      |                   | gpio4_mode        |                 | 44   |
| GPIO Signal Register                         | 33   |               | Ν           | I/A                          | gpio4            |                  | gpio3             | gpio2             | gpio1           | 45   |
| GPIO Frequency Control<br>High Time Register | 34   |               |             |                              | gpio_            | h_time           |                   |                   |                 | 45   |
| GPIO Frequency Control<br>Low Time Register  | 35   |               |             |                              | gpio_            | _l_time          |                   |                   |                 | 45   |
| Clock Generation<br>Register                 | 30   |               | N/A ext_clk |                              |                  |                  |                   |                   | 45              |      |
| Interrupt Enable Register                    | 31   |               | N/A         |                              | chdet_<br>int_en | onkey_<br>int_en | ovtmp_<br>int_en  | vchoff_<br>int_en | wdog<br>_int_en | 47   |
| Interrupt Status Register                    | 32   |               | N/A         |                              | chdet_i          | onkey_i          | ovtmp_i           | vchoff_i          | wdog_i          | 47   |

| Addr: 26 |               | GPIO1 Control Register |          |                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|----------|---------------|------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Auui     | . 20          | Configures pi          | n GPIO1. |                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| Bit      | Bit Name      | Default                | Access   | Bit Description                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 1:0      | gpio1_mode    | Boot ROM               | R/W      | Sets the direction for pin GPIO1.<br>00 = Input only.<br>01 = Output (push and pull).                                                                                                                                                                                                                     |  |  |  |  |
|          |               |                        |          | <ul><li>10 = Output (open drain, only push; only NMOS is active).</li><li>11 = Output (open drain, only pull; only PMOS is active).</li></ul>                                                                                                                                                             |  |  |  |  |
| 2        | gpio1_voltage | Boot ROM               | R/W      | If pin GPIO1 is used as output, sets the positive supply (Vss is<br>always used as negative supply).<br>0 = VANA_1<br>1 = V5_6                                                                                                                                                                            |  |  |  |  |
| 4:3      | gpio1_pulls   | Boot ROM               | R/W      | Sets pullup/pulldown to pin GPIO1 (independent of bit<br>gpio1_mode setting).<br>00 = None<br>01 = Pulldown<br>10 = Pullup<br>11 = N/A                                                                                                                                                                    |  |  |  |  |
| 5        | gpio1_invert  | Boot ROM               | R/W      | <ul> <li>0 = Output signal is not inverted.</li> <li>1 = Inverts any output signal going to GPIO1. This is useful for the Watchdog output source to make the output active high or low.</li> </ul>                                                                                                        |  |  |  |  |
| 7:6      | gpio1_out_src | Boot ROM               | R/W      | <ul> <li>Sets the source of pin GPIO1 output.</li> <li>x0 = Bit gpio1 (page 45) controlled through the serial interface.</li> <li>01 = Frequency generator defined by bits gpio_h_time (page 45) and gpio_l_time (page 45).</li> <li>11= Interrupt signal (see Interrupt Function on page 47).</li> </ul> |  |  |  |  |

| Addr | 27            | GPIO2 Control Register |        |                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|------|---------------|------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Auui | . 21          | Configures pin GPIO2.  |        |                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| Bit  | Bit Name      | Default                | Access | Bit Description                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 1:0  | gpio2_mode    | Boot ROM               | R/W    | Sets the direction for pin GPIO2.<br>00 = Input only.<br>01 = Output (push and pull).                                                                                                                                                                                                                       |  |  |  |  |
|      | 51            |                        |        | <ul><li>10 = Output (open drain, only push; only NMOS is active).</li><li>11 = Output (open drain, only pull; only PMOS is active).</li></ul>                                                                                                                                                               |  |  |  |  |
| 2    | stepdown_fb   | Boot ROM               | R/W    | 0 = GPIO2 is used as regulator configurable I/O pin, Step Down<br>DC/DC Converter feedback is at pin Vвиск.<br>1 = Pin GPIO2 is used as feedback-pin for Step Down DC/DC<br>Converter.                                                                                                                      |  |  |  |  |
| 4:3  | gpio2_pulls   | Boot ROM               | R/W    | Sets pullup/pulldown to pin GPIO2 (independent of bitgpio2_mode setting).00 = None10 = Pullup01 = Pulldown11 = N/A                                                                                                                                                                                          |  |  |  |  |
| 5    | gpio2_invert  | Boot ROM               | R/W    | <ul> <li>0 = Output signal is not inverted.</li> <li>1 = Inverts any output signal going to pin GPIO2. This is useful for the Watchdog output source to make the output active high or low.</li> </ul>                                                                                                      |  |  |  |  |
| 7:6  | gpio2_out_src | Boot ROM               | R/W    | <ul> <li>Sets the source of pin GPIO2 output.</li> <li>x0 = Bit gpio2 (page 45) (controlled through the serial interface).</li> <li>01 = Frequency generator defined by bits gpio_h_time (page 45) and gpio_l_time (page 45).</li> <li>11= Interrupt signal (see Interrupt Function on page 47).</li> </ul> |  |  |  |  |

| Addr: 28 |               | GPIO3 Control Register |        |                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|----------|---------------|------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Auu      | . 20          | Configures pin GPIO3.  |        |                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Bit      | Bit Name      | Default                | Access | Bit Description                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 1:0      | gpio3_mode    | Boot ROM               | R/W    | <ul> <li>Sets the direction for pin GPIO3.</li> <li>00 = Input only.</li> <li>01 = Output (push and pull).</li> <li>10 = Output (open drain, only push; only NMOS is active).</li> <li>11 = Output (open drain, only pull; only PMOS is active).</li> </ul>                                          |  |  |  |  |  |
| 3:2      | gpio3_voltage | Boot ROM               | R/W    | If pin GPIO3 is used as output, sets the positive supply (Vss is<br>always used as negative supply).<br>0 = VANA_1<br>1 = V5_6                                                                                                                                                                       |  |  |  |  |  |
| 4        | gpio3_pulls   | Boot ROM               | R/W    | Sets pullup/pulldown to pin GPIO3 (independent of bitgpio3_mode setting).00 = None10 = Pullup01 = Pulldown11 = N/A                                                                                                                                                                                   |  |  |  |  |  |
| 5        | gpio3_invert  | Boot ROM               | R/W    | <ul> <li>0 = Output signal is not inverted.</li> <li>1 = Inverts any output signal going to pin GPIO3. This is useful for the Watchdog output source to make the output active high or low.</li> </ul>                                                                                               |  |  |  |  |  |
| 7:6      | gpio3_out_src | Boot ROM               | R/W    | <ul> <li>Sets the source of pin GPIO3.</li> <li>x0 = Bit gpio3 (page 45) (controlled through the serial interface)</li> <li>01 = Frequency generator defined by bits gpio_h_time (page 45) and gpio_l_time (page 45).</li> <li>11 = Interrupt signal (see Interrupt Function on page 47).</li> </ul> |  |  |  |  |  |

| Add      |               | GPIO4 Control Register |        |                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|----------|---------------|------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Addr: 29 |               | Configures pin GPIO4.  |        |                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| Bit      | Bit Name      | Default                | Access | Bit Description                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 1:0      | gpio4_mode    | Boot ROM               | R/W    | Sets the direction for the GPIO4.<br>00 = Input only.<br>01 = Output (push and pull).<br>10 = Output (open drain, only push; only NMOS is active).<br>11 = Output (open drain, only pull; only PMOS is active).                                                                      |  |  |  |  |  |
| 2        | gpio4_voltage | Boot ROM               | R/W    | If GPIO4 is used as output, sets the positive supply (Vss is<br>always used as negative supply).<br>0 = VANA_1<br>1 = V5_6                                                                                                                                                           |  |  |  |  |  |
| 4:3      | gpio4_pulls   | Boot ROM               | R/W    | Sets pullup/pulldown to pin GPIO4 (independent of gpio4_modesetting).00 = None10 = Pullup01 = Pulldown11 = N/A                                                                                                                                                                       |  |  |  |  |  |
| 5        | gpio4_invert  | Boot ROM               | R/W    | <ul> <li>0 = Output signal is not inverted.</li> <li>1 = Inverts any output signal going to pin GPIO4. This is useful for the Watchdog output source to make the output active high or low.</li> </ul>                                                                               |  |  |  |  |  |
| 7:6      | gpio4_out_src | Boot ROM               | R/W    | <ul> <li>Sets the source of pin GPIO4.</li> <li>x0 = Bit gpio4 (page 45) (controlled through the serial interfa 01 = Frequency generator defined by bits gpio_h_time (page and gpio_I_time (page 45).</li> <li>11 = Interrupt signal (see Interrupt Function on page 47).</li> </ul> |  |  |  |  |  |

| ۸dd      | . 22     | GPIO Signal Register                                                                  |        |                                                                                                                        |  |  |  |  |
|----------|----------|---------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Addr: 33 |          | Reads the logic signal of the GPIO pins, independently of any other GPIO bit setting. |        |                                                                                                                        |  |  |  |  |
| Bit      | Bit Name | Default                                                                               | Access | Bit Description                                                                                                        |  |  |  |  |
| 0        | gpio1    | N/A                                                                                   | R/W    | Reads the logic signal from pin GPIO1. If <b>gpio1_out_src</b> (page 43) = 00, this is the output signal at pin GPIO1. |  |  |  |  |
| 1        | gpio2    | N/A                                                                                   | R/W    | Reads the logic signal from pin GPIO2. If <b>gpio2_out_src</b> (page 43) = 00, this is the output signal at pin GPIO2. |  |  |  |  |
| 2        | gpio3    | N/A                                                                                   | R/W    | Reads the logic signal from pin GPIO3. If <b>gpio3_out_src</b> (page 44) = 00, this is the output signal at pin GPIO3. |  |  |  |  |
| 3        | gpio4    | N/A                                                                                   | R/W    | Reads the logic signal from pin GPIO4. If <b>gpio4_out_src</b> (page 44) = 00, this is the output signal at pin GPIO4. |  |  |  |  |
| 7:4      |          |                                                                                       |        | N/A                                                                                                                    |  |  |  |  |

### 6.6.2 Programmable Frequency Generator

The Programmable Frequency Generator is controlled by bits gpio\_h\_time (page 45) and gpio\_I\_time (page 45). It generates a waveform with 0.9 microseconds times gpio\_h\_time high-level and 0.9 microseconds times gpio\_I\_time low-level. The accuracy of these timings is ±10%.

The frequency of the Programmable Frequency Generator is:

where tclk = 1/fclk (page 16) = 1/1.1MHz (typ.) =  $0.909\mu s$  (typ.)

The purpose of the Programmable Frequency Generator is to have a controlled sweepable frequency or duty cycle source for one of the following:

- General User-Defined Clock
- 8-Bit DAC (output should be filtered by an RC filter)
- (High) Positive and Negative Voltage Generation (see 25V/-20V Voltage Generator on page 46)

### 6.6.3 Programmable Frequency Generator Registers

| Add | r: 34       |                                              | GPIO Frequency Control High Time Register |                                                                                                                                                                                           |  |  |  |  |
|-----|-------------|----------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|     |             | Configures programmable frequency generator. |                                           |                                                                                                                                                                                           |  |  |  |  |
| Bit | Bit Name    | t Name Default Access Bit Description        |                                           |                                                                                                                                                                                           |  |  |  |  |
| 7:0 | gpio_h_time | 64 <sub>h</sub>                              | R/W                                       | Defines the number of system clock cycles (typ. $0.9\mu$ s), that the programmable frequency generator at the GPIO output(s) is high.<br>$00_h = 0.909\mu$ s<br>FF <sub>h</sub> = 232.7µs |  |  |  |  |

| Add      | 25          | <b>GPIO Frequ</b>                            | GPIO Frequency Control Low Time Register |                                                                                                                                                                                          |  |  |  |  |
|----------|-------------|----------------------------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Addr: 35 |             | Configures programmable frequency generator. |                                          |                                                                                                                                                                                          |  |  |  |  |
| Bit      | Bit Name    | Iame Default Access Bit Description          |                                          |                                                                                                                                                                                          |  |  |  |  |
| 7:0      | gpio_I_time | 64 <sub>h</sub>                              | R/W                                      | Defines the number of system clock cycles (typ. $0.9\mu$ s), that the programmable frequency generator at the GPIO output(s) is low.<br>$00_h = 0.909\mu$ s<br>FF <sub>h</sub> = 232.7µs |  |  |  |  |

| Addr: 30 |          | Clock Generation Register             |                 |                                                                                 |  |  |  |
|----------|----------|---------------------------------------|-----------------|---------------------------------------------------------------------------------|--|--|--|
|          |          | Sets the source for the system clock. |                 |                                                                                 |  |  |  |
| Bit      | Bit Name | Default                               | Bit Description |                                                                                 |  |  |  |
| 0        | ext_clk  | Boot ROM                              | R/W             | 0 = Internal 1.1MHz RC-oscillator.<br>1 = System clock controlled by pin GPIO1. |  |  |  |
| 7:1      |          |                                       |                 | N/A                                                                             |  |  |  |

### 6.6.4 25V/-20V Voltage Generator

Using the Programmable Frequency Generator a voltage generator for +25V or -20V can be built with only 4 external capacitors and 5 external Shottky diodes as shown in the following diagrams.





Figure 23. -20V Voltage Generator Block Diagram



**Note:** GPIO3 and GPIO4 must be 180° out of phase, e.g., set bit **gpio3\_invert** (page 44) = 1 and bit **gpio4\_invert** (page 44) = 0.

### 6.6.5 Interrupt Function

Any of the GPIO pins (GPIO1 - GPIO4) can be configured as interrupt output pins. To enable this function, the corresponding GPIO control bits must be set to 11b. See gpio1\_out\_src (page 43), gpio2\_out\_src (page 43), gpio3\_out\_src (page 44), or gpio4\_out\_src (page 44).

Several signals can be configured as interrupt source using the **Interrupt Enable Register**. A rising edge of an enabled interrupt control signal sets the selected GPIO interrupt output pin = 1.

The Interrupt Status Register shows the currently active interrupt signals. Reading this register resets the Interrupt Status Register bits and sets the active GPIO pin (GPIO 1 - GPIO4) = 0.

| Add |                           | Interrupt Enable Register           |        |                                                                                        |  |  |  |
|-----|---------------------------|-------------------------------------|--------|----------------------------------------------------------------------------------------|--|--|--|
|     |                           | Enables/disables interrupt sources. |        |                                                                                        |  |  |  |
| Bit | Bit Name                  | Default                             | Access | Bit Description                                                                        |  |  |  |
| 0   | wdog_int_en               | Boot ROM                            | R/W    | 0 = Disables watchdog alarm as interrupt source signal.                                |  |  |  |
| 0   | wuog_int_en               | BOOL KOIM                           | N/ V V | 1 = Enables watchdog alarm as interrupt source signal.                                 |  |  |  |
|     |                           |                                     |        | 0 = Disables charge termination voltage as interrupt source                            |  |  |  |
| 1   | vchoff int en             | Boot ROM                            | R/W    | signal.                                                                                |  |  |  |
|     | venon_int_en              | Doorroom                            | 10,00  | <ol> <li>Enables charge termination voltage as interrupt source<br/>signal.</li> </ol> |  |  |  |
| 2   | outmo int on              | Boot ROM                            | R/W    | 0 = Disables ov_temp_110 (device temperature alert at 110°C).                          |  |  |  |
| 2   | ovtmp_int_en              | DUUL KUIVI                          | r////  | 1 = Enables ov_temp_110 (device temperature alert at 110°C).                           |  |  |  |
| 3   | onkov int on              | Boot ROM                            | R/W    | 0 = Disables pin ON (active high).                                                     |  |  |  |
| 3   | onkey_int_en              | DOOL KOIVI                          | K/ VV  | 1 = Enables pin ON (active high).                                                      |  |  |  |
| 4   | abdat int an              |                                     |        | 0 = Disables charger detection.                                                        |  |  |  |
| 4   | chdet_int_en Boot ROM R/W |                                     | r./ VV | 1 = Enables charger detection.                                                         |  |  |  |
| 7:5 |                           |                                     |        | N/A                                                                                    |  |  |  |

### 6.6.6 Interrupt Registers

| Add | r. 22    | Interrupt Sta                                | Interrupt Status Register |                                                                                                                    |  |  |  |  |  |
|-----|----------|----------------------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Auu | 1. 52    | Displays the status of the interrupt inputs. |                           |                                                                                                                    |  |  |  |  |  |
| Bit | Bit Name | Default                                      | Access                    | Bit Description                                                                                                    |  |  |  |  |  |
| 0   | wdog_i   | Boot ROM                                     | R/W                       | 0 = Software or hardware watchdog is off or has not rolled over.<br>1 = Software or hardware watchdog is rollover. |  |  |  |  |  |
| 1   | vchoff i | Boot ROM                                     | R/W                       | 0 = Battery voltage is below VCHOFF (page 9) threshold.                                                            |  |  |  |  |  |
| '   | vcnon_i  | DOOL KOIVI                                   | R/W                       | 1 = Battery voltage has reached VCHOFF threshold.                                                                  |  |  |  |  |  |
|     |          |                                              |                           | 0 = Device temperature is below 110°C.                                                                             |  |  |  |  |  |
| 2   | ovtmp_i  | Boot ROM                                     | R/W                       | 1 = 110°C temperature threshold <b>ov_temp_110</b> (page 57) has been reached.                                     |  |  |  |  |  |
| 3   | onkov i  | Boot ROM                                     |                           | 0 = ON key has not been pressed.                                                                                   |  |  |  |  |  |
| 3   | onkey_i  | DOOL KOIVI                                   | R/W                       | 1 = ON key has been pressed (rising edge).                                                                         |  |  |  |  |  |
|     |          |                                              |                           | Charger detection interrupt, active if bit chDet (page 19) = 1.                                                    |  |  |  |  |  |
| 4   | chdet_i  | Boot ROM                                     | R/W                       | 0 = No charger detected.<br>1 = External charger has been detected.                                                |  |  |  |  |  |
| 7:5 |          |                                              |                           | N/A                                                                                                                |  |  |  |  |  |

### 6.7 Current Sinks

The AS3603 contains general purpose current sinks intended to control backlights, buzzers, and vibrators. All current sinks have an integrated protection (VPROTECT) against overvoltage and can therefore also drive inductive loads. CURR1 is also used as feedback for Step Up DC/DC Converter and in this configuration regulated to 0.8V.

The current sinks can also be used as switches to Vss with configurable impedance as indicated in Table 21.

Table 21. Current Source Characteristics

| Symbol   | Parameter                                                 | Min   | Тур | Max       | Unit | Notes                                                    |
|----------|-----------------------------------------------------------|-------|-----|-----------|------|----------------------------------------------------------|
| Icurrx   | $currx_current = 01_h - FF_h$                             | 0.625 |     | 160       | mA   | currx_sw = 0,<br>resolution = 0.625mA                    |
| Rpd_sw   | $currx_current = 01_h - FF_h$                             | 0.3   |     | 77        | Ω    | currx_sw = 1, $00_h$ = open,<br>resolution = $0.3\Omega$ |
| VPROTECT | Maximum voltage at pin currx to protect driver transistor |       |     | VBAT+2.0V | V    | Isink ≥ 20mA (1)                                         |

**Note:** If a voltage higher than VPROTECT is applied to pins CURR1 - CURR4, a current of more than 20mA will flow into the AS3603. This protects the device from voltage rises caused by inductive loads.

### 6.7.1 Current Sink Registers

The current sinks are controlled by the registers listed in Table 22.

| Table 22. | Current Sink Register Summary |
|-----------|-------------------------------|
|-----------|-------------------------------|

| Name                   | Addr | B7                    | B6                                          | B5   | B4       | B3       | B2     | B1    | B0     | Page |
|------------------------|------|-----------------------|---------------------------------------------|------|----------|----------|--------|-------|--------|------|
| CURR1 Value Register   | 36   |                       | curr1_current                               |      |          |          |        |       | 48     |      |
| CURR2 Value Register   | 37   |                       | curr2_current                               |      |          |          |        |       |        | 48   |
| CURR3 Value Register   | 38   |                       | curr3_current                               |      |          |          |        |       |        | 49   |
| CURR4 Value Register   | 39   |                       |                                             |      | curr4_   | current  |        |       |        | 49   |
| CURR Control Register  | 40   | curr                  | 4_ctrl                                      | curr | 3_ctrl   | curr2    | 2_ctrl | curr1 | 1_ctrl | 49   |
| CURR Mode Register     | 41   | N/A curr4_sw curr3_sw |                                             |      | curr2_sw | curr1_sw | 49     |       |        |      |
| CURR GPIO Map Register | 42   | curr4                 | curr4_gpio curr3_gpio curr2_gpio curr1_gpio |      |          |          |        | 50    |        |      |

| Addr  | r: 36         | CURR1 Value Register Sets the current / resistance of current source CURR1. |        |                                    |                                                 |                                    |  |  |  |
|-------|---------------|-----------------------------------------------------------------------------|--------|------------------------------------|-------------------------------------------------|------------------------------------|--|--|--|
| , iaa |               |                                                                             |        |                                    |                                                 |                                    |  |  |  |
| Bit   | Bit Name      | Default                                                                     | Access | Bit Description                    |                                                 |                                    |  |  |  |
| 7:0   | curr1 current | 00 <sub>h</sub>                                                             | R/W    | 00 <sub>h</sub><br>01 <sub>h</sub> | curr1_sw (page 49) = 0<br>Power Down<br>0.625mA | <b>curr1_sw</b> = 1<br>Open<br>77Ω |  |  |  |
|       |               |                                                                             |        | <br>FF <sub>h</sub>                | <br>160mA                                       | <br>0.3Ω                           |  |  |  |

| Addr | 27            | CURR2 Value Register                                   |                               |                                                           |                                                              |                                         |  |  |  |
|------|---------------|--------------------------------------------------------|-------------------------------|-----------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------|--|--|--|
| Auui | . 57          | Sets the current / resistance of current source CURR2. |                               |                                                           |                                                              |                                         |  |  |  |
| Bit  | Bit Name      | Default                                                | efault Access Bit Description |                                                           |                                                              |                                         |  |  |  |
| 7:0  | curr2_current | 00 <sub>h</sub>                                        | R/W                           | 00 <sub>h</sub><br>01 <sub>h</sub><br><br>FF <sub>h</sub> | curr2_sw (page 49) = 0<br>Power Down<br>0.625mA<br><br>160mA | curr2_sw = 1<br>Open<br>77Ω<br><br>0.3Ω |  |  |  |

| Addr: 38 |                                             | CURR3 Value Register<br>Sets the current / resistance of current source CURR3. |     |                                                           |                                                              |                                         |  |  |  |
|----------|---------------------------------------------|--------------------------------------------------------------------------------|-----|-----------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------|--|--|--|
| Bit      | Bit Bit Name Default Access Bit Description |                                                                                |     |                                                           |                                                              |                                         |  |  |  |
| 7:0      | curr3_current                               | 00 <sub>h</sub>                                                                | R/W | 00 <sub>h</sub><br>01 <sub>h</sub><br><br>FF <sub>h</sub> | curr3_sw (page 49) = 0<br>Power Down<br>0.625mA<br><br>160mA | curr3_sw = 1<br>Open<br>77Ω<br><br>0.3Ω |  |  |  |

| Addr: 39 |                                         | CURR4 Value Register |                                                        |                                                           |                                                                                                                                                                         |  |  |  |  |  |
|----------|-----------------------------------------|----------------------|--------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Auui     | . 59                                    | Sets the curre       | Sets the current / resistance of current source CURR4. |                                                           |                                                                                                                                                                         |  |  |  |  |  |
| Bit      | Bit Name Default Access Bit Description |                      |                                                        |                                                           |                                                                                                                                                                         |  |  |  |  |  |
| 7:0      | curr4_current                           | 00 <sub>h</sub>      | R/W                                                    | 00 <sub>h</sub><br>01 <sub>h</sub><br><br>FF <sub>h</sub> | $\begin{array}{c} \textbf{curr4\_sw} (page 49) = 0 & \textbf{curr4\_sw} = \\ Power Down & Open \\ 0.625mA & 77\Omega \\ \dots & \dots \\ 160mA & 0.3\Omega \end{array}$ |  |  |  |  |  |

| Addr | 40                 | CURR Control Register                                  |        |                                                                          |  |  |  |
|------|--------------------|--------------------------------------------------------|--------|--------------------------------------------------------------------------|--|--|--|
|      |                    | Selects software/ hardware control of current sources. |        |                                                                          |  |  |  |
| Bit  | Bit Name           | Default                                                | Access | Bit Description                                                          |  |  |  |
|      |                    |                                                        |        | 00 = Pin CURR2 is turned off.                                            |  |  |  |
| 1:0  | curr1_ctrl 00b R/W |                                                        | R/W    | 01 = Pin CURR <sub>2</sub> is active.                                    |  |  |  |
|      |                    |                                                        |        | $1x = GPIO$ control; pin is active when curr1_gpio (page 50) =1.         |  |  |  |
|      |                    |                                                        |        | 00 = Pin CURR2 is turned off.                                            |  |  |  |
| 3:2  | curr2_ctrl         | 00b                                                    | R/W    | 01 = Pin CURR2 is active.                                                |  |  |  |
|      |                    |                                                        |        | $1x = GPIO$ control; pin is active when curr2_gpio (page 50) =1.         |  |  |  |
|      |                    |                                                        |        | 00 = Pin CURR4 is turned off.                                            |  |  |  |
| 5:4  | curr3_ctrl         | 00b                                                    | R/W    | 01 = Pin CURR4 is active.                                                |  |  |  |
|      |                    |                                                        |        | $1x = GPIO$ control; pin is active when <b>curr3_gpio</b> (page 50) = 1. |  |  |  |
|      |                    |                                                        |        | 00 = Pin CURR4 is turned off.                                            |  |  |  |
| 7:6  | curr4_ctrl         | 00b                                                    | R/W    | 01 = Pin CURR4 is active.                                                |  |  |  |
|      |                    |                                                        |        | $1x = GPIO$ control; pin is active when <b>curr4_gpio</b> (page 50) = 1. |  |  |  |

| Add      | r. 41          | CURR Mode Register                          |                                                                                                      |                                                                                                                                    |  |  |  |
|----------|----------------|---------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Auui. 41 |                | Selects operation mode for current sources. |                                                                                                      |                                                                                                                                    |  |  |  |
| Bit      | Bit Name       | Default                                     | Access                                                                                               | Bit Description                                                                                                                    |  |  |  |
|          |                |                                             |                                                                                                      | 0 = Pin CURR1 is operating as current sink.                                                                                        |  |  |  |
| 0        | curr1_sw       |                                             | R/W                                                                                                  | 1 = Pin CURR1 is operating as resistive load current.<br>Resistance is defined by bits <b>curr1_current</b> (page 48).             |  |  |  |
|          | 1 curr2_sw R/W | 0 = Pin CURR2 is operating as current sink. |                                                                                                      |                                                                                                                                    |  |  |  |
| 1        |                |                                             | R/W                                                                                                  | 1 = Pin CURR <sub>2</sub> is operating as resistive load current.<br>Resistance is defined by bits <b>curr2_current</b> (page 48). |  |  |  |
|          |                |                                             |                                                                                                      | 0 = Pin CURR3 is operating as current sink.                                                                                        |  |  |  |
| 2        | curr3_sw       |                                             | R/W                                                                                                  | 1 = Pin CURR <sub>3</sub> is operating as resistive load current.<br>Resistance is defined by bits <b>curr3_current</b> (page 49). |  |  |  |
|          |                |                                             |                                                                                                      | 0 = Pin CURR4 is operating as current sink.                                                                                        |  |  |  |
| 3        | curr4_sw       | R/W                                         | 1 = Pin CURR4 is operating as resistive load. Resistance is defined by bits curr4_current (page 49). |                                                                                                                                    |  |  |  |
| 7:4      |                |                                             |                                                                                                      | N/A                                                                                                                                |  |  |  |

| Addr: 42 |            | CURR GPIO Map Register |                  |                                                                                                                                                                                   |  |  |  |
|----------|------------|------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Auu      | . 42       | Selects GPIC           | ) pin to control | current sources.                                                                                                                                                                  |  |  |  |
| Bit      | Bit Name   | Default                | Access           | Bit Description                                                                                                                                                                   |  |  |  |
| 1:0      | curr1_gpio | Boot ROM               | R/W              | If bits <b>curr1_ctrl</b> (page 49) = 1 <i>x</i> , the following pin is assigned<br>for turning the CURR1 pin on and off.<br>00 = GPIO1<br>01 = GPIO2<br>10 = GPIO3<br>11 = GPIO4 |  |  |  |
| 3:2      | curr2_gpio | Boot ROM               | R/W              | If bits <b>curr2_ctrl</b> (page 49) = 1 <i>x</i> , the following pin is assigned<br>for turning the CURR2 pin on and off.<br>00 = GPIO1<br>01 = GPIO2<br>10 = GPIO3<br>11 = GPIO4 |  |  |  |
| 5:4      | curr3_gpio | Boot ROM               | R/W              | If bits <b>curr3_ctrl</b> (page 49) = 1 <i>x</i> , the following pin is assigned<br>for turning the CURR3 pin on and off.<br>00 = GPIO1<br>01 = GPIO2<br>10 = GPIO3<br>11 = GPIO4 |  |  |  |
| 7:6      | curr4_gpio | Boot ROM               | R/W              | If bits <b>curr4_ctrl</b> (page 49) = 1 <i>x</i> , the following pin is assigned<br>for turning the CURR4 pin on and off.<br>00 = GPIO1<br>01 = GPIO2<br>10 = GPIO3<br>11 = GPIO4 |  |  |  |

### 6.8 Audio Amplifier

The integrated Audio Amplifier provides real CD-quality audio and can be used as a headphone amplifier for portable devices. It is designed to meet the operational and power requirements of portable devices by delivering:

- 1WRMS continuous power into 8Ω differential at 5V supply
- 2 x 50mWRMs into 32Ω single-ended at 5V supply

The Audio Amplifier provides the following operational features:

- Total harmonic distortion is less than 0.1% at 1kHz and the quiescent current does not exceed 8mA.
- Power supply rejection is always better than 50dB and allows direct connection to noisy batteries, e.g. in TDMA systems.
- The internal programmable gain can be used for volume control.
- Only a few external components are required for AC-coupling and reference bypass.
- An internal smooth-rampup circuit ensures pop- and click-less startup without expensive and bulky external relays.
- Device stability even with high capacitive loads of 1nF and does not require external snubber networks.
- Inputs are high-impedance in power-down.

#### Figure 24. Audio Amplifier Block Diagram – Stereo Mode



**Note:** The value of the audio output decoupling capacitors depends on the speaker impedance and the desired minimum output frequency:

$$C = \frac{1}{2 \times \Pi \times f \times R}$$

#### Where:

f = minimum output cutoff frequency, -3dB point.

 $R = speaker impedance in \Omega$ .

C = decoupling capacitance in F.





### Table 23. Audio Amplifier Characteristics

| Symbol           | Parameter                                                                 | Min | Тур | Max  | Unit   | Notes                                                                                                                |
|------------------|---------------------------------------------------------------------------|-----|-----|------|--------|----------------------------------------------------------------------------------------------------------------------|
| Vddh             | Supply Voltage Range                                                      | 3   |     | 5.5  | V      |                                                                                                                      |
| PSRR             | Power Supply Rejection                                                    |     | 70  |      | Ъ<br>П | f = 1kHz                                                                                                             |
| PORK             | Ratio, Differential                                                       |     | 50  |      | dB     | f = 20kHz                                                                                                            |
| PSRR             | Power Supply Rejection Ratio,                                             |     | 50  |      | dB     | f = 1kHz                                                                                                             |
| PORK             | Single-Ended                                                              |     | 40  |      | αв     | f = 20kHz                                                                                                            |
| loff             | Shut Down Current                                                         |     |     | 100  | nA     |                                                                                                                      |
|                  | Supply Current                                                            |     |     | 9    |        | aud_lpo (page 53) = 0 and aud_ib_red (page 53)<br>= 00                                                               |
| IVDDH            | (Differential Mode)                                                       |     |     | 4    | mA     | aud_lpo = 1 and aud_ib_red = 00                                                                                      |
|                  |                                                                           |     |     | 2.7  |        | aud_lpo = 1 and aud_ib_red = 11                                                                                      |
|                  |                                                                           |     |     | 8    |        | aud_lpo = 0 and aud_ib_red = 00                                                                                      |
| Ivddh            | Supply Current<br>(Stereo Mode)                                           |     |     | 3    | mA     | aud_lpo = 1 and aud_ib_red = 00                                                                                      |
|                  | (                                                                         |     |     | 1.7  |        | aud_lpo = 1 and aud_ib_red = 11                                                                                      |
| RL               | Output Lood                                                               | 8   |     |      | 0      | Differential mode                                                                                                    |
| KL               | Output Load                                                               | 4   |     |      | Ω      | Stereo mode                                                                                                          |
|                  |                                                                           |     |     | 0.1  | %      | POUT = 1W, RL = $8\Omega$ , f = 1kHz Differential                                                                    |
| THD+N            | Total Harmonic Distortion                                                 |     |     | 0.5  | %      | POUT = 1W, RL = $8\Omega$ , f = 20kHz Differential                                                                   |
|                  | Total Harmonic Distortion                                                 |     |     | 0.05 | %      | POUT = 50mW, RL = $32\Omega$ , f = 1kHz Single-Ended                                                                 |
|                  |                                                                           |     |     | 0.2  | %      | POUT = 50mW, RL = $32\Omega$ , f = 20kHz Single-Ended                                                                |
| A0               | Gain                                                                      | -22 | 0   | 20   | dB     | Programmable gain: Aout/Ain                                                                                          |
| ΔAx              | Programmable Gain Step-Size                                               |     | 3   |      | dB     |                                                                                                                      |
| lov_on           | Overcurrent On_limit                                                      | 591 | 650 | 744  | mA     | Current rising into PMOS driver; when aud_lpo = 0 and aud_ib_red = 00, and aud_overcur = 1.                          |
| lov_off          | Overcurrent Off_limit                                                     | 397 | 550 | 650  | mA     | Current decreasing in PMOS driver; when<br>aud_lpo = 0 and aud_ib_red = 00, and<br>aud_overcur (page 53) is cleared. |
| lov_hyst         | Overcurrent Hysteresis                                                    |     | 100 |      | mA     |                                                                                                                      |
| <b>t</b> STARTUP | Startup Time of Audio Amplifier<br>Measured from Rising Edge of<br>aud_on |     | 140 | 500  | ms     | To reduce the startup time see<br>austriamicrosystems Application Note<br>AN3603_21092005; Indirect Production Test  |

### 6.8.1 Audio Amplifier Registers

| Addr: 43 |            | Audio Control Register |               |                                                                                                              |  |  |  |  |
|----------|------------|------------------------|---------------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Addi     | 1. 43      | Configures th          | ne Audio Ampl | ifier.                                                                                                       |  |  |  |  |
| Bit      | Bit Name   | Default                | Access        | Bit Description                                                                                              |  |  |  |  |
|          |            |                        |               | Activates the Audio Amplifier.                                                                               |  |  |  |  |
| 0        | aud_on     | 0                      | R/W           | 0 = Audio amplifier off; inputs AIN_L and AIN_R are high-<br>impedance.                                      |  |  |  |  |
|          |            |                        |               | 1 = Audio amplifier on.                                                                                      |  |  |  |  |
|          |            |                        |               | Select Low-Power Operation; reduced output power.                                                            |  |  |  |  |
| 1        | aud_lpo    | 0                      | R/W           | 0 = Use for speakers < 32Ω (nominal impedance) in stereo<br>mode; < 64Ω differential.                        |  |  |  |  |
|          |            |                        |               | 1 = Use for speakers $\geq$ 32 $\Omega$ (nominal impedance) in stereo mode; $\geq$ 64 $\Omega$ differential. |  |  |  |  |
|          |            |                        |               | Reduced bias current into Audio Amplifier circuit.                                                           |  |  |  |  |
|          |            |                        |               | $00 = Use for speakers < 8\Omega$ (nominal impedance) in stereo                                              |  |  |  |  |
|          |            |                        |               | mode; < 16 $\Omega$ differential.                                                                            |  |  |  |  |
| 3:2      | aud_ib_red | 00b                    | R/W           | 01 = N/A                                                                                                     |  |  |  |  |
|          |            |                        |               | 10 = N/A                                                                                                     |  |  |  |  |
|          |            |                        |               | 11 = Use for speakers $\ge 8\Omega$ (nominal impedance) in stereo mode; $\ge 16\Omega$ differential.         |  |  |  |  |
|          |            |                        |               | Audio Amplifier gain adjust.                                                                                 |  |  |  |  |
|          |            |                        |               | 0000 = Output off $1000 = OdB$                                                                               |  |  |  |  |
|          |            |                        |               | 0001 = -22dB $1001 = +2dB$                                                                                   |  |  |  |  |
|          |            |                        |               | 0010 = -19dB 1010 = +5dB                                                                                     |  |  |  |  |
| 7:4      | aud_gain   | 0000b                  | R/W           | 0011 = -16dB 1011 = +8dB                                                                                     |  |  |  |  |
|          |            |                        |               | 0100 = -13dB 1100 = +11dB                                                                                    |  |  |  |  |
|          |            |                        |               | 0101 = -10dB 1101 = +14dB                                                                                    |  |  |  |  |
|          |            |                        |               | 0110 = -7dB $1110 = +17dB$                                                                                   |  |  |  |  |
|          |            |                        |               | 0111 = -4dB 1111 = +20dB                                                                                     |  |  |  |  |

| Addr     | 65          | Audio Control 2 Register        |        |                                                                                                                                                           |  |  |  |
|----------|-------------|---------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Auur. 05 |             | Configures the Audio Amplifier. |        |                                                                                                                                                           |  |  |  |
| Bit      | Bit Name    | Default                         | Access | Bit Description                                                                                                                                           |  |  |  |
| 0        | aud_stereo  | 1                               | R/W    | Selects audio mode.<br>0 = Differential mono mode (connect AIN_R to AOUT_L)<br>1 = Stereo mode.                                                           |  |  |  |
| 1        | aud_overcur | 00                              | R      | <ul> <li>0 = Normal operation; audio output current below limit of lov_on (page 52).</li> <li>1 = Audio output current exceeds limit (lov_on).</li> </ul> |  |  |  |
| 3:2      | aud_pulldwn | 00b                             | R/W    | Audio amplifier output pulldown control; active if <b>aud_on</b> (page 53)=0.<br>00 = 30µA<br>01 = 0.6mA<br>10 = 1.2mA<br>11 = 2.5mA                      |  |  |  |
| 7:4      |             |                                 |        | N/A                                                                                                                                                       |  |  |  |

## 7 System Supervisory Functions

### 7.1 Reset

RESET is an active low bi-directional pin; an external pullup to LDO VANA\_1 has to be added (see Digital Input/Output DC/AC Characteristics on page 62).

During each reset cycle the following states are controlled by the AS3603:

- Pin RESET is Forced to GND
- Programmable Power-off Function
- Programmable Power-on Sequence and Regulator Voltages
- Programmable Reset Timer
- All Register bits Set to Default Values after Power-On (except the Audio Control 2 Register (page 53), the Interrupt Status Register (page 47), and the Boot Sequence Detection Register (page 61).
- **Note:** Programming is controlled by the internal mask-ROM and the external resistor RPROGRAM. The first address of each ROM-bank defines which of the regulators are turned off during reset.

### 7.1.1 Reset Conditions

Reset can be activated from 7 different sources:

- Power On (Battery or Charger Insertion)
- Low Battery
- Power Off Mode
- Software Forced Reset
- Externally Triggered through the RESET Pin
- Overtemperature
- Watchdog

#### Power On (Battery or Charger Insertion)

There are two types of voltage dependent resets:

- VPOR Monitors the voltage on pin V2\_5. LDO V2\_5 and uses the voltage VCHARGER or VBAT as its source.
- VRESET Monitors the voltage on the VBAT pins. The pin RESET is only released if V2\_5 is above VPOR and VBAT is above VRESETRISE.

#### Low Battery

A reset is automatically generated if the battery voltage drops below VRESETFALLING for a minimum period of VRESET-MASk.

| Table 24. | Reset | Levels |  |
|-----------|-------|--------|--|
|           |       |        |  |

| Symbol        | Parameter                      | Min | Тур | Max | Unit | Notes                                                                                                                               |
|---------------|--------------------------------|-----|-----|-----|------|-------------------------------------------------------------------------------------------------------------------------------------|
| Vpor          | Overall power on reset         | 1.5 | 2.0 | 2.3 | V    | Monitor voltage on pin V2_5; power on<br>reset for all internal functions.<br><b>Note:</b> Pin RESET stays low until V2_5 ><br>VPOR |
| VRESETRISE    | Reset level for VBAT rising    |     | 3.1 |     | V    | Monitor voltage on pin VBAT; rising level.                                                                                          |
| VRESETFALLING | Reset level for VBAT falling   |     | 2.8 |     | V    | Monitor voltage on pin VBAT; falling level.                                                                                         |
| VRESETMASK    | Mask time for<br>VRESETFALLING | 2.0 | 2.5 | 3.0 | ms   | Duration for VBAT < VRESETFALLING until a reset cycle is started.                                                                   |

#### Notes:

- 1. VRESETFALLING is only accepted if the reset condition is longer than VRESETMASK. This guard time is used to avoid a complete reset of the system in case of short drops of VBAT.
- 2. VRESET signal is debounced with the specified time for rising and falling slope of VBAT.

### Power Off

Setting bit **power\_off** (page 55) = 1 puts the AS3603 into ultra low-power mode. To start a complete reset cycle, the AS3603 waits until the external pin ON is pulled high, the Battery Charger is inserted, or level VPOR is reached. Bit **power\_off** is automatically cleared by this reset cycle. During power off state, all circuits are turned off except LDO V2\_5, thus the current consumption of the AS3603 is reduced to less than  $10\mu$ A. The digital part is supplied by LDO V2\_5, all other circuits are turned off in this mode, including internal references and oscillator.

Note: All registers except the Reset Control Register (page 55) are set to their default value after power-on.

#### Software Forced Reset

Setting bit force\_reset (page 55) = 1 immediately initiates a reset cycle, and is automatically cleared during a reset.

#### External Triggered Reset

If the pin RESET is pulled from high to low by an external source (microprocessor or button) a reset cycle is initiated.

#### Overtemperature Reset

The reset cycle can be started by overtemperature conditions (page 57).

#### Watchdog Reset

If the Watchdog is armed – bit  $wtdg_on$  (page 58) = 1 and bit  $wtdg_res_on$  (page 58) = 1 – and the timer expires, a reset is initiated. Refer to page 58 for information about the Watchdog block.

### 7.1.2 Reset Registers

| Addr: 58 |              | Reset Control Register        |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|----------|--------------|-------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Auui     | . 50         | Controls reset and power off. |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| Bit      | Bit Name     | Default                       | Access | Bit Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 0        | force reset  | 0b                            | R/W    | 0 = Normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 0        | IUICE_IESEL  | 00                            |        | 1 = Initiates a complete reset cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|          |              |                               |        | 0 = Normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 1        | power_off    | 0b                            | R/W    | 1 = Initiates power-off mode where all LDOs are turned off<br>except LDO V2_5. The AS3603 waits for a rising edge on pin<br>ON or until the battery charger is detected.                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|          |              |                               |        | Static indication of ON input pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 2        | on_input     | N/A                           | R      | 0 = ON input pin is low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|          |              |                               |        | 1 = ON input pin is high (external ON key depressed).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 5:3      | reset_reason | N/A                           | R      | <ul> <li>Indicates to the software the reason for the most recent reset.</li> <li>000 = VPOR (page 54) has been reached (initial battery or charger insertion).</li> <li>001 = VRESETFALLING (page 54) was reached (VBAT &lt; 2.75V).</li> <li>010 = Software forced by bit force_reset.</li> <li>011 = Software forced by bit power_off and ON was pulled high.</li> <li>100 = Software forced by bit power_off and a Battery Charger was detected.</li> <li>101 = Externally triggered through pin RESET.</li> <li>110 = Reset caused by overtemperature T140.</li> </ul> |  |  |  |
|          |              |                               |        | 111 = Reset caused by Watchdog.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 7:6      |              |                               |        | N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |

| Addr: 19 |           | <b>Reset Time</b>           | r Register |                 |                 |             |             |  |
|----------|-----------|-----------------------------|------------|-----------------|-----------------|-------------|-------------|--|
|          |           | Sets the RESET timer value. |            |                 |                 |             |             |  |
| Bit      | Bit Name  | Default                     | Access     | Bit Description | Bit Description |             |             |  |
| 2:0      | res timer | Boot ROM                    | R/W        | 000 = 15ms      | 001 = 30ms      | 010 =45ms   | 011 = 60ms  |  |
| 2.0      | res_unier |                             | r./ v v    | 100 = 75ms      | 101 = 90ms      | 110 = 105ms | 111 = 120ms |  |
| 7:3      |           |                             |            | N/A             |                 |             |             |  |

### 7.1.3 Reset Cycle

During a reset cycle, pin RESET is forced low for at least the time specified by bits res\_timer (page 55) and then all register bits are set to their default values except bit ov\_temp\_140 (page 57) and the Boot Sequence Detection Register (page 61).

During the reset time, a normal startup is initiated (refer to Startup on page 56) and the reset is active until the reset timer (set by bits **res\_timer**) expires. The voltage on pin RESET is then pulled high by the external resistor and the whole system is leaving the reset state.

### 7.1.4 res\_con: Reset Control

Reset is internally generated from a power on detection circuit (page 54) and provided to the internal logic as well as externally through the open-drain pin RESET. This pin can also be forced externally by pulling it low. Additionally Reset can be forced by software by setting bit **force\_reset** (page 55) = 1.

### 7.2 Startup

### 7.2.1 Normal Startup

During a normal reset cycle (page 54), after V2\_5 is above VPOR and VBAT is above VRESETRISE, a normal startup is initiated as follows:

- 1. The external capacitor on CREF is charged to 1.8V.
- 2. A 3-bit A/D conversion of resistor RPROGRAM value is performed, selecting 1 of 8 boot configurations see bit rom\_adr (page 61).
- The DC/DC converters and LDOs are sequentially powered up according to the selected Boot ROM configuration (address 01<sub>h</sub> - 31<sub>h</sub> – see Table 35 on page 66).
- 4. Depending on the Boot ROM setting (address 0 Bit 7, Auto-Shutdown):
  - a. The AS3603 enters shutdown mode.

-or-

b. The Reset-Timer is set by the Boot ROM and the reset is released when the Reset-Timer expires (pin RESET is pulled high).

#### 7.2.2 Programmable Startup Sequences

For more details on the available power-on sequences stored in the Boot-ROM, please refer to document *AS3603\_BootSeq.PDF*, available from austriamicrosystems, AG upon request.

### 7.2.3 Startup from Battery Charger

If the voltage on pin VCHARGER is within VSTARTCHARGER, the Battery Charger is started in all cases, even with VBAT = 0V. This allows the battery to be charged (even from deep discharge) and a normal startup to proceed.

Table 25. Battery Charger Startup Conditions

| Symbol        | Parameter                                      | Min  | Тур | Max | Unit | Notes            |
|---------------|------------------------------------------------|------|-----|-----|------|------------------|
| VSTARTCHARGER | Voltage on VCHARGER for the<br>AS3603 to start | 4.35 | 5.0 | 15  | V    | On pin Vcharger. |

### 7.3 Protection Functions

The Step Up DC/DC Converter, the Step Down DC/DC Converter, and all LDOs have integrated overcurrent protection. Overtemperature protection of the AS3603 is also built-in and can be activated with the serial interface bit temp\_pmc\_on (page 57).

The AS3603 has two temperature indicators:

- ov\_temp\_110 (page 57) Automatically reset if the overtemperature condition is removed.
- ov\_temp\_140 (page 57) Must be reset via the serial interface with bit rst\_ov\_temp\_140 (page 57). If ov\_temp\_140 is set, an automatic reset of the complete AS3603 is initiated. Bit ov\_temp\_140 is not cleared by this reset cycle to indicate the reason for this (unexpected) shutdown. It must be cleared intentionally by bit rst\_ov\_temp\_140. The cause of this reset is stored in the Reset Control Register (page 55). This allows a detection of the reset cause, after the device has restarted.

### 7.3.1 TMP\_SV: Temperature Supervision

The AS3603 includes an integrated temperature sensor, implemented to provide overtemperature protection of the device. It generates flags linked to the two temperature thresholds:

- **T110** 110° threshold. Sets ov\_temp\_110 (page 57), signalling the 110° overtemperature condition. Thus software can react and shut down power-consuming functions in order to decrease the device's temperature.
- **T140** 140° threshold. Reaching this temperature level generates a Reset, when temp\_pmc\_on (page 57) is enabled. This sets all regulators into power-down mode and stops battery charging.

### 7.3.2 Overtemperature Detection

Table 26. Overtemperature Detection Parameters

| Symbol | Parameter                              | Min | Тур | Max | Unit |
|--------|----------------------------------------|-----|-----|-----|------|
| T110   | ov_temp_110 Rising Threshold           | 95  | 110 | 125 | ٥C   |
| I 110  | ov_temp_110 Rising Threshold           | 203 | 230 | 257 | ٥F   |
| T140   | ou tome 140 Pising Threshold           | 125 | 140 | 155 | ٥C   |
| I 140  | ov_temp_140 Rising Threshold           | 257 | 284 | 311 | ٥F   |
| Thyst  | ov_temp_110 and ov_temp_140 Hysteresis |     | 5   |     | °C   |

### 7.3.3 Overtemperature Detection Register

| ۸dd      | r: 50           | Overtemperature Control Register |        |                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|----------|-----------------|----------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Addr: 59 |                 | Device temperature supervision.  |        |                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| Bit      | Bit Name        | Default                          | Access | Bit Description                                                                                                                                                                                                                                                                                                |  |  |  |  |
| 0        | temp_pmc_on     | 0                                | R/W    | <ul> <li>Activates/deactivates temperature supervision.</li> <li>Default: Off - all other bits are only valid if set to 1.</li> <li>0 = Temperature supervision is disabled. No reset will be generated when the device temperature exceeds 140°C.</li> <li>1 = Temperature supervision is enabled.</li> </ul> |  |  |  |  |
| 1        | ov_temp_110     | N/A                              | R      | 1 = Warning flag indicating that the device temperature has exceeded 110°C.                                                                                                                                                                                                                                    |  |  |  |  |
| 2        | ov_temp_140     | N/A                              | R      | 1 = Indicates that the device overtemperature has exceeded<br>140°C. This bit is not cleared by the automatic reset<br>caused by this flag. It must be cleared using bit<br>rst_ov_temp_140.                                                                                                                   |  |  |  |  |
| 3        | rst_ov_temp_140 | 0                                | W      | Used to clear bit <b>ov_temp_140</b> ; first set this bit = 1 and then set it =0.                                                                                                                                                                                                                              |  |  |  |  |
| 5:4      | temp_test       | 00                               | R/W    | Only used for production; must always be set to 00.                                                                                                                                                                                                                                                            |  |  |  |  |
| 6        | tco_110_a       | N/A                              | R      | Only used for production – direct output of T110 comparator.                                                                                                                                                                                                                                                   |  |  |  |  |
| 7        | tco_140_a       | N/A                              | R      | Only used for production – direct output of T140 comparator.                                                                                                                                                                                                                                                   |  |  |  |  |

### 7.4 Watchdog Block

The AS3603 includes a Watchdog block to detect a deadlock of the connected controller.

If the Watchdog block is active (wtdg\_on (page 58) = 1), it must get a continuous trigger signal within a programmable timer window. If there is no signal for a certain time period from a defined GPIO pin or bit wtdg\_sw\_sig (page 59), the Watchdog block starts either a complete reset – bit wtdg\_res\_on (page 58) must be set to 1 – or sets interrupt flag wdog\_i (page 47).

The Watchdog timer window is defined by bits:

- wtdg\_min\_timer (page 59)
- wtdg\_max\_timer (page 59)

The trigger signal can be configured using bits:

- wtdg\_trigger (page 58)
- wtdg\_sw\_sig (page 59) Watchdog is reset by software
- wtdg\_gpio\_input (page 58) Watchdog is reset by hardware (GPIO)

Any of the general purpose input/outputs can be configured as inputs using bit wtdg\_gpio\_input (page 58), and outputs using bits gpio1\_out\_src (page 43), gpio2\_out\_src (page 43), gpio3\_out\_src (page 44), or gpio4\_out\_src (page 44) = 11, for the Watchdog. While the GPIO input must be continuously re-triggered in order to avoid a Watchdog interrupt, the GPIO output will generate in interrupt when the Watchdog runs over – wdog\_int\_en (page 47).

### 7.4.1 Watchdog Registers

The Watchdog is controlled by the registers listed in Table 27.

| Name                              | Addr | B7             | B6             | B5 | B4               | B3      | B2        | B1              | B0              | Page |
|-----------------------------------|------|----------------|----------------|----|------------------|---------|-----------|-----------------|-----------------|------|
| Watchdog Control Register         | 46   |                | N/A            |    | wtdg_<br>trigger | wtdg_gp | oio_input | wtdg_<br>res_on | wtdg_on         | 58   |
| Watchdog_min Timer Register       | 47   | wtdg_min_timer |                |    |                  | 59      |           |                 |                 |      |
| Watchdog_max Timer Register       | 48   |                | wtdg_max_timer |    |                  |         |           |                 | 59              |      |
| Watchdog Software Signal Register | 49   |                |                |    | N/A              |         |           |                 | wtdg_<br>sw_sig | 59   |

| Add  | . 16            | Watchdog Control Register           Controls the Watchdog block. |        |                                                                                                                                                                                                                                               |  |  |  |
|------|-----------------|------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Audi | . 40            |                                                                  |        |                                                                                                                                                                                                                                               |  |  |  |
| Bit  | Bit Name        | Default                                                          | Access | Bit Description                                                                                                                                                                                                                               |  |  |  |
| 0    | wtdg_on         | 0                                                                | R/W    | 0 = Disables the Watchdog block.<br>1 = Enables the Watchdog block.                                                                                                                                                                           |  |  |  |
| 1    | wtdg_res_on     | 1                                                                | R/W    | If the Watchdog expires and this bit = 1, a reset cycle will be<br>started. Refer to page 54 for information about reset cycles.<br>0 = A watchdog overflow does not generate a reset.<br>1 = A watchdog overflow generates a reset.          |  |  |  |
| 3:2  | wtdg_gpio_input | 00                                                               | R/W    | Specifies the input pin of the Watchdog if bit wtdg_trigger = 1.<br>00 = GPIO1<br>01 = GPIO2<br>10 = GPIO3<br>11 = GPIO4                                                                                                                      |  |  |  |
| 4    | wtdg_trigger    | 0                                                                | R/W    | <ul> <li>Select type of trigger (software or hardware).</li> <li>0 = Use bit wtdg_sw_sig (page 59) as trigger signal for the Watchdog.</li> <li>1 = Use the pin defined by bit wtdg_gpio_input as trigger signal for the Watchdog.</li> </ul> |  |  |  |
| 7:5  |                 |                                                                  |        | N/A                                                                                                                                                                                                                                           |  |  |  |

| Addr: 47 |                | Watchdog_min Timer Register             |                                |                                                           |  |  |
|----------|----------------|-----------------------------------------|--------------------------------|-----------------------------------------------------------|--|--|
|          |                | Sets the minimum Watchdog trigger time. |                                |                                                           |  |  |
| Bit      | Bit Name       | Default                                 | Default Access Bit Description |                                                           |  |  |
| 7:0      | wtdg_min_timer | 00 <sub>h</sub>                         | R/W                            | $00_{h} = 0s$<br>$01_{h} = 7.5ms$<br><br>$FF_{h} = 1.9s.$ |  |  |

| ۸dd      | . 10           | Watchdog_max Timer Register             |                                |                                                                                           |  |  |  |
|----------|----------------|-----------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------|--|--|--|
| Addr: 48 |                | Sets the maximum Watchdog trigger time. |                                |                                                                                           |  |  |  |
| Bit      | Bit Name       | Default                                 | Default Access Bit Description |                                                                                           |  |  |  |
| 7:0      | wtdg_max_timer | FFh                                     | R/W                            | $01_h = 7.5ms$<br><br>$FF_h = 1.9s$ .<br><b>Caution:</b> Do not set these bits = $00_h$ . |  |  |  |

| Add      |             | Watchdog Software Signal Register |                                |                                                                                                                                                                                        |  |  |  |
|----------|-------------|-----------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Addr: 49 |             | Resets the V                      | Vatchdog block                 | k by software.                                                                                                                                                                         |  |  |  |
| Bit      | Bit Name    | Default                           | Default Access Bit Description |                                                                                                                                                                                        |  |  |  |
| 0        | wtdg_sw_sig | 0                                 | R/W                            | Trigger input by the serial interface if <b>wtdg_trigger</b> (page 58) = 0.<br>0 = Force watchdog trigger = low (see Figure 26).<br>1 = Force watchdog trigger = high (see Figure 26). |  |  |  |
| 7:1      |             |                                   |                                | N/A                                                                                                                                                                                    |  |  |  |

Figure 26. Watchdog Timing Diagram



### 7.5 Internal Reference Circuits

The internal reference circuits (V, I, fclk) require the external components listed in Table 28.

Table 28. Reference External Components

| Symbol | Parameter                 | Min  | Тур | Max  | Unit | Notes                                          |
|--------|---------------------------|------|-----|------|------|------------------------------------------------|
| Сехт   | External filter capacitor | -20% | 100 | +20% | nF   | Ceramic low-ESR capacitor between CREF and Vss |
| Rext   | External resistor         | -1%  | 220 | +1%  | kΩ   | Between RBIAS and VSS                          |

Table 29. References Characteristics

| Symbol | Parameter                | Min | Тур | Max | Unit | Notes                                                                           |
|--------|--------------------------|-----|-----|-----|------|---------------------------------------------------------------------------------|
| VCEXT  | Reference voltage        | -1% | 1.8 | +1% | V    | Low noise trimmed voltage<br>reference - connected to pin<br>CREF; do not load. |
| fclk   | Internal reference clock | 1.0 | 1.1 | 1.2 | MHz  | Trimmed clock reference                                                         |

To reduce the current consumption of the AS3603, internal references circuit scan be set into a special low-power mode with bit **low\_power\_on** (page 60).

### 7.5.1 Internal Reference Registers

| Add | r: 45               | References Control Register           Configures low-power mode. |                                                                                                    |                                                                                                |  |  |  |
|-----|---------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|--|
| Auu | . 45                |                                                                  |                                                                                                    |                                                                                                |  |  |  |
| Bit | Bit Name            | Default                                                          | Default Access Bit Description                                                                     |                                                                                                |  |  |  |
|     |                     |                                                                  |                                                                                                    | 0 = Standard mode or controlled by GPIO, if                                                    |  |  |  |
| 0   | low_power_on        | 0                                                                | R/W                                                                                                | low_power_gpio_on = 1.                                                                         |  |  |  |
|     | Ū                   | 10,00                                                            | 1 = Low-power mode; all parameters except noise (see LDO parameters, section 6.3) are still valid. |                                                                                                |  |  |  |
|     |                     |                                                                  | If set and <b>low_power_on</b> = 0 then the low-power mode is controlled by a GPIO pin.            |                                                                                                |  |  |  |
| 1   | 1 low_power_gpio_on | 0                                                                | R/W                                                                                                | 0 = Low-power mode disabled for GPIO control.                                                  |  |  |  |
|     |                     |                                                                  |                                                                                                    | 1 = Low-power mode is activated by GPIO pin<br>(low_power_gpio). low_power_on must be enabled. |  |  |  |
|     |                     |                                                                  |                                                                                                    | Specifies the pin to be used as GPIO control.                                                  |  |  |  |
| 3:2 | low_power_gpio      | 00                                                               | R/W                                                                                                | 00 = GPIO1 10 = GPIO3                                                                          |  |  |  |
|     |                     |                                                                  |                                                                                                    | 01 = GPIO2 11 = GPIO4                                                                          |  |  |  |
|     |                     |                                                                  |                                                                                                    | 0 = Low-power mode is activated. If the selected GPIO input,                                   |  |  |  |
| 4   | low_power_gpio_pol  | 0                                                                | R/W                                                                                                | bit <b>low_power_gpio</b> = 1.                                                                 |  |  |  |
|     |                     |                                                                  |                                                                                                    | 1 = Low-power mode is activated. If the selected GPIO input,<br>bit <b>low_power_gpio</b> = 0. |  |  |  |
| 7:5 |                     |                                                                  |                                                                                                    | N/A                                                                                            |  |  |  |

### 7.6 Low Power Mode

Bit **low\_power\_on** (page 60) controls low-power mode. In low-power mode the integrated voltage reference and the temperature supervision comparators operate in pulsed mode. This reduces the quiescent current of the AS3603 by 45µA (typical). Because of the pulsed function, the LDO output noise parameters do not meet the specification in low-power mode but the full functionality is still available.

**Note:** Low-power mode can be activated by hardware using one of the GPIO pins, or by software by setting bit **low\_power\_on** (page 60) = 1.

### 7.7 Boot Sequence Detection

The AS3603 startup and reset sequences are highly configurable. The configuration of these sequences is defined by the ratio of the external bias resistors RBIAs and RPROGRAM.

At the beginning of each reset cycle a 3-bit A/D conversion is performed. The result of this conversion is used to select 1 of 8 possible address-ranges of an internal mask-programmable ROM. The information stored in this ROM defines the following parameters:

- The voltage regulators will be turned off at the beginning of the reset cycle.
- The power-on sequence and voltage levels of up to 7 LDOs and the Step-Down DCDC-converter.
- The duration of the reset cycle (4 possible timer values).

For the specified value of  $R_{ext} = 220 k\Omega$ , values of RPROGRAM listed in Table 30 select the 8 possible address ranges.

| Selected Bank | RPROGRAM (Ideal) | Closest E24 Resistor Value (tol. = ± 5%) |
|---------------|------------------|------------------------------------------|
| Bank 0        | Open             | Open                                     |
| Bank 1        | 320kΩ            | 330kΩ                                    |
| Bank 2        | 160kΩ            | 160kΩ                                    |
| Bank 3        | 80kΩ             | 82kΩ                                     |
| Bank 4        | 40kΩ             | 39kΩ                                     |
| Bank 5        | 20kΩ             | 20kΩ                                     |
| Bank 6        | 10kΩ             | 10kΩ                                     |
| Bank 7        | 5kΩ              | 5.1kΩ                                    |

Table 30. RPROGRAM Values

### 7.7.1 ON Detection Register

| Add                                         | r: 60     | Boot Sequence Detection Register         |   |                                                                                                                                                     |  |  |  |  |
|---------------------------------------------|-----------|------------------------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Auu                                         | . 00      | Displays the detected Boot ROM sequence. |   |                                                                                                                                                     |  |  |  |  |
| Bit Bit Name Default Access Bit Description |           |                                          |   |                                                                                                                                                     |  |  |  |  |
| 2:0                                         | rom_adr   | 000b                                     | R | Selected boot ROM bank (as set by RPROGRAM). Registers<br>01 through 31 (see Table 35 on page 66) are configured<br>according to the selected bank. |  |  |  |  |
| 3                                           | rom_valid | 0                                        | R | 0 = Not ready.<br>1 = Boot ROM bank ( <b>rom_adr</b> ) is valid.                                                                                    |  |  |  |  |
| 7:4                                         |           |                                          |   | N/A                                                                                                                                                 |  |  |  |  |

### 7.8 Serial Interface

The AS3603 provides for the automatic selection of serial interface modes SPI and I<sup>2</sup>C. In I<sup>2</sup>C mode two of four signals can be defined to support this mode switching.

### 7.8.1 Digital Input/Output DC/AC Characteristics

The output voltage LDO VANA\_1 is used as supply voltage of the pins.

Bit Ido\_ana1\_on (page 34) should never be set to 0, as register access over the serial interface is not possible in this case. It is only set to 0 automatically:

- In power-off state (where it is set to 0 automatically)
- During the startup sequence (Boot ROM Addresses 9:13)
- At reset-state (Boot ROM Address 0)

#### Table 31. DC Characteristics Input Pin SCLK/SDI

| Parameter                | Symbol | Min          | Max             | Unit | Notes             |
|--------------------------|--------|--------------|-----------------|------|-------------------|
| High-Level Input Voltage | Vін    | 0.7 x VANA_1 |                 | V    |                   |
| Low-Level Input Voltage  | VIL    |              | 0.3 x<br>Vana_1 | V    |                   |
| Hysteresis               | VHYS   | 0.2 x VANA_1 |                 | V    |                   |
| Input Leakage Current    | ILEAK  | -5           | 5               | μΑ   | to VANA_1 and Vss |

### Table 32. DC Characteristics Input/Output Pin SCSB/SDO

| Parameter                 | Symbol | Min          | Max          | Unit | Notes             |
|---------------------------|--------|--------------|--------------|------|-------------------|
| High-Level Input Voltage  | Vін    | 0.7 x VANA_1 |              | V    |                   |
| Low-Level Input Voltage   | VIL    |              | 0.3 x VANA_1 | V    |                   |
| Hysteresis                | VHYS   | 0.2 x VANA_1 |              | V    |                   |
| Input Leakage Current     | ILEAK  | -5           | 5            | μA   | to VANA_1 and Vss |
| High-Level Output Voltage | Vон    | 0.8 x VANA_1 |              | V    | at -2.0mA         |
| Low-Level Output Voltage  | Vol    |              | 0.2 x VANA_1 | V    | at 2.0mA          |
| Capacitive Load           | CL     |              | 50           | pF   |                   |

Table 33. DC Characteristics Input/Output Open Drain Pin RESET

| Parameter                | Symbol  | Min          | Max          | Unit | Notes             |
|--------------------------|---------|--------------|--------------|------|-------------------|
| High-Level Input Voltage | Vін     | 0.7 x VANA_1 |              | V    |                   |
| Low-Level Input Voltage  | VIL     |              | 0.3 x VANA_1 | V    |                   |
| Hysteresis               | VHYS    | 0.2 x VANA_1 |              | V    |                   |
| Input Leakage Current    | ILEAK   | -5           | 5            | μA   | to VANA_1 and Vss |
| Low-Level Output Voltage | Vol     |              | 0.2 x VANA_1 | V    | at 2mA            |
| Capacitive Load          | CL      |              | 50           | pF   |                   |
| External Pullup Resistor | Rpullup |              | 100k         | Ω    | Connect to VANA_1 |

### 7.8.2 SPI Compatible Serial Interface

Figure 27. SPI Waveform



For a read access bit RW (signal SDI) = 1, for a write access bit RW (signal SDI) = 0.

Data is captured at the rising edge of SCLK and written to SDO at the falling edge of SCLK. If the cycle is not completed after the last bit of the addressed cell, the access is continued with next address (address + 1) to allow block transfers. The maximum clock rate is 10MHz.

### 7.8.3 I<sup>2</sup>C Compatible Serial Interface

### I<sup>2</sup>C Configuration

The AS3603 can be configured as an I<sup>2</sup>C-slave. The AS3603 is able to detect automatically that I<sup>2</sup>C-mode is used when pin SCSB is connected to SDO.

The following pins are used for the I<sup>2</sup>C interface:

- SDI/SDA = I/O Pin
- SCLK /SCK = Input Pin

#### *<sup>b</sup>C* Features

- Fast-mode capability (max. SCL-frequency is 400 kHz @ 100pF capacitive load)
- 7-bit addressing mode
- Write formats:Single-Byte-Write, Page-Write
- Read formats:Current-Address-Read, Random-Read, Sequential-Read
- SDA input delay and SCL spike filtering by integrated RC-components

#### I₂C Slave Addresses

The AS3603 device address is fixed at  $82_h$  for write commands and  $83_h$  for read commands.





### I<sup>2</sup>C Data Transfer Formats

Definitions used in the serial data transfer format diagrams (Figures 29 - 33) are listed in Table 34.

| Symbol   | Definition                        | R/W (AS3603 Slave) | Notes                        |
|----------|-----------------------------------|--------------------|------------------------------|
| S        | Start condition after stop        | R                  | 1 bit                        |
| Sr       | Repeated start                    | R                  | 1 bit                        |
| DW       | Device address for write          | R                  | 1000 0010 (82 <sub>h</sub> ) |
| DR       | Device address for read           | R                  | 1000 0011 (83 <sub>h</sub> ) |
| WA       | Word address                      | R                  | 8 bit                        |
| А        | Acknowledge                       | W                  | 1 bit                        |
| Ν        | No acknowledge                    | R                  | 1 bit                        |
| reg_data | Register data/write               | R                  | 8 bit                        |
| data (n) | Register data/read                | R                  | 1 bit                        |
| Р        | Stop condition                    | R                  | 8 bit                        |
| WA++     | Increment word address internally | R                  | During acknowledge           |

#### Table 34. I<sup>2</sup>C Data Transfer Byte Definitions

### Figure 29. I<sup>2</sup>C Byte Write



#### Figure 30. I<sup>2</sup>C Page Write



Byte Write and Page Write formats are used to write data to the slave.

The transmission begins with the START condition, which is generated by the master when the bus is in IDLE state (the bus is free). The device-write address is followed by the word address. After the word address any number of data bytes can be sent to the slave. The word address is incremented internally, in order to write subsequent data bytes on subsequent address locations.

For reading data from the slave device, the master has to change the transfer direction. This can be done either with a repeated START condition followed by the device-read address, or simply with a new transmission START followed by the device-read address is always followed by the 1st register byte transmitted from the slave. In Read Mode any number of subsequent register bytes can be read from the slave. The word address is incremented internally.

The following diagrams show some of the serial read formats supported by the AS3603.

#### Figure 31. PC Random Read



Random Read and Sequential Read are combined formats. The repeated START condition is used to change the direction after the data transfer from the master.

The word address transfer is initiated with a START condition issued by the master while the bus is idle. The START condition is followed by the device-write address and the word address.

In order to change the data direction a repeated START condition is issued on the 1st SCL pulse after the acknowledge bit of the word address transfer. After the reception of the device-read address, the slave becomes the transmitter. In this state the slave transmits register data located by the previous received word address vector. The master responds to the data byte with a not-acknowledge, and issues a STOP condition on the bus.





Sequential Read is the extended form of Random Read, as more than one register-data bytes are transferred subsequently. In difference to the Random Read, for a sequential read the transferred register-data bytes are responded by an acknowledge from the master. The number of data bytes transferred in one sequence is unlimited (consider the behavior of the word-address counter). To terminate the transmission the master has to send a not-acknowledge following the last data byte and generate the STOP condition subsequently.

Figure 33. I<sup>2</sup>C Current Address Read



To keep the access time as small as possible, this format allows a read access without the word address transfer in advance to the data transfer. The bus is idle and the master issues a START condition followed by the Device-Read address. Analogous to Random Read, a single byte transfer is terminated with a not-acknowledge after the 1st register byte. Analogous to Sequential Read an unlimited number of data bytes can be transferred, where the data bytes has to be responded with an acknowledge from the master. For termination of the transmission the master sends a not-acknowledge following the last data byte and a subsequent STOP condition.

## 8 Register Map

The AS3603 registers along with their addresses and default values are listed in Table 35. Fields marked N/A are not used; reading these bits may result in 0s or 1s. Always use 0s, when writing to these bits.

Caution: Do not write to addresses not listed in Table 35.

| Table 35. | AS3603 | Register | Summary |
|-----------|--------|----------|---------|
|-----------|--------|----------|---------|

| Name                                         | Addr | Default         | B7                | B6                | B5                 | B4                   | B3                 | B2                | B1                | B0              | Page   |
|----------------------------------------------|------|-----------------|-------------------|-------------------|--------------------|----------------------|--------------------|-------------------|-------------------|-----------------|--------|
| Reset State*                                 | 00   | ROM             | Ν                 | I/A               | buck_on            | ldo_sim<br>_on       | ldo_dig2<br>_on    | ldo_dig1<br>_on   | ldo_ana2<br>_on   | Ido_ana1<br>_on |        |
| Step Down Voltage Register                   | 01   | ROM             |                   | N/A               |                    |                      | _                  | buck_v            |                   |                 | 24     |
| LDO_RF1 Voltage Register                     | 02   | ROM             |                   | N/A               |                    |                      |                    | ldo_rf1_v         |                   |                 | 32     |
| LDO_RF2 Voltage Register                     | 03   | ROM             |                   | N/A               |                    |                      |                    | ldo_rf2_v         |                   |                 | 33     |
| LDO_RF3 Voltage Register                     | 04   | ROM             |                   | N/A               |                    |                      |                    | ldo_rf3_v         |                   |                 | 33     |
| LDO_RF4 Voltage Register                     | 05   | ROM             |                   | N/A               |                    |                      |                    | ldo_rf4_v         |                   |                 | 33     |
| LDO_ANA Voltage Register                     | 06   | ROM             |                   | ldo_ana1_v        |                    |                      |                    | Ido_ana2_v        | v                 |                 | 33     |
| LDO_DIG1 Voltage Register                    | 07   | ROM             | Ν                 | I/A               |                    |                      | ldo_               | dig1_v            |                   |                 | 33     |
| LDO_DIG2 Voltage Register                    | 08   | ROM             | N/A               | ldo_sim_v         |                    |                      | ldo_               | dig2_v            |                   |                 | 33     |
| Reg Power Ctrl@6ms*                          | 09   | ROM             | Ν                 | I/A               | buck_on            | ldo_sim<br>_on       | ldo_dig2<br>_on    | ldo_dig1<br>_on   | ldo_ana2<br>_on   | ldo_ana1<br>_on | 25, 34 |
| Reg Power Ctrl@7ms*                          | 10   | ROM             | Ν                 | I/A               | buck_on            | ldo_sim<br>_on       | ldo_dig2<br>_on    | ldo_dig1<br>_on   | ldo_ana2<br>_on   | ldo_ana1<br>_on | 25, 34 |
| Reg Power Ctrl@8ms*                          | 11   | ROM             | Ν                 | I/A               | buck_on            | ldo_sim<br>_on       | ldo_dig2<br>_on    | ldo_dig1<br>_on   | ldo_ana2<br>_on   | ldo_ana1<br>_on | 25, 34 |
| Reg Power Ctrl@9ms*                          | 12   | ROM             | Ν                 | I/A               | buck_on            | ldo_sim<br>_on       | ldo_dig2<br>_on    | ldo_dig1<br>_on   | Ido_ana2<br>_on   | ldo_ana1<br>_on | 25, 34 |
| Reg Power Ctrl@10ms*                         | 13   | ROM             | Ν                 | I/A               | buck_on            | ldo_sim<br>_on       | ldo_dig2<br>_on    | ldo_dig1<br>_on   | ldo_ana2<br>_on   | ldo_ana1<br>_on | 25, 34 |
| Reg Power Ctrl@11ms*                         | 14   | ROM             | Ν                 | I/A               | buck_on            | ldo_sim<br>_on       | ldo_dig2<br>_on    | ldo_dig1<br>_on   | ldo_ana2<br>_on   | ldo_ana1<br>_on | 25, 34 |
| LDO_GPIO Active Register                     | 15   | ROM             | ldo_dig2<br>_gpio | ldo_dig1<br>_gpio | ldo_rf4<br>_gpio   | ldo_rf3<br>_gpio     | ldo_rf2<br>_gpio   | ldo_rf1<br>_gpio  | ldo_ana2<br>_gpio | buck_gpio       | 36     |
| LDO_RF Switch Register                       | 16   | ROM             | ldo_rf4<br>_on    | ldo_rf3<br>_on    | ldo_rf2<br>_on     | ldo_rf1<br>_on       | rf4_sw             | rf3_sw            | ana2_sw           | ana1_sw         | 35     |
| LDO_AD GPIO Register                         | 17   | ROM             | ldo_dig2          | _gpio_sel         | ldo_dig1           | _gpio_sel Ido_ana2_g |                    | -61 -             |                   |                 | 36     |
| LDO_RF GPIO Register                         | 18   | ROM             | ldo_rf4_          | _gpio_sel         | ldo_rf3_           | gpio_sel             | ldo_rf2_gpio_sel   |                   | ldo_rf1_gpio_sel  |                 | 37     |
| Reset Timer Register                         | 19   | ROM             |                   | 1                 | N/A                | 1                    |                    |                   | res_timer         |                 | 55     |
| Charger Control Register                     | 20   | ROM             | N/A               | Boost             | Bypass             | Pulse                | Li4v2              | Fast              | BatType           | ChEn            | 19     |
| Fuel Gauge Register                          | 21   | ROM             |                   | N/A               | 4                  | CalMod CalR          |                    | CalReq            |                   |                 | 21     |
| Charger Current Register                     | 22   | 00 <sub>h</sub> |                   | N/A               | 1                  | ConstantCurrent      |                    | ent               | TrickleCu         |                 | 20     |
| Step Down Configuration<br>Register          | 23   | ROM             | dis_xnc           | dis_ilim          | force_<br>pwm      | N                    | /A                 | sync_<br>rect_off | buck_<br>nsw_on   | buck_<br>psw_on | 25     |
| Charge Pump Control<br>Register              | 24   | ROM             | Ν                 | I/A               | onkey_<br>pulldown | cp_freq              | N/A                | cp_vref           | cp_pulse<br>skip  | cp_on           | 38     |
| Step Up DC/DC Converter<br>Control Register  | 25   | ROM             |                   | N/A               | 4                  | 1                    | stpup_<br>low_curr | stpup_<br>freq    | stpup_<br>sw_on   | stpup_on        | 40     |
| GPIO1 Control Register                       | 26   | ROM             | gpio1_            | _out_src          | gpio1_<br>invert   | gpio1                | _pulls             | gpio1_<br>voltage | gpio1             | _mode           | 43     |
| GPIO2 Control Register                       | 27   | ROM             | gpio2_            | _out_src          | gpio2_<br>invert   | gpio2                | _pulls             | stepdown<br>_fb   | gpio2             | _mode           | 43     |
| GPIO3 Control Register                       | 28   | ROM             | gpio3_            | _out_src          | gpio3_<br>invert   | gpio3                | _pulls             | gpio3_<br>voltage | gpio3             | _mode           | 44     |
| GPIO4 Control Register                       | 29   | ROM             | gpio4_out_src     |                   | gpio4_<br>invert   | gpio4                | _pulls             | gpio4_<br>voltage | gpio4             | _mode           | 44     |
| Clock Generation Register                    | 30   | ROM             |                   |                   |                    | N/A                  |                    |                   |                   | ext_clk         | 45     |
| Interrupt Enable Register                    | 31   | ROM             | N/A               |                   |                    | chdet_<br>int_en     | onkey_<br>int_en   | ovtmp_<br>int_en  | vchoff_<br>int_en | wdog<br>_int_en | 47     |
| Interrupt Status Register                    | 32   | N/A             | N/A               |                   |                    | chdet_i              | onkey_i            | ovtmp_i           | vchoff_i          | wdog_i          | 47     |
| GPIO Signal Register                         | 33   | N/A             |                   | N/A               | 4                  |                      | gpio4              | gpio3             | gpio2             | gpio1           | 45     |
| GPIO Frequency Control<br>High Time Register | 34   | 00 <sub>h</sub> |                   |                   |                    | gpio_h               | _time              |                   |                   |                 | 45     |
| GPIO Frequency Control<br>Low Time Register  | 35   | 00 <sub>h</sub> |                   |                   |                    | gpio_l               | _time              |                   |                   |                 | 45     |

| Name                                | Addr | Default         | B7                             | B6            | B5                         | B4                         | B3                      | B2              | B1                        | B0                 | Page |
|-------------------------------------|------|-----------------|--------------------------------|---------------|----------------------------|----------------------------|-------------------------|-----------------|---------------------------|--------------------|------|
| CURR1 Value Register                | 36   | 00 <sub>h</sub> |                                |               |                            | curr1_c                    | urrent                  |                 |                           |                    | 48   |
| CURR2 Value Register                | 37   | 00 <sub>h</sub> |                                | curr2_current |                            |                            |                         |                 |                           |                    | 48   |
| CURR3 Value Register                | 38   | 00 <sub>h</sub> |                                |               |                            | curr3_c                    | urrent                  |                 |                           |                    | 49   |
| CURR4 Value Register                | 39   | 00 <sub>h</sub> |                                |               |                            | curr4_c                    | urrent                  |                 |                           |                    | 49   |
| CURR Control Register               | 40   | 00 <sub>h</sub> | curr                           | 4_ctrl        | curr                       | 3_ctrl                     | curr                    | 2_ctrl          | curr                      | 1_ctrl             | 49   |
| CURR Mode Register                  | 41   | 00 <sub>h</sub> |                                | N/A           | À                          |                            | curr4_sw                | curr3_sw        | curr2_sw                  | curr1_sw           | 49   |
| CURR GPIO Map Register              | 42   | 00 <sub>h</sub> | curr4                          | _gpio         | curr3                      | _gpio                      | curr2                   | 2_gpio          | curr                      | 1_gpio             | 50   |
| Audio Control Register              | 43   | 00 <sub>h</sub> |                                | aud_g         | jain                       |                            | aud_                    | ib_red          | aud_lpo                   | aud_on             | 53   |
| Charger Timing Register             | 44   | 4B <sub>h</sub> | TPOF                           | FMAX          |                            | TPOFF                      |                         |                 | TPON                      |                    | 20   |
| References Control Register         | 45   | 00 <sub>h</sub> |                                | N/A           |                            | low_<br>power_<br>gpio_pol | low_pov                 | wer_gpio        | low_<br>power_<br>gpio_on | low_<br>power_on   | 60   |
| Watchdog Control Register           | 46   | 02 <sub>h</sub> |                                | N/A           |                            | wtdg_<br>trigger           | wtdg_g                  | pio_input       | wtdg_<br>res_on           | wtdg_on            | 58   |
| Watchdog_min Timer<br>Register      | 47   | 00 <sub>h</sub> |                                |               |                            | wtdg_mi                    | n_timer                 |                 | •                         | •                  | 59   |
| Watchdog_max Timer<br>Register      | 48   | $FF_h$          |                                |               |                            | wtdg_ma                    | x_timer                 |                 |                           |                    | 59   |
| Watchdog Software Signal Register   | 49   | 00 <sub>h</sub> |                                |               |                            | N/A                        |                         |                 |                           | wtdg_<br>sw_sig    | 59   |
| Test_enable                         | 50   | 00 <sub>h</sub> |                                |               |                            | test_en                    | _code                   |                 |                           |                    |      |
| Testmux Control                     | 51   | 00 <sub>h</sub> |                                | mux_ain       | _l_ctrl                    |                            |                         | mux_a           | in_r_ctrl                 |                    |      |
| Testmode Control                    | 52   | 00 <sub>h</sub> | stpu                           | p_tm          | zzap_<br>force_<br>readout | zzap_<br>test_on           | zzap_test<br>mode test_ |                 | mode                      | atpg_<br>mode      |      |
| Charger Status Register             | 53   | N/A             | Bypass                         | NoBat         | EOC                        | CVM                        | Trickle                 | IntReg          | ChAct                     | chDet              | 19   |
| Delta Charge MSB Register           | 54   | N/A             | sign                           | 214           | 213                        | 212                        | 211                     | 210             | 29                        | 28                 | 21   |
| Delta Charge LSB Register           | 55   | N/A             | 27                             | 26            | 2 <sup>5</sup>             | 24                         | 2 <sup>3</sup>          | 22              | 21                        | 20                 | 21   |
| Elapsed Time MSB Register           | 56   | N/A             | 215                            | 214           | 213                        | 212                        | 211                     | 210             | 29                        | 28                 | 22   |
| Elapsed Time LSB Register           | 57   | N/A             | 27                             | 26            | 25                         | 24                         | 2 <sup>3</sup>          | 22              | 21                        | 20                 | 22   |
| Reset Control Register              | 58   | 00 <sub>h</sub> | Ν                              | /A            | I                          | reset_reaso                | n                       | on_input        | power_<br>off             | force_<br>reset    | 55   |
| Overtemperature Control<br>Register | 59   | 00 <sub>h</sub> | tco_140_a                      | tco_110_a     | temp                       | o_test                     | rst_ov_te<br>mp_140     | ov_temp_<br>140 | ov_temp_<br>110           | temp_<br>pmc_on    | 57   |
| Boot Sequence Detection<br>Register | 60   | N/A             |                                |               | N/A                        |                            |                         | rom_<br>valid   | ron                       | n_adr              | 61   |
| ASIC ID 1                           | 61   | 32 <sub>h</sub> | 0                              | 0             | 1                          | 1                          | 0                       | 0               | 1                         | 0                  |      |
| ASIC ID 2                           | 62   | N/A             |                                | •             |                            | re                         | v                       |                 |                           | •                  |      |
| Fuse Reg 1                          | 63   | N/A             | serial_mode VrefTrim Spare N/A |               |                            |                            | N/A                     |                 |                           |                    |      |
| Fuse Reg 2                          | 64   | N/A             | Sp                             | are           |                            | VrefLpTrim                 |                         | RefOs           | c1Mhz1                    | serial_<br>mode<1> |      |
| Audio Control 2 Register            | 65   | 01 <sub>h</sub> |                                | N/A           | 4                          |                            |                         | ud_<br>ldwn     | aud_<br>overcur           | aud_<br>stereo     | 53   |
| Charger Config Register             | 66   | ROM             | N                              | /A            | CVMtst                     | DisOWB                     | DisBDet                 | Dis Hyst        | Wide                      | N/A                | 20   |
| PreCurDac Register                  | 67   | 00 <sub>h</sub> | 27                             | 26            | 25                         | 24                         | 23                      | 22              | 21                        | 20                 | 22   |

### Table 35. AS3603 Register Summary (Continued)

Read-Only Bit Read/Write Bit

\* Reading registers 10 -14 will always return 00<sub>h</sub>. These registers are only used during startup sequencing of the respective LDOs. The final sequence in register 14 can be read in register 09 after the boot sequence is completed.

## 9 Pinout and Packaging

### 9.1 Pin Descriptions

Table 36. Pin Type Definitions

| Pin Type | Description                                               |
|----------|-----------------------------------------------------------|
| DI       | Digital Input                                             |
| DO       | Digital Output                                            |
| DIO      | Digital Input/Output                                      |
| DIO_5    | Digital Input/Output with Selectable Supply (V5_6 or VDD) |
| OD       | Open Drain - the device can only pulldown this pin        |
| AIO      | Analog Pin                                                |
| AI       | Analog Input                                              |
| AO       | Analog Output                                             |
| S        | Supply Pin                                                |
| GND      | Ground Pin                                                |

### Table 37. Pinlist QFN48

| Pin | Name     | Туре   | Description                                                                                                                                                  |
|-----|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | V5_6     | AIO    | Output voltage of the Charge Pump; if used, connect a ceramic capacitor of $1\mu$ F (±20%) or 2.2 $\mu$ F (+100%/-50%).                                      |
| 2   | CAPP     | AIO    | Flying capacitor of the Charge Pump; if used, connect a ceramic capacitor of 330nF (±20%) to this pin.                                                       |
| 3   | CAPN     | AIO    | Flying capacitor of the Charge Pump; if used connect a ceramic capacitor of 330nF (±20%) to this pin.                                                        |
| 4   | VANA_1   | AO     | Output voltage of Analog LDO VANA_1; if the Charge Pump or this LDO is used, connect a ceramic capacitor of $1\mu$ F (±20%) or 2.2 $\mu$ F (+100%/-50%).     |
| 5   | VBAT_1   | S      | Supply pin for Analog LDOs VANA_1 and VANA_2; can be connected to VBAT or separate supply (3.0-5.5V).                                                        |
| 6   | VANA_2   | AO     | Output voltage of one of Analog LDO VANA_2; if used, connect a ceramic capacitor of $1\mu$ F (±20%) or 2.2 $\mu$ F (+100%/-50%).                             |
| 7   | VRF_2    | AO     | Output voltage of RF LDO VRF_2; can be used as high-side switch, if used as LDO, connect a ceramic capacitor of $1\mu$ F (±20%) or 2.2 $\mu$ F (+100%/-50%). |
| 8   | VBAT_4   | S      | Supply pad for RF-LDOs VRF_1 and VRF_2; can be connected to VBAT or separate supply (3.0-5.5V).                                                              |
| 9   | VRF_1    | AO     | Output voltage of RF LDO VRF_1; can be used as high-side switch, if used as LDO, connect a ceramic capacitor of $1\mu$ F (±20%) or 2.2 $\mu$ F (+100%/-50%). |
| 10  | RESET    | DIO/OD | Bidirectional RESET pin; add an external pullup resistor to pin VANA_1.                                                                                      |
| 11  | SDO      | DO     | SPI digital output in SPI mode; connect to pin SCSB in I <sup>2</sup> C mode.                                                                                |
| 12  | SDI/SDA  | DI     | SPI digital input in SPI mode; SDA input/output in I2C mode.                                                                                                 |
| 13  | SCLK/SCK | DI     | SPI clock input in SPI mode; SCK input in I <sup>2</sup> C mode.                                                                                             |
| 14  | SCSB     | DI     | SPI chip-select in SPI mode; connect to pin SDO in I <sup>2</sup> C mode.                                                                                    |
| 15  | ISENSP   | AI     | Positive sensing input voltage for the external charging current shunt resistor.                                                                             |
| 16  | ISENSN   | AI     | Negative sensing input voltage for the external charging current shunt resistor.                                                                             |
| 17  | Vrf_3    | AO     | Output voltage of RF LDO VRF_3; can be used as high-side switch, if used as LDO, connect a ceramic capacitor of $1\mu$ F (±20%) or 2.2 $\mu$ F (+100%/-50%). |
| 18  | VBAT_5   | S      | Supply pin for Charger, internal LDO and RF LDOs $VRF_3$ and $VRF_4$ . Always connect to $VBAT.$                                                             |
| 19  | VRF_4    | AO     | Output voltage of RF LDO VRF_4; can be used as high-side switch, if used as LDO, connect a ceramic capacitor of $1\mu$ F (±20%) or 2.2 $\mu$ F (+100%/-50%). |

| Pin | Name      | Туре  | Description                                                                                                                                                                                                                                                                       |
|-----|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20  | Vcharger  | AI    | High voltage input coming from the Battery Charger; if the Battery Charger is used, connect a ceramic capacitor of $1\mu$ F.                                                                                                                                                      |
| 21  | VGATE     | AO    | Control pin for the external battery charger MOSFET transistor.                                                                                                                                                                                                                   |
| 22  | V2_5      | AO    | Output voltage of low power LDO V <sub>2_5</sub> ; always connect a ceramic capacitor of $1\mu$ F (±20%) or 2.2 $\mu$ F (+100%/-50%); do not load this pin during startup.                                                                                                        |
| 23  | RBIAS     | AIO   | External resistor; always connect a resistor of $220k\Omega$ (±1%) to ground. <b>Caution:</b> Do not load this pin.                                                                                                                                                               |
| 24  | Rprogram  | AIO   | External resistor for selecting Boot ROM address; audio input in testmode.                                                                                                                                                                                                        |
| 25  | ON        | DI    | Input pin to startup the AS3603 (power on); internal pulldown. Supply pin for Zenerzap programming voltage (for internal use only).                                                                                                                                               |
| 26  | Cref      | AIO   | Bypass capacitor for the internal voltage reference; always connect a capacitor of 100nF.<br>Caution: Do not load this pin.                                                                                                                                                       |
| 27  | GND_SENSE | AIO   | Sensitive GND for Bandgap Voltage Reference.                                                                                                                                                                                                                                      |
| 28  | AOUT_L    | AO    | Audio Amplifier left-channel output.                                                                                                                                                                                                                                              |
| 29  | AOUT_R    | AO    | Audio Amplifier right-channel output.                                                                                                                                                                                                                                             |
| 30  | Vbat_3    | S     | Supply pin for Step-Up Converter, Current Sinks, and Audio Amplifier; always connect to VBAT.                                                                                                                                                                                     |
| 31  | AGND      | AIO   | Audio Amplifier reference GND; if the Audio Amplifier is used, connect a capacitor of 100nF (±10%) to this pin.<br>Caution: Do not connect directly to Vss.                                                                                                                       |
| 32  | CURR4     | AI    | Analog current sink input (designed for buzzer).                                                                                                                                                                                                                                  |
| 33  | CURR3     | AI    | Analog current sink input (designed for vibrator).                                                                                                                                                                                                                                |
| 34  | CURR2     | AI    | Analog current sink input (designed for (white LEDs).                                                                                                                                                                                                                             |
| 35  | CURR1     | AI    | Analog current sink input (designed for white LEDs); also used as input for the Step Up DC/DC Converter.                                                                                                                                                                          |
| 36  | STEPUP    | AIO   | Step Up DC/DC Converter output pin; can also be used as a ground switch.                                                                                                                                                                                                          |
| 37  | Ain_r     | AI    | Audio Amplifier right-channel input; sense output in test mode.                                                                                                                                                                                                                   |
| 38  | Ain_l     | AI    | Audio Amplifier left-channel input; sense output in test mode.                                                                                                                                                                                                                    |
| 39  | VDIG_2    | AO    | Output voltage of Digital LDO VDIG_2; if used, connect a ceramic capacitor of 100nF (±20%).                                                                                                                                                                                       |
| 40  | Vвиск     | AI    | Supply pin for Digital LDOs VDIG_1 and VDIG_2; If the Step Down DC/DC converter is used as pre-regulator, connect this pin to the output of the DC/DC converter. If Step Down DC/DC pre-regulator is not used, this pin can be connected to VBAT or a separate supply (1.0-5.5V). |
| 41  | VDIG_1    | AO    | Output voltage of Digital LDO VDIG_1; if used, connect a ceramic capacitor of 100nF (±20%).                                                                                                                                                                                       |
| 42  | GPIO4     | DIO_5 | General purpose switchable 5V input/output.                                                                                                                                                                                                                                       |
| 43  | GPIO3     | DIO_5 | General purpose switchable 5V input/output.                                                                                                                                                                                                                                       |
| 44  | GPIO2     | DIO_5 | General purpose switchable 5V input/output.                                                                                                                                                                                                                                       |
| 45  | GPIO1     | DIO_5 | General purpose switchable 5V input/output.                                                                                                                                                                                                                                       |
| 46  | Vsiм      | AO    | Output voltage of LDO VSIM; if used, connect a ceramic capacitor of 100nF (±20%).                                                                                                                                                                                                 |
| 47  | VBAT_2    | S     | Supply pin for the Step Down DC/DC Converter and LDO VSIM; always connect to VBAT.                                                                                                                                                                                                |
| 48  | Lx        | AO    | Step Down DC/DC Converter output.                                                                                                                                                                                                                                                 |
| 49  | Vss       | VSS   | Ground pad (QFN48: exposed paddle).                                                                                                                                                                                                                                               |

### Table 37. Pinlist QFN48 (Continued)

### 9.2 Package Drawings and Markings

Figure 34. QFN 48 - 7x7mm with Exposed Paddle (AS3603-xGx-x)



JEDEC Package Outline Standard: MO-220 VHHD-5 - Lead Finish: 100% Sn "Matte Tin".

Marking: AYWWIZZ

A: Pb-Free Identifier Y: Last Digit of Manufacturing Year WW: Manufacturing Week I: Plant Identifier ZZ: Traceability Code

Package Drawings and Markings

### AS3603

Data Sheet

### Figure 35. QFN 48 – 7x7mm Detail Dimensions



| DIM                                   | MIN NOM MAX                                                                                | NOTES                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A<br>Al<br>b<br>D<br>E<br>Dl<br>E     | 0.80 1.00<br>0.203 REF<br>0.18 0.23 0.30<br>7.00 BSC<br>7.00 BSC<br>3.90 4.10<br>3.90 4.10 | <ul> <li>1.0 DIMENSIONING &amp; TOLERANCEING CONFIRM TO ASME Y14.5M-1994.</li> <li>2.0 ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.</li> <li>3.0 DIMENSION "b" APPLIES TO METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25mm AND 0.30mm FROM TERMINAL TIP. DIMENSION L1 REPRESENTS TERMINAL FULL BACK FROM PACKAGE EDGE UP TO 0.1mm IS ACCEPTABLE.</li> </ul> |
| EI<br>e<br>L<br>L1<br>P<br>aaa<br>ccc | 3.90 4.10<br>0.50 BSC<br>0.30 0.40 0.50<br>0.10<br>45° BSC<br>0.15<br>0.10                 | <ul><li>4.0 COPLANARITY APPLIES TO THE EXPOSED HEAT SLUG AS WELL AS<br/>THE TERMINAL.</li><li>5.0 RADIUS ON TERMINAL IS OPTIONAL.</li></ul>                                                                                                                                                                                                                                |

Package Drawings and Markings



Figure 36. QFN 48 - 6x6mm with Exposed Paddle (AS3603-xFx-x)

Lead Finish: 100% Sn "Matte Tin".

Marking: AYWWIZZ A: Pb-Free Identifier Y: Last Digit of Manufacturing Year WW: Manufacturing Week I: Plant Identifier ZZ: Traceability Code

Package Drawings and Markings

#### Figure 37. QFN 48 – 6x6mm Detail Dimensions



EVEN / ODD TERMINL SIDE



| DIM                                                                   |
|-----------------------------------------------------------------------|
| A<br>A1<br>b<br>D<br>E<br>D1<br>E1<br>e<br>L<br>L1<br>P<br>aaa<br>ccc |

## **10 External Parts List**

The recommended specifications for external components (refer to pages 2 and 3) are listed in Table 38.

Table 38. External Parts Specification

| Part | Min. | Тур.                                                 | Max.   | Tol. Min. | Rating Min. | Remarks                                                                                                                                                              | Package Min. |
|------|------|------------------------------------------------------|--------|-----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| C1   | 1µF  |                                                      | 4.7µF  | ±20%      | 25V         | Ceramic, X5R, X7R (Step-Up)                                                                                                                                          | 1206         |
| C2   |      | 330nF                                                |        | ±20%      | 6.3V        | Ceramic, X5R (Charge Pump)                                                                                                                                           | 0603         |
| C3   | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (V5_6)                                                                                                                                                  | 0603         |
| C4   | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (VANA_1)                                                                                                                                                | 0603         |
| C5   |      | 1µF                                                  |        | ±20%      | 6.3V        | Ceramic, X5R (VBAT_1)                                                                                                                                                | 0603         |
| C6   | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (VANA_2)                                                                                                                                                | 0603         |
| C7   | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (V2_5)                                                                                                                                                  | 0603         |
| C8   | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (VRF_1)                                                                                                                                                 | 0603         |
| C9   |      | 1µF                                                  |        | ±20%      | 6.3V        | Ceramic, X5R (VBAT_4)                                                                                                                                                | 0603         |
| C10  | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (VRF_2)                                                                                                                                                 | 0603         |
| C11  | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (VRF_3)                                                                                                                                                 | 0603         |
| C12  |      | 1µF                                                  |        | ±20%      | 6.3V        | Ceramic, X5R (VBAT_5)                                                                                                                                                | 0603         |
| C13  | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (VRF_4)                                                                                                                                                 | 0603         |
| C14  | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (VDIG_1)                                                                                                                                                | 0603         |
| C15  | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (VDIG_2)                                                                                                                                                | 0603         |
| C16  |      | 1µF                                                  |        | ±20%      | 6.3V        | Ceramic, X5R (VBAT_2)                                                                                                                                                | 0603         |
| C17  | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (VBUCK)                                                                                                                                                 | 0603         |
| C18  |      | 10µF                                                 |        | ±20%      | 6.3V        | Tantalum or X5R                                                                                                                                                      |              |
| C19  |      | 100nF                                                |        | ±20%      | 6.3V        | Ceramic, X5R (VSIM)                                                                                                                                                  | 0402         |
| C20  |      | 100µF                                                |        | ±20%      | 6.3V        | Tantalum; L Stereo Decoupling Cap.                                                                                                                                   |              |
| C21  |      | 100µF                                                |        | ±20%      | 6.3V        | Tantalum; R Stereo Decoupling Cap.                                                                                                                                   |              |
| C22  |      | 1µF                                                  |        | ±20%      | 6.3V        | Ceramic, X5R (VBAT_4)                                                                                                                                                | 0603         |
| C23  |      | 100nF                                                |        | ±20%      | 6.3V        | Ceramic, X5R (Decoupling, AIN_L)                                                                                                                                     | 0402         |
| C24  |      | 100nF                                                |        | ±20%      | 6.3V        | Ceramic, X5R (Decoupling, AIN_R)                                                                                                                                     | 0402         |
| C25  |      | 100nF                                                |        | ±20%      | 6.3V        | Ceramic, X5R (AGND)                                                                                                                                                  | 0402         |
| C26  | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (VCHARGER)                                                                                                                                              | 0603         |
| C27  | 10µF |                                                      |        | ±20%      | 6.3V        | X5R; all VBAT Caps. Combined                                                                                                                                         | 0603         |
| C28  |      | 100nF                                                |        | ±20%      | 6.3V        | Ceramic, X5R (ISense)                                                                                                                                                | 0402         |
| C29  |      | 100nF                                                |        | ±20%      | 6.3V        | Ceramic, X5R (CREF)                                                                                                                                                  | 0402         |
| C30  | 1µF  |                                                      | 4.7µF  | ±20%      | 6.3V        | Ceramic, X5R (VDD_DIG)                                                                                                                                               | 0603         |
| R1   |      | 2k                                                   |        | ±1%       |             | VGATE Pullup Resistor                                                                                                                                                | 0201         |
| R2   |      | 47k                                                  |        | ±1%       |             | ISENSP Series Resistor                                                                                                                                               | 0201         |
| R3   |      | 47k                                                  |        | ±1%       |             | ISENSN Series Resistor                                                                                                                                               | 0201         |
| R4   | 25m  | 50m                                                  | 100m   | ±1%       |             | Shunt resistor                                                                                                                                                       | 0603         |
| R7   |      |                                                      |        | ±5%       |             |                                                                                                                                                                      |              |
| R5   |      | 100k                                                 |        | ±10%      |             | Reset Pullup Resistor                                                                                                                                                | 0201         |
| R6   |      | 220k                                                 |        | ±1%       |             | Bias Resistor                                                                                                                                                        | 0201         |
| R7   |      | 0<br>10k<br>20k<br>39k<br>82k<br>160k<br>330k<br>Inf |        | ±5%       |             | Select ROM Bank 7<br>Select ROM Bank 6<br>Select ROM Bank 5<br>Select ROM Bank 4<br>Select ROM Bank 3<br>Select ROM Bank 2<br>Select ROM Bank 1<br>Select ROM Bank 0 | 0201         |
| L1   |      | 22µH                                                 |        | ±20%      |             | Recommended type: Coiltronics SD-12-220                                                                                                                              |              |
| L2   |      | 4.7µH                                                |        | ±20%      |             | Recommended type: Coiltronics SD-12-4R7                                                                                                                              |              |
| D1   | MBR  | 0520 or s                                            | imilar |           |             | Shottky Diode; ONSEMI, IR                                                                                                                                            | SOD123       |
| D2   |      | xx4148                                               |        |           |             | Universal Diode                                                                                                                                                      |              |
| Q1   | Si3  | 441 or sir                                           | nilar  |           |             | PMOS Charger Transistor; VISHAY                                                                                                                                      |              |

## **11 Ordering Information**

| Device ID            | Part Number | Marking | Delivery Form* | Description                                                        |  |
|----------------------|-------------|---------|----------------|--------------------------------------------------------------------|--|
|                      | AS3603JFA-Z | AS3603J | Tape and Reel  | QFN48 Package Size = 6x6mm;<br>Pitch = 0.4mm                       |  |
| AS3603- <i>RPD-Z</i> | AS3603JFB-Z | AS3603J | Tube           |                                                                    |  |
| A33003-RPD-Z         | AS3603JGA-Z | AS3603J | Tape and Reel  | QFN48 Package Size = 7x7mm;<br>Pitch = 0.5mm                       |  |
|                      | AS3603JGB-Z | AS3603J | Tube           |                                                                    |  |
| AS3603- <i>HFA-Z</i> | AS3603HFA-Z | AS3603H | Tape and Reel  | QFN48 Package Size = 6x6mm;<br>Pitch = 0.4mm, Customized Version H |  |

### Where:

### R = **Revision**:

J = Standard

H = Customized Version

### P = Package Type:

F = QFN48 6x6mm

G = QFN487x7mm

### D = Delivery Form:

- A = Tape and Reel
- . B = Tube

\* Dry-pack sensitivity level = 3 in accordance with IPC/JEDEC J-STD-033A.

Z = Pb-Free IC Package

## 12 Errata

| Marking             | Status    | ASIC ID2  | Issue/Changes/<br>New Functions  | Remark                                                                                                                                              | Workaround                                                                                |
|---------------------|-----------|-----------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|
| AS3603J,<br>AS3603H | Available | 59,<br>58 | V2_5 voltage<br>during shutdown. | During shutdown, the V2_5 voltage<br>can exceed the specified range (2.4<br>to 2.6V; possible values are<br>between 2.3 and 2.7V)                   | Do not use V2_5 externally, or do not enter shutdown.                                     |
|                     |           |           | Charge pump power-off issue.     | If not in shutdown mode and the<br>charge pump is switched off (bit<br>cp_on (page 38) = 0), it continues to<br>operate with a different frequency. | Do not set bit <b>cp_on</b> = 0<br>(charge pump off);<br>entering shutdown is<br>allowed. |

### Copyrights

Copyright © 1997-2006, austriamicrosystems AG, Schloss Premstaetten, 8141 Unterpremstaetten, Austria-Europe. Trademarks Registered ®. All rights reserved. The material herein may not be reproduced, adapted, merged, translated, stored, or used without the prior written consent of the copyright owner.

All products and companies mentioned are trademarks or registered trademarks of their respective companies.

### Disclaimer

Devices sold by austriamicrosystems AG are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. austriamicrosystems AG makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. austriamicrosystems AG reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with austriamicrosystems AG for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by austriamicrosystems AG for each application. For shipments of less than 100 parts the manufacturing flow might show deviations from the standard production flow, such as test flow or test location.

The information furnished here by austriamicrosystems AG is believed to be correct and accurate. However, austriamicrosystems AG shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interruption of business or indirect, special, incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of austriamicrosystems AG rendering of technical or other services.

### **Contact Information**

Headquarters austriamicrosystems AG A-8141 Schloss Premstaetten, Austria

Tel: +43 (0) 3136 500 0 Fax: +43 (0) 3136 525 01

For Sales Offices, Distributors and Representatives, please visit:

http://www.austriamicrosystems.com/contact

# austriamicrosystems – a leap ahead

Revision 3.33