

The Synchronous Buck Converter with 300mA LDO

#### Features

- Wide Input Operating Range: 4.5V~5.5V
- Synchronous Buck Regulators for SoC:
  - -Fixed 1.2V
    - 1.2A peak Output Current for Core Power
  - 2MHz Switching Frequency
- Low-Dropout Linear Regulators for System Power:
- Fixed 3.3V, 300mA Output Current with high PSRR
- Thermal-Overload Protection
- Power-OK Indicator after LDO Ready
- TDFN2x2-8 Package
- Lead Free Green Devices Available (RoHS Compliant)

Simplified Application Circuit

### Applications

- · IP-Cam
- · Car Recorder
- · Security

### **General Description**

The APW7566A is P-channel low dropout linear regulator and synchronous buck converter which needs input voltage from 4.5 to 5.5V.

Synchronous buck converter is integrated high side and low side power MOSFET. It is equipped with an automatic PSM/PWM mode operation. At light load, the IC operates in the PSM mode to reduce the switching losses. At heavy load, the IC works in PWM mode.

Low dropout linear regulator delivers current up to 300mA to set output voltage, and it also can work with low ESR ceramic capacitors. Typical dropout voltage is only 240mV at 300mA loading.

The APW7566A is equipped with Power-on-reset, shutdown control, soft start, over-temperature and currentlimit into a single package to protect the device against wrong logic control and over-temperature and current over-loads.

The APW7566A available TDFN2x2-8 provides a very compact system solution external components and PCB area.



ANPEC reserves the right to make changes to improve reliability or manufacturability without notice, and advise customers to obtain the latest version of relevant information to verify before placing orders.



### Ordering and Marking Information



Note: ANPEC lead-free products contain molding compounds/die attach materials and 100% matte tin plate termination finish; which are fully compliant with RoHS. ANPEC lead-free products meet or exceed the lead-free requirements of IPC/JEDEC J-STD-020D for MSL classification at lead-free peak reflow temperature. ANPEC defines "Green" to mean lead-free (RoHS compliant) and halogen free (Br or CI does not exceed 900ppm by weight in homogeneous material and total of Br and CI does not exceed 1500ppm by weight).

### **Pin Configuration**



### Absolute Maximum Ratings (Note 1)

| Symbol           | Paran                             | Rating         | Unit                         |    |
|------------------|-----------------------------------|----------------|------------------------------|----|
|                  | VDD,VLDO to GND Voltage           | -0.3 ~ 7       | V                            |    |
|                  | >20ns                             |                | -1 ~ (V <sub>VDD</sub> )+0.3 | V  |
|                  | - LA IO GIND VOILage              | <20ns          | -3 ~ (V <sub>VDD</sub> )+3   | V  |
|                  | All other pins                    | -<br>-         | -0.3 ~7                      | V  |
|                  | Power Dissipation                 |                | Internally Limited           | W  |
| TJ               | Maximum Junction Temperature      | -40 ~ 150      | °C                           |    |
| T <sub>STG</sub> | Storage Temperature               |                | -65 ~ 150                    | °C |
| T <sub>SDR</sub> | Maximum Lead Soldering Temperatur | e (10 Seconds) | 260                          | °C |

Note1: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.



### **Thermal Characteristics**

| Symbol          | Parameter                                                         | Typical Value | Unit |
|-----------------|-------------------------------------------------------------------|---------------|------|
| $\theta_{JA}$   | Junction-to-Ambient Resistance in free air (Note 2)<br>TDFN 2x2-8 | 165           | °C/W |
| θ <sub>JC</sub> | Junction-to-Case Resistance in free air (Note 3)<br>TDFN 2x2-8    | 20            | °C/W |

Note 2:  $\theta_{JA}$  is measured with the component mounted on a high effective thermal conductivity test board in free air. The exposed pad is soldered directly on the PCB.

Note 3: The case temperature is measured at the center of the exposed pad on the underside.

### Recommended Operating Conditions (Note 4)

| Symbol           | Parameter                     | Range     | Unit |
|------------------|-------------------------------|-----------|------|
| V <sub>VDD</sub> | VDD Supply Voltage            | 4.5 ~ 5.5 | V    |
| IOUT             | Peak Converter Output Current | 0 ~ 1.2   | А    |
| ILDO             | VLDO Output Current           | 0 ~ 0.3   | А    |
| L                | Inductor                      | 0.47~2.2  | μH   |
| C <sub>OUT</sub> | VOUT Output Capacitor         | 4.7~22    | μF   |
| C <sub>LDO</sub> | VLDO Output Capacitor         | 1~22      | μF   |
| T <sub>A</sub>   | Ambient Temperature           | -40 ~ 85  | °C   |
| TJ               | Junction Temperature          | -40 ~ 125 | °C   |

Note 4: Refer to the typical application circuit.

### **Electrical Characteristics**

Unless otherwise specified, these specifications apply over VDD=5V. Typical values are at  $T_A = 25$  °C.

| Symbol           | Baromator                 | Toot Conditions                                               |       | APW7566 A | Unit  |      |
|------------------|---------------------------|---------------------------------------------------------------|-------|-----------|-------|------|
| Symbol           | ranameter rest conditions |                                                               | Min   | Тур       | Max   | Unit |
| SUPPLY C         | URRENT                    |                                                               |       |           |       |      |
| I <sub>VDD</sub> | Quiescent Current         | $V_{PWM_{FB}}=0.6V$                                           | -     | 250       | 300   | μA   |
| I <sub>SD</sub>  | Shutdown Quiescent        |                                                               | -     | -         | 5     | μA   |
| POWER-0          | N-RESET (PWM/LDO)         |                                                               |       |           |       |      |
|                  | POR Threshold             |                                                               | 2.3   | 2.6       | 2.85  | V    |
|                  | POR Hysteresis            |                                                               | -     | 0.1       | -     | V    |
| OUTPUT V         | /OLTAGE (PWM)             |                                                               |       |           |       |      |
|                  | Output Voltage Accuracy   | APW7566A                                                      | 1.176 | 1.2       | 1.224 | V    |
|                  | Line Regulation           | I <sub>OUT</sub> =1mA, V <sub>VDD</sub> =4.5V to 5.5V         | -     | -         | 0.7   | %/V  |
|                  | Load Regulation           | $I_{PWM}=300 \text{mA to } 800 \text{mA}, V_{VDD}=5 \text{V}$ |       |           | 0.5   | %    |



## **Electrical Characteristics (Cont.)**

Unless otherwise specified, these specifications apply over VDD=5V. Typical values are at  $T_A$ =25°C.

| 0. m h a l         | Parameter                                 | Tant Oan ditis                                               |          |       | APW7566A             |       | Unit |
|--------------------|-------------------------------------------|--------------------------------------------------------------|----------|-------|----------------------|-------|------|
| Symbol             |                                           | lest Conditio                                                | ons      | Min   | Тур                  | Max   | Unit |
| OUTPUT             | VOLTAGE (LDO)                             |                                                              | <b>!</b> |       | •                    |       |      |
|                    | Output Voltage Accuracy                   | $I_{LDO} = 1mA \sim 0.3A,$<br>$T_{A} = -40 \sim 85^{\circ}C$ |          | 3.218 | 3.3                  | 3.382 | V    |
|                    | Line Regulation                           | $I_{LDO}=1mA$ ,<br>$V_{VDD}=4.5V$ to 5.5 V                   |          | -     | -                    | 0.2   | %/V  |
|                    | Load Regulation                           | $I_{LDO}$ =1mA to 300mA,<br>V <sub>VDD</sub> =4.5V           |          | -     | -                    | 0.9   | %    |
| VDROP              | Dropout Voltage                           | I <sub>LDO</sub> =300 mA                                     |          | -     | 240                  | 330   | mV   |
| PSRR               | Power Supply Rejection Ratio              | $I_{LDO}$ =50mA, f=1kH $C_{LDO}$ =2.2 $\mu$ F                | -lz      | -     | 50                   | -     | dB   |
|                    | Discharge Resistance                      |                                                              |          | -     | 1                    | -     | KΩ   |
|                    | MOSFETS(PWM)                              |                                                              |          |       |                      |       |      |
| R <sub>P-FET</sub> | High Side P-MOS R <sub>DS(ON)</sub>       | I <sub>LX</sub> =200mA                                       |          | -     | 0.35                 | 0.4   | Ω    |
| R <sub>N-FET</sub> | Low Side N-MOS RDS(ON)                    | I <sub>LX</sub> =200mA                                       |          | -     | 0.35                 | 0.4   | Ω    |
| TD                 | Dead Time                                 | (Note 5)                                                     |          |       | 10                   |       | ns   |
| POWER-0            | OK AND DELAY                              |                                                              |          |       |                      |       |      |
|                    | POK Threshold(POK goes high)              | Rising                                                       |          | -     | 90% V <sub>LDO</sub> | -     | V    |
|                    | POK Delay Time                            | The time from $V_{LDO}$ =90%* $V_{LDO}$ to POK goes high     |          | -     | 16                   | -     | ms   |
|                    | POK Debounce Time                         |                                                              |          | -     | 100                  | -     | μs   |
|                    | POK Pull Low Resistance                   | V <sub>POK</sub> =0.1V                                       |          | -     | 500                  | -     | Ω    |
| ENABLE             | AND SHUTDOWN                              |                                                              |          |       |                      |       |      |
|                    | Enable Voltage Threshold                  | V <sub>EN</sub> Rising                                       |          | 1     | -                    | -     | V    |
|                    | Shutdown Voltage Threshold                | V <sub>EN</sub> Falling                                      |          | -     | -                    | 0.4   | V    |
| PROTECT            | FIONS(PWM)                                |                                                              |          |       |                      |       |      |
|                    | Maximum Inductor Current-Limit            |                                                              |          | 1.5   | 1.6                  | -     | А    |
|                    | Soft-Start Time                           |                                                              |          | -     | 0.7                  | -     | ms   |
| Fsw                | Switching Frequency                       | V <sub>PWM_FB</sub> =0.6V                                    |          | 1.7   | 2                    | 2.3   | MHz  |
| UVP                | Under Voltage Protection                  |                                                              |          | -     | 40                   | 50    | %    |
|                    | Maximum Duty Cycle                        |                                                              |          | -     | 95                   | -     | %    |
| PROTECT            | FIONS(LDO)                                |                                                              | t        |       |                      |       |      |
|                    | Current Limit                             |                                                              |          | 330   | 450                  | 750   | mA   |
| PROTECT            | FIONS(PWM, LDO)                           |                                                              |          |       |                      |       |      |
| TOTP               | Over-Temperature Protection               | T <sub>J</sub> Rising                                        |          | -     | 150                  | -     | °C   |
|                    | Over-Temperature Protection<br>Hysteresis | T <sub>J</sub> Falling                                       |          | -     | 30                   | -     | °C   |

Note 5: Guaranteed by design.



### **Typical Operating Characteristics**









No Switch Current VS Input Voltage







### **Operating Waveforms**



CH1:V<sub>LDO</sub>-50V/div CH2:V<sub>PWM</sub>-500mV/div CH3:V<sub>IN</sub>-5V/div CH4:I<sub>L</sub>-1A/div Time:2ms/div



Power on VIN – Loading=0.8A



**Power on VIN - POK** 

CH1:V<sub>LDO</sub>-2V/div CH2:V<sub>POK</sub>-2V/div CH3:V<sub>VIN</sub>-5V/div CH4:I<sub>L</sub>-200mA/div Time:5ms/div

# Power on VIN - Loading=0.8A



### **Operating Waveforms**



Time:50us/div



CH1:V<sub>LDO</sub>-100mV/div CH2:ILDO-200mA/div Time:2ms/div

OTP - Loading=0.8A CH2► CH3► CH4► CH1►  $CH1{:}V_{\text{POK}}\text{-}5V/\text{div}$  $CH2{:}V_{PWM}{-}1V/div$ 

CH3:V<sub>LDO</sub>-5V/Div CH4:I<sub>L</sub>-1A/div Time:500ms/div



# **Pin Description**

| F   | PIN    | Function                                                                                                                                                                                                            |
|-----|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | Name   | Function                                                                                                                                                                                                            |
| 1   | LX     | Power Switching Output. The LX is the junction of the high-side and low-side power MOSFET to supply power to the output LC filter.                                                                                  |
| 2   | AGND   | Connect this pin with large copper area to negative terminals of the input and output capacitors.                                                                                                                   |
| 3   | EN     | Enable Control Input. Forcing this pin above 1.0V enables the device, or forcing this pin below 0.4V to shut it down. In shutdown, all functions are disabled. This pin is floating as the device will be enabling. |
| 4   | POK    | Power Good function. Its monitor VLDO output voltage.                                                                                                                                                               |
| 5   | VLDO   | Regulator Output Pin.                                                                                                                                                                                               |
| 6   | VDD    | Power Input. Connect a ceramic bypass capacitor from VDD to GND. VDD is supply VLDO output power.                                                                                                                   |
| 7   | PWM_FB | Output Feedback Input. The APW7566A senses the feedback voltage via PWM_FB and regulates the voltage at 1.05V/1.2V.                                                                                                 |
| 8   | PGND   | Connect this pin with large copper area to negative terminals of the input and output capacitors.                                                                                                                   |

# 

# APW7566A

# **Block Diagram**





# **Typical Application Circuit**



\*Recommend:

The C1 capacitor must be close to the IC side less than 3mm.



### **Function Description**

#### Power-On-Reset (POR)

The APW7566A monitors the input voltage to prevent wrong logic control. The POR function initiates a softstart process after input voltage exceeds its rising POR threshold during power on. The POR function also shuts off the output when the input voltage falls below its falling threshold.

#### **Internal Soft-Start**

An internal soft-start function controls rising rate of the output voltage to limit the surge current at start-up.

#### **Current-Limit protection**

The buck converter monitors the output current, flows through the high-side and low-side power MOSFETs, and limits the current peak at current-limit level to prevent the IC from damaging during overload, short-circuit conditions.

#### Thermal Shutdown

A thermal shutdown circuit limits the junction temperature of APW7566A. When the junction temperature exceeds +150°C, a thermal sensor turns off the output PMOS, allowing the device to cool down. The regulator regulates the output against through initiation of a new soft-start cycle after the junction temperature cools by 150°C. The thermal shutdown is designed with a 30°C hysteresis to lower the average junction temperature during continuous thermal overload conditions, extending lifetime of the device.

#### **Power OK Indicator**

POK is actively held low in shutdown and soft-start status. In the soft-start process, the POK is an open-drain, after Converter is ready, the POK is released.

#### **Power Sequence**

The APW7566A provides difference power Sequences to choose for different applications. Figure 1 show the timing diagram of different version of the APW7566A.



Figure 1. Power Sequence

#### **Under Voltage Protection**

The APW7566A had UVP function. In the process of operation, if a short-circuit occurs, the output voltage will drop quickly. When load current is bigger than current limit threshold value, the output voltage will fall out of the required regulation range. If a load step is strong enough to pull the output voltage lower than the under voltage threshold (40% of normal output voltage), APW7566A shuts down the output gradually and latches off both high and low side MOSFETs.



### **Application Information**

#### Input Capacitor Selection

The buck converters in APW7566A have a pulsating input current; a low ESR input capacitor is required. This results in the best input voltage filtering, minimizing the interference with other circuits caused by high input voltage spikes. Also, the input capacitor must be sufficiently large to stabilize the input voltage during heavy load transients. For good input voltage filtering, usually a  $22\mu$ F input capacitor is sufficient. It can be increased without any limit for better input-voltage filtering. Ceramic capacitors show better performance because of the low ESR value, and they are less sensitive against voltage transients and spikes compared to tantalum capacitors. Place the input capacitor as close as possible to the VDD to GND pin of the device for better performance.

#### Inductor Selection

For high efficiencies, the inductor should have a low DC resistance to minimize conduction losses. Especially at high-switching frequencies, the core material has a higher impact on efficiency. When using small chip inductors, the efficiency is reduced mainly due to higher inductor core losses. This needs to be considered when selecting the appropriate inductor. The inductor value determines the inductor ripple current. The larger the inductor value, the smaller the inductor ripple current and the lower the conduction losses of the converter. Conversely, larger inductor values cause a slower load transient response. A reasonable starting point for setting ripple current,  $\Delta I_L$ , is 40% of maximum output current. The recommended inductor value can be calculated as below:

$$L \ge \frac{V_{OUT}(1 - \frac{V_{OUT}}{V_{IN}})}{F_{SW} \cdot \Delta I_{L}}$$
$$I_{L(MAX)} = I_{OUT(MAX)} + 1/2x\Delta IL$$

To avoid the saturation of the inductor, the inductor should be rated at least for the maximum output current of the converter plus the inductor ripple current.

#### **Output Capacitor**

The buck converter in APW7566A allows the use of tiny ceramic capacitors. The higher capacitor value provides the good load transients response. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. If required, tantalum capacitors may be used as well. The output ripple is the sum of the voltages across the ESR and the ideal output capacitor.

$$\Delta V_{\text{OUT}} \cong \frac{V_{\text{OUT}} \cdot (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})}{F_{\text{SW}} \cdot L} (\text{ESR} + \frac{1}{8 \cdot F_{\text{SW}} \cdot C_{\text{OUT}}})$$

When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size. The LDO regulator in APW7566A needs a proper output capacitor to maintain circuit stability and improve transient response over temperature and current. In order to insure the circuit stability, the proper output capacitor value should be larger than 4.7 $\mu$ F. With X5R and X7R dielectrics, 4.7 $\mu$ F is sufficient at all operating temperatures. Large output capacitor value can reduce noise and improve load-transient response and PSRR.

Copyright © ANPEC Electronics Corp. Rev. A.3 - Dec., 2017



### **Application Information**

#### Layout Consideration

The layout is an important step in the design; especially at high peak currents and switching frequencies. If the layout is not carefully done, the regulator might show noise problems and duty cycle jitter.

1. The input capacitor should be placed close to the VDD and GND. Connecting the capacitor and VDD to GND with short and wide trace without any via holes for good input voltage filtering. The distance between VDD to GND to capacitor less than 2mm respectively is recommended.

2. To minimize copper trace connections that can inject noise into the system, the inductor should be placed as close as possible to the LX pin to minimize the noise coupling into other circuits.

3. The output capacitor should be place closed to LX and GND.

4. Since the feedback pin and network is a high impedance circuit the feedback network should be routed away from the inductor. The feedback pin and feedback network should be shielded with a ground plane or trace to minimize noise coupling into this circuit.



Figure2. Recommended Minimum Footprint



# Package Information

TDFN2x2-8



| Ş      | TDFN2x2-8   |      |       |       |  |
|--------|-------------|------|-------|-------|--|
| В      | MILLIMETERS |      | INC   | HES   |  |
| L<br>D | MIN.        | MAX. | MIN.  | MAX.  |  |
| A      | 0.70        | 0.80 | 0.028 | 0.031 |  |
| A1     | 0.00        | 0.05 | 0.000 | 0.002 |  |
| A3     | 0.20 REF    |      | 0.00  | 8 REF |  |
| b      | 0.18        | 0.30 | 0.007 | 0.012 |  |
| D      | 1.90        | 2.10 | 0.075 | 0.083 |  |
| D2     | 1.00        | 1.60 | 0.039 | 0.063 |  |
| E      | 1.90        | 2.10 | 0.075 | 0.083 |  |
| E2     | 0.60        | 1.00 | 0.024 | 0.039 |  |
| е      | 0.50 BSC    |      | 0.02  | 0 BSC |  |
| L      | 0.30        | 0.45 | 0.012 | 0.018 |  |

Note : 1. Follow from JEDEC MO-229 WCCD-3.



# **Carrier Tape & Reel Dimensions**



| Application | A          | Н        | T1                | С                  | d           | D                | W        | E1        | F         |
|-------------|------------|----------|-------------------|--------------------|-------------|------------------|----------|-----------|-----------|
|             | 178.0±2.00 | 50 MIN.  | 8.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN.    | 20.2 MIN.        | 8.0±0.20 | 1.75±0.10 | 3.50±0.05 |
| TDFN2x2-8   | P0         | P1       | P2                | D0                 | D1          | Т                | A0       | B0        | K0        |
|             | 4.0±0.10   | 4.0±0.10 | 2.0±0.05          | 1.5+0.10<br>-0.00  | 1.5<br>MIN. | 0.6+0.00<br>-0.4 | 2.35 MIN | 2.35 MIN  | 1.00±0.20 |

(mm)

### **Devices Per Unit**

| Package Type | Unit        | Quantity |
|--------------|-------------|----------|
| TDFN2x2-8    | Tape & Reel | 3000     |



### **Taping Direction Information**

TDFN2x2-8



### **Classification Profile**



Copyright © ANPEC Electronics Corp. Rev. A.3 - Dec., 2017 www.anpec.com.tw



### **Classification Reflow Profiles**

| Profile Feature                                                                                                                                                                                                                             | Sn-Pb Eutectic Assembly            | Pb-Free Assembly                   |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------------|--|--|--|
| <b>Preheat &amp; Soak</b><br>Temperature min (T <sub>smin</sub> )<br>Temperature max (T <sub>smax</sub> )<br>Time (T <sub>smin</sub> to T <sub>smax</sub> ) (t <sub>s</sub> )                                                               | 100 °C<br>150 °C<br>60-120 seconds | 150 °C<br>200 °C<br>60-120 seconds |  |  |  |
| Average ramp-up rate $(T_{smax} \text{ to } T_P)$                                                                                                                                                                                           | 3 °C/second max.                   | 3°C/second max.                    |  |  |  |
| Liquidous temperature $(T_L)$<br>Time at liquidous $(t_L)$                                                                                                                                                                                  | 183 °C<br>60-150 seconds           | 217 °C<br>60-150 seconds           |  |  |  |
| Peak package body Temperature (T <sub>p</sub> )*                                                                                                                                                                                            | See Classification Temp in table 1 | See Classification Temp in table 2 |  |  |  |
| Time $(t_P)^{**}$ within 5°C of the specified<br>classification temperature $(T_c)$ 20** seconds30** seconds                                                                                                                                |                                    |                                    |  |  |  |
| Average ramp-down rate ( $T_p$ to $T_{smax}$ )                                                                                                                                                                                              | 6 °C/second max.                   | 6 °C/second max.                   |  |  |  |
| Fime 25°C to peak temperature 6 minutes max. 8 minutes max.                                                                                                                                                                                 |                                    |                                    |  |  |  |
| * Tolerance for peak profile Temperature (T <sub>p</sub> ) is defined as a supplier minimum and a user maximum.<br>** Tolerance for time at peak profile temperature (t <sub>p</sub> ) is defined as a supplier minimum and a user maximum. |                                    |                                    |  |  |  |
| Table 1. SnPb Eutectic Process – Classification Temperatures (Tc)                                                                                                                                                                           |                                    |                                    |  |  |  |

| Package   | Volume mm <sup>3</sup> | Volume mm <sup>3</sup> |  |  |  |  |
|-----------|------------------------|------------------------|--|--|--|--|
| Thickness | <350                   | <sup>3</sup> 350       |  |  |  |  |
| <2.5 mm   | 235 °C                 | 220 °C                 |  |  |  |  |
| ≥2.5 mm   | 220 °C                 | 220 °C                 |  |  |  |  |

Table 2. Pb-free Process – Classification Temperatures (Tc)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350-2000 | Volume mm <sup>3</sup><br>>2000 |
|----------------------|--------------------------------|------------------------------------|---------------------------------|
| <1.6 mm              | 260 °C                         | 260 °C                             | 260 °C                          |
| 1.6 mm – 2.5 mm      | 260 °C                         | 250 °C                             | 245 °C                          |
| ≥2.5 mm              | 250 °C                         | 245 °C                             | 245 °C                          |

### **Reliability Test Program**

| Test item     | Method             | Description                  |
|---------------|--------------------|------------------------------|
| SOLDERABILITY | JESD-22, B102      | 5 Sec, 245°C                 |
| HOLT          | JESD-22, A108      | 1000 Hrs, Bias @ 125°C       |
| PCT           | JESD-22, A102      | 168 Hrs, 100%RH, 2atm, 121°C |
| тст           | JESD-22, A104      | 500 Cycles, -65°C~150°C      |
| НВМ           | MIL-STD-883-3015.7 | VHBM≧2KV                     |
| MM            | JESD-22, A115      | VMM≧200V                     |
| Latch-Up      | JESD 78            | 10ms, 1tr≧100mA              |



### **Customer Service**

#### Anpec Electronics Corp.

Head Office :

No.6, Dusing 1st Road, SBIP, Hsin-Chu, Taiwan, R.O.C. Tel: 886-3-5642000 Fax: 886-3-5642050

Taipei Branch :

2F, No. 11, Lane 218, Sec 2 Jhongsing Rd., Sindian City, Taipei County 23146, Taiwan Tel : 886-2-2910-3838 Fax : 886-2-2917-3838