# **Datasheet** APM32F103RCT7 Arm® Cortex®-M3 based 32-bit MCU Version: V1.2 ## 1. Product characteristics #### Core - 32-bit Arm® Cortex®-M3 core - Up to 96MHz working frequency #### On-chip memory Flash: 256KBSRAM: 64KB #### Clock - HSECLK: 4~16MHz external crystal/ceramic oscillator supported - LSECLK: 32.768KHz crystal/ceramic oscillator supported - HSICLK: 8MHz RC oscillator calibrated by factory - LSICLK: 40KHz RC oscillator supported - PLL: Phase locked loop, 2~16 times of frequency supported # Reset and power management - V<sub>DD</sub> range: 2.0 $\sim$ 3.6V - − $V_{DDA}$ range: $2.0\sim3.6V$ - V<sub>BAT</sub> range of backup domain power supply: 1.8V∼3.6V - Power-on/power-down reset (POR/PDR) supported - Programmable power supply voltage detector supported #### Low-power mode Sleep, stop and standby modes supported #### DMA Two DMA; DMA1 supports 7 channels and DMA2 supports 5 channels #### Debugging interface - JTAG - SWD - I/O - Up to 51 I/Os - All I/Os can be mapped to external interrup vector - Up to 29 FT input I/Os #### Communication peripherals - 2 I2C interfaces (1Mbit/s), all of which support SMBus/PMBus - 3 USART, 2 UART, support ISO7816, LIN and IrDA functions - 3 SPI (18Mbps) interfaces, two of which support I2S interface multiplexing - 2 CAN, USBD and CAN can work independently at the same time - 1 USBD #### Analog peripherals - 3 12-bit ADCs, support up to 16 external channels - 2 12-bit DACs #### Timer - 2 16-bit advanced timers TMR1/8 that can provide 7-channel PWM output, support dead zone generation and braking input functions - 4 16-bit general-purpose timers TMR2/3/4/5, each with up to 4 independent channels to support input capture, output comparison, PWM, pulse count and other functions - 2 16-bit basic timers TMR6/7 - 2 watchdog timers: one independent watchdog IWDT and one window watchdog WWDT - 1 24-bit autodecrement SysTick Timer #### RTC - Support calendar and clock functions - 84Bytes backup register - CRC computing unit - 96-bit unique device ID # Catalog | 1. | Product characteristics | 1 | |-------|-----------------------------------------------|----| | 2. | Product information | 4 | | 3. | Pin information | 5 | | 3.1. | Pin distribution | 5 | | 3.2. | Pin function description | 5 | | 4. | Functional description | 11 | | 4.1. | System architecture | 11 | | 4.2. | Core | 13 | | 4.3. | Interrupt controller | 13 | | 4.4. | On-chip memory | 13 | | 4.5. | Clock | 13 | | 4.6. | Reset and power management | 15 | | 4.7. | Low-power mode | 15 | | 4.8. | DMA | 16 | | 4.9. | GPIO | 16 | | 4.10. | Communication peripherals | 16 | | 4.11. | Analog peripherals | 18 | | 4.12. | Timer | 18 | | 4.13. | RTC | 20 | | 4.14. | CRC | 20 | | 5. | Electrical characteristics | 21 | | 5.1. | Test conditions of electrical characteristics | 21 | | 5.2. | Test under general operating conditions | 23 | | 5.3. | Absolute maximum ratings | 23 | | 5.4. | On-chip memory | 25 | | 5.5. | Clock | 26 | | 5.6. | Reset and power management | 27 | | 5.7. | Power consumption | 28 | | 5.8. | Wake-up time in low power mode | 35 | | 5.9. | Pin characteristics | 35 | | 5.10. | Communication peripherals | 37 | | 5.11. | Analog peripherals | 40 | | 6. | Package information | 43 | | G | e | e | h | 1 | | |------|------|------|----|---|---| | SEMI | CONI | HICT | ΩR | • | , | | 6.1. | LQFP64 package diagram | 43 | |------|--------------------------------------------|----| | 7. | Packaging information | 45 | | 7.1. | Reel packaging | 45 | | 7.2. | Tray packaging | 46 | | 8. | Ordering information | 48 | | 9. | Commonly used function module denomination | 49 | | 10 | Varsion history | 50 | # 2. Product information See the following table for APM32F103RCT7 product functions and peripheral configuration. Table 1 Functions and Peripherals of APM32F103RCT7 Series Chips | Р | roduct | APM32F103 | |----------------|----------------------|---------------------------------------------------------------------------| | 1 | Model | RCT7 | | P | ackage | LQFP64 | | Core and maxim | um working frequency | Arm <sup>®</sup> 32-bit Cortex <sup>®</sup> -M3@96MHz | | Opera | ting voltage | 2.0~3.6V | | Fla | ash(KB) | 256 | | SR | RAM(KB) | 64 | | ( | GPIOs | 51 | | | USART/UART | 3/2 | | | SPI/I2S | 3/2 | | Communication | I2C | 2 | | interface | USBD | 1 | | | CAN | 2 | | | SDIO | 1 | | | 16-bit advanced | 2 | | | 16-bit general | 4 | | Timer | 16-bit basic | 2 | | | System tick timer | 1 | | | Watchdog | 2 | | Real | -time clock | 1 | | | Unit | 3 | | 12-bit ADC | External channel | 16 | | | Internal channel | 2 | | 40 hit DAC | Unit | 2 | | 12-bit DAC | Channel | 2 | | Operatin | g temperature | Ambient temperature: -40°C to 105°C Junction temperature: -40°C to 125°C | ## 3. Pin information #### 3.1. Pin distribution 48 VDD\_2 VBAT □ 47 VSS\_2 PC13-TAMPER-RTC ☐ 2 46 PA13 PC14-OSC32\_IN □ 45 PA12 PC15-0SC32\_0UT □ 44 PA11 PDO-OSC\_IN 🗖 PD1-OSC\_OUT \$\square\$6\$ 43 PA10 NRST ☐ 7 42 PA9 PC0 □ 8 41 PA8 LQFP64 PC1 ☐ 9 40 PC9 PC2 ☐ 10 39 PC8 PC3 ☐ 11 38 PC7 VSSA ☐ 12 37 PC6 VDDA ☐ 13 36 □ PB15 PAO-WKUP ☐ 14 35 PB14 PA1 ☐ 15 34 □ PB13 PA2 ☐ 16 33 PB12 PA3 (SS\_4 (DD\_4 PA4 PA5 PA7 PC4 PC4 PC5 PB0 Figure 1 Distribution Diagram of APM32F103RCT7 LQFP64 Pins # 3.2. Pin function description Table 2 Legends/Abbreviations Used in Output Pin Table | Name | Abbreviation | Definition | |---------------|---------------------|-----------------------------------------------------------------------| | Pin name | Unless otherwise | specified in parentheses below the pin name, the pin functions during | | Fili fiame | and after reset are | the same as the actual pin name | | | Р | Power pin | | Pin type | I | Only input pin | | | I/O | I/O pin | | | 5T | FT I/O | | I/O structure | STDA | I/O with 3.3 V tolerance, directly connected to ADC | | | STD | I/O with 3.3 V tolerance | | Name | | Abbreviation | Definition | | |-----------------|-----------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------|--| | | | В | Dedicated Boot0 pin | | | | RST Bidirectional reset pin with built-in pull-up resistor | | Bidirectional reset pin with built-in pull-up resistor | | | | Note Unless otherwise specified in the notes, all I/O is set as floating input during a reset | | , , , , , , , , , , , , , , , , , , , , | | | Pin<br>function | Default<br>multiplexing<br>function | Fun | Function directly selected/enabled through peripheral register | | | | Remap | | Select this function through AFIO remapping register | | ## Table 3 Description of APM32F103RCT7 by Pin Number | Name | Turns | Ctm. ct. ur - | Default moultiple view force there | Domen | LOEDC4 | |---------------------------|-------|---------------|----------------------------------------------------------------|-------|--------| | (Function after reset) | Туре | Structure | Default multiplexing function | Remap | LQFP64 | | V <sub>BAT</sub> | Р | - | - | - | 1 | | PC13-TAMPER-RTC<br>(PC13) | I/O | STD | TAMPER_RTC | - | 2 | | PC14-OSC32_IN<br>(PC14) | I/O | STD | OSC32_IN | - | 3 | | PC15-OSC32_OUT<br>(PC15) | I/O | STD | OSC32_OUT | - | 4 | | OSC_IN | I | STD | - | PD0 | 5 | | OSC_OUT | 0 | STD | - | PD1 | 6 | | NRST | I/O | RST | - | - | 7 | | PC0 | I/O | STDA | ADC123_IN10 | - | 8 | | PC1 | I/O | STDA | ADC123_IN11 | - | 9 | | PC2 | I/O | STDA | ADC123_IN12 | - | 10 | | PC3 | I/O | STDA | ADC123_IN13 | - | 11 | | Vssa | Р | - | - | - | 12 | | V <sub>DDA</sub> | Р | - | - | - | 13 | | PA0-WKUP<br>(PA0) | I/O | STDA | WKUP, USART2_CTS, ADC123_IN0, TMR2_CH1_ETR, TMR5_CH1, TMR8_ETR | - | 14 | | PA1 | I/O | STDA | USART2_RTS, ADC123_IN1, TMR5_CH2, TMR2_CH2 | - | 15 | | PA2 | I/O | STDA | USART2_TX, | - | 16 | | Name | Туре | Structure | Default multiplexing function | Remap | LQFP64 | |------------------------|------|-----------|-------------------------------|-----------|--------| | (Function after reset) | 71 | | - | | | | | | | TMR5_CH3, | | | | | | | ADC123_IN2, | | | | | | | TMR2_CH3 | | | | | | | USART2_RX, | | | | PA3 | I/O | STDA | TMR5_CH4, | - | 17 | | | | | ADC123_IN3, | | | | | | | TMR2_CH4 | | | | Vss_4 | Р | - | - | - | 18 | | V <sub>DD_4</sub> | Р | - | - | - | 19 | | | | | SPI1_NSS, | | | | PA4 | I/O | STDA | USART2_CK, | | 20 | | r <sub>A4</sub> | 1/0 | SIDA | DAC_OUT1, | - | 20 | | | | | ADC12_IN4 | | | | | | | SPI1_SCK, | | | | PA5 | I/O | STDA | DAC_OUT2, | - | 21 | | | | | ADC12_IN5 | | | | | | | SPI1_MISO, | | | | DAC | 1/0 | I/O STDA | TMR8_BKIN, | TMR1_BKIN | 22 | | PA6 | 1/0 | | ADC12_IN6 | | | | | | | TMR3_CH1 | | | | | | | SPI1_MOSI, | | | | D 4.7 | 1/0 | CTD A | TMR8_CH1N, | TMD4 CH4N | 22 | | PA7 | I/O | STDA | ADC12_IN7, | TMR1_CH1N | 23 | | | | | TMR3_CH2 | | | | PC4 | I/O | STDA | ADC12_IN14 | - | 24 | | PC5 | I/O | STDA | ADC12_IN15 | - | 25 | | | | | ADC12_IN8, | | | | PB0 | I/O | STDA | TMR3_CH3, | TMR1_CH2N | 26 | | | | | TMR8_CH2N | _ | | | | | | ADC12_IN9, | | | | PB1 | I/O | STDA | TMR3_CH4, | TMR1_CH3N | 27 | | | | | TMR8_CH3N | | | | PB2 | | | | | | | (PB2,BOOT1) | I/O | 5T | - | - | 28 | | | | | I2C2_SCL, | | | | PB10 | I/O | 5T | I2C4_SCL, | TMR2_CH3 | 29 | | | | | USART3_TX | | | | | | | I2C2_SDA, | | | | PB11 | I/O | 5T | I2C4_SDA, | TMR2_CH4 | 30 | | | | | USART3_RX | | | | Name<br>(Function after reset) | Туре | Structure | Default multiplexing function | Remap | LQFP64 | |--------------------------------|------|-----------|-----------------------------------------------------------|----------|--------| | Vss_1 | Р | - | - | - | 31 | | V <sub>DD_1</sub> | Р | - | - | - | 32 | | PB12 | I/O | 5T | SPI2_NSS, I2S2_WS, I2C2_SMBAI, USART3_CK, TMR1_BKIN, | - | 33 | | PB13 | I/O | 5T | CAN2_RX SPI2_SCK, I2S2_CK, USART3_CTS, TMR1_CH1N, CAN2_TX | - | 34 | | PB14 | I/O | 5T | SPI2_MISO,<br>TMR1_CH2N,<br>USART3_RTS | - | 35 | | PB15 | I/O | 5T | SPI2_MOSI,<br>I2S2_SD,<br>TMR1_CH3N | - | 36 | | PC6 | I/O | 5T | I2S2_MCK,<br>TMR8_CH1,<br>SDIO_D6 | TMR3_CH1 | 37 | | PC7 | I/O | 5T | I2S3_MCK,<br>TMR8_CH2,<br>SDIO_D7 | TMR3_CH2 | 38 | | PC8 | I/O | 5T | TMR8_CH3,<br>SDIO_D0 | TMR3_CH3 | 39 | | PC9 | I/O | 5T | TMR8_CH4,<br>SDIO_D1 | TMR3_CH4 | 40 | | PA8 | I/O | 5T | USART1_CK,<br>TMR1_CH1,<br>MCO | - | 41 | | PA9 | I/O | 5T | USART1_TX,<br>TMR1_CH2 | - | 42 | | PA10 | I/O | 5T | USART1_RX,<br>TMR1_CH3 | - | 43 | | PA11 | I/O | 5T | USART1_CTS, USBD1DM, USBD2DM, CAN1_RX, TMR1_CH4 | - | 44 | | Name | | | | | | |------------------------|------|-----------|------------------------------------------------|--------------------------------------------|--------| | (Function after reset) | Туре | Structure | Default multiplexing function | Remap | LQFP64 | | PA12 | I/O | 5T | USART1_RTS, USBD1DP USBD2DP, CAN1_TX, TMR1_ETR | - | 45 | | PA13<br>(JTMS,SWDIO) | I/O | 5T | - | PA13 | 46 | | Vss_2 | Р | - | - | - | 47 | | V <sub>DD_2</sub> | Р | - | - | - | 48 | | PA14<br>(JTCK,SWCLK) | I/O | 5T | - | PA14 | 49 | | PA15<br>(JTDI) | I/O | 5T | SPI3_NSS,<br>I2S3_WS | TMR2_CH1_ETR, PA15, SPI1_NSS | 50 | | PC10 | I/O | 5T | UART4_TX,<br>SDIO_D2 | USART3_TX | 51 | | PC11 | I/O | 5T | UART4_RX,<br>SDIO_D3 | USART3_RX | 52 | | PC12 | I/O | 5T | UART5_TX,<br>SDIO_CK | USART3_CK | 53 | | PD2 | I/O | 5T | TMR3_ETR,<br>UART5_RX,<br>SDIO_CMD | - | 54 | | PB3<br>(JTDO) | I/O | 5T | SPI3_SCK,<br>I2S3_CK | PB3,<br>TRACESWO,<br>TMR2_CH2,<br>SPI1_SCK | 55 | | PB4<br>(NJTRST) | I/O | 5T | SPI3_MISO | PB4,<br>TMR3_CH1,<br>SPI1_MISO | 56 | | PB5 | I/O | STD | I2C1_SMBAI,<br>SPI3_MOSI,<br>I2S3_SD | TMR3_CH2,<br>SPI1_MOSI,<br>CAN2_RX | 57 | | PB6 | I/O | 5T | I2C1_SCL,<br>I2C3_SCL,<br>TMR4_CH1 | USART1_TX,<br>CAN2_TX | 58 | | PB7 | I/O | 5T | I2C1_SDA,<br>I2C3_SDA,<br>TMR4_CH2 | USART1_RX | 59 | | воото | I | В | - | - | 60 | | Name<br>(Function after reset) | Туре | Structure | Default multiplexing function | Remap | LQFP64 | |--------------------------------|------|-----------|-------------------------------|-----------------------------------|--------| | PB8 | I/O | 5T | TMR4_CH3,<br>SDIO_D4 | I2C1_SCL,<br>I2C3_SCL,<br>CAN1_RX | 61 | | PB9 | I/O | 5T | TMR4_CH4,<br>SDIO_D5 | I2C1_SDA,<br>I2C3_SDA,<br>CAN1_TX | 62 | | Vss_3 | Р | - | - | - | 63 | | V <sub>DD_3</sub> | Р | - | - | - | 64 | #### Note: - (1) PC13, PC14 and PC15 are powered through the power switch. Since the switch only sinks limited current (3mA), the use of GPIO from PC13 to PC15 in output mode is limited: - ① The speed shall not exceed 2MHz when the heavy load is 30pF; - ② Not used for current source (e.g. driving LED). - (2) For Pin 5 and Pin 6 of LQFP64 package, the default configuration after the chip is reset is OSC\_IN and OSC\_OUT, the software can reset these two pins with PD0 and PD1 functions. # 4. Functional description This chapter mainly introduces the system architecture, interrupt, on-chip memory, clock, power supply and peripheral features of APM32F103RCT7 series products; for information about the Arm® Cortex®-M3 core, please refer to the Arm® Cortex®-M3 technical reference manual, which can be downloaded from Arm's website. Currently, the APM32F103RCT7 model has passed the AEC-Q100-Rev-H September 11,2014 standard. ## 4.1. System architecture ## 4.1.1. System block diagram Figure 2APM32F103RCT7 System Block Diagram ## 4.1.2. Address mapping Figure 3 APM32F103RCT7 Series Address Mapping Diagram #### 4.1.3. Startup configuration At startup, the user can select one of the following three startup modes by setting the high and low levels of the Boot pin: - Startup from main memory - Startup from BootLoader - Startup from built-in SRAM The user can use USART interface to reprogram the user Flash if boot from BootLoader. #### 4.2. Core The core of APM32F103RCT7 is Arm® Cortex®-M3. Based on this platform, the development cost is low and the power consumption is low. It can provide excellent computing performance and advanced system interrupt response, and is compatible with all Arm tools and software. ## 4.3. Interrupt controller #### 4.3.1. Nested Vector Interrupt Controller (NVIC) It embeds a nested vectored interrupt controller (NVIC) that can handle up to 59 maskable interrupt channels (not including 16 interrupt lines of Cortex<sup>®</sup>-M3) and 16 priority levels. The interrupt vector entry address can be directly transmitted to the core, so that the interrupt response processing with low delay can give priority to the late higher priority interrupt. #### 4.3.2. External Interrupt/Event Controller (EINT) The external interrupt/event controller consists of 19 edge detectors, and each detector includes edge detection circuit and interrupt/event request generation circuit; each detector can be configured as rising edge trigger, falling edge trigger or both and can be masked independently. Up to 51 GPIOs can be connected to the 16 external interrupt lines. ## 4.4. On-chip memory On-chip memory includes main memory area, SRAM and information block; the information block includes system memory area and option byte; the system memory area stores BootLoader, 96-bit unique device ID and capacity information of main memory area; the system memory area has been written into the program and cannot be erased. Maximum Memory **Function** capacity Main memory 256 KB Store user programs and data. area **SRAM** 64 KB CPU can access at 0 waiting cycle (read/write). Store BootLoader, 96-bit unique device ID, and main memory area System memory 2KB area capacity information Configure main memory area read-write protection and MCU working 16Bytes Option byte mode Table 4 On-chip Memory Area #### 4.5. Clock Clock tree of APM32F103RCT7 is shown in the figure below: Figure 4 APM32F103RCT7 Clock Tree #### 4.5.1. Clock source Clock source is divided into high-speed clock and low-speed clock according to the speed; the high-speed clock includes HSICLK and HSECLK, and the low-speed clock includes LSECLK and LSICLK; clock source is divided into internal clock and external clock according to the chip inside/outside; the internal clock includes HSICLK and LSICLK, and the external clock includes HSECLK and LSECLK, among which HSICLK is calibrated by the factory to ±1% accuracy. #### 4.5.2. System clock HSICLK, PLLCLK and HSECLK can be selected as system clock; the clock source of PLLCLK can be one of HSICLK, and HSECLK; the required system clock can be obtained by configuring PLL clock multiplier factor and frequency dividing coefficient. When the product is reset and started, HSICLK is selected as the system clock by default, and then the user can choose one of the above clock sources as the system clock by himself. When HSECLK failure is detected, the system will automatically switch to the HSICLK, and if an interrupt is enabled, the software can receive the related interrupt. #### 4.5.3. Bus clock AHB, APB1 and ABP2 are built in. The clock source of AHB is SYSCLK, and the clock source of APB1 and APB2 is HCLK; the required clock can be obtained by configuring the frequency dividing coefficient. The maximum frequency of AHB and high-speed APB2 is 96MHz, and the maximum frequency of APB1 is 48MHz. ## 4.6. Reset and power management #### 4.6.1. Power supply scheme Table 5 Power Supply Scheme | Name | Voltage range | Instruction | |------------------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>DD</sub> | 2.0~3.6V | I/Os (see pin distribution diagram for specific IO) and internal voltage regulator are powered through $V_{\text{DD}}$ pin. | | V <sub>DDA</sub> /V <sub>SSA</sub> | 2.0~3.6V | Power supply of ADC, DAC, reset module, RC oscillator and PLL analog part; when ADC or DAC is used, $V_{DDA}$ shall not be less than 2.4V; $V_{DDA}$ and $V_{SSA}$ must be connected to $V_{DD}$ and $V_{SS}$ . | | $V_{BAT}$ | 1.8~3.6V | When $V_{\text{DD}}$ is closed, RTC, external 32KHz oscillator and backup register are supplied through internal power switch. | ### 4.6.2. Voltage regulator Table 6 Regulator Operating Mode | Name | Instruction | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Master mode (MR) | Used in run mode | | Low-power mode (LPR) | Used in stop mode | | Power-down mode | Used in standby mode, when the voltage regulator has high impedance output, the core circuit is powered down, the power consumption of the voltage regulator is zero, and all data of registers and SRAM will be lost. | Note: The voltage regulator is always in working state after reset, and outputs with high impedance in power-down mode. #### 4.6.3. Power supply voltage monitor Power-on reset (POR) and power-down reset (PDR) circuits are integrated inside the product. These two circuits are always in working condition. When the power-down reset circuit monitors that the power supply voltage is lower than the specified threshold value (V<sub>POR/PDR</sub>), even if the external reset circuit is used, the system will remain reset. The product has a built-in programmable voltage regulator (PVD) that can monitor $V_{DD}$ and compare it with $V_{PVD}$ threshold. When $V_{DD}$ is outside the $V_{PVD}$ threshold range and the interrupt is enabled, the MCU can be set to a safe state through the interrupt service program. ## 4.7. Low-power mode APM32F103RCT7 supports three low-power modes, namely, sleep mode, stop mode and standby mode, and there are differences in power, wake-up time and wake-up mode among these three modes. The low-power mode can be selected according to the actual application requirements. Table 7 Low Power Consumption Mode | Mode | Instruction | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Sleep mode | The core stops working, all peripherals are working, and it can be woken up through interrupts/events | | Stop mode | Under the condition that SRAM and register data are not lost, the stop mode can achieve the lowest power consumption; The clock of the internal 1.5V power supply module will stop, HSECLK crystal resonator, HSICLK and PLL will be prohibited, and the voltage regulator can be configured in normal mode or low power mode; Any external interrupt line can wake up MCU, and the external interrupt lines include one of the 16 external interrupt lines, PVD output, RTC and USBD. | | Standby mode | The power consumption in this mode is the lowest; Internal voltage regulator is turned off, all 1.5V power supply modules are powered off, HSECLK crystal resonator, HSICLK and PLL clocks are turned off, SRAM and register data disappear, RTC area and backup register contents remain, and standby circuit still works; The external reset signal on NRST, IWDT reset, rising edge on WKUP pin or RTC event will wake MCU out of standby mode. | #### 4.8. DMA 2 built-in DMAs; DMA1 supports 7 channels and DMA2 supports 5 channels. Each channel supports multiple DMA requests, but only one DMA request is allowed to enter the DMA channel at the same time. The peripherals supporting DMA requests are ADC, SPI, USART, I2C, and TMRx. Four levels of DMA channel priority can be configured. Support "memory→memory, memory→peripheral, peripheral→memory" transfer of data (the memory includes Flash、SRAM) #### 4.9. **GPIO** GPIO can be configured as general input, general output, multiplexing function and analog input. Output. The general input can be configured as floating input, pull-up input and pull-down input; the general output can be configured as push-pull output and open-drain output; the multiplexing function can be used for digital peripherals; and the analog input and output can be used for analog peripherals and low-power mode; the enable and disable pull-up/pull-down resistor can be configured; the speed of 2MHz, 10MHz and 50MHz can be configured; the higher the speed is, the greater the power and the noise will be. ## 4.10. Communication peripherals #### 4.10.1. **USART/UART** Up to 5 universal synchronous/asynchronous transmitter receivers are built in the chip. The USART1 interface can communicate at a rate of 4.5Mbit/s, while other USART/UART interfaces can communicate at a rate of 2.25Mbit/s. All USART/UART interfaces can configure baud rate, parity check bit, stop bit, and data bit length; except UART5, all the other USART/UART can support DMA. USART/UART function differences are shown in the table below: Table 8 USART/UART Function Differences | USART mode/function | USART1 | USART2 | USART3 | UART4 | UART5 | |---------------------------------|-----------|--------------|-----------|-----------|--------------| | Hardware flow control of modem | $\sqrt{}$ | $\checkmark$ | V | _ | _ | | Synchronous mode | $\sqrt{}$ | $\checkmark$ | $\sqrt{}$ | $\sqrt{}$ | $\checkmark$ | | Smart card mode | $\sqrt{}$ | $\checkmark$ | $\sqrt{}$ | _ | _ | | IrDASIR coder-encoder functions | $\sqrt{}$ | V | V | V | √ | | USART mode/function | USART1 | USART2 | USART3 | UART4 | UART5 | |------------------------------|-----------|--------------|-----------|-----------|--------------| | LIN mode | $\sqrt{}$ | $\checkmark$ | $\sqrt{}$ | V | $\sqrt{}$ | | Single-line half-duplex mode | $\sqrt{}$ | $\checkmark$ | $\sqrt{}$ | $\sqrt{}$ | $\checkmark$ | | Support DMA function | √ | √ | √ | V | _ | Note: $\sqrt{\ }$ = support. #### 4.10.2. I2C I2C1/2 and I2C3/4 bus interfaces are built in. I2C1 and I2C3 share hardware interface and register base address, and I2C2 and I2C4 share hardware interface and register base address. Therefore, I2C1 and I2C3 cannot be used at the same time, and I2C2 and I2C4 cannot be used simultaneously. I2C1/2 both can work in multiple master modes or slave modes, support 7-bit or 10-bit addressing, and support dual-slave addressing in 7-bit slave mode; the communication rate supports standard mode (up to 100kbit/s) and fast mode (up to 400kbit/s); hardware CRC generator/checker are built in; they can operate with DMA and support SMBus 2.0 version/PMBus. I2C3/4 bus can operate in standard mode, fast mode and high-speed mode. The devices in high-speed mode and fast mode are downward compatible. #### 4.10.3. SPI/I2S Three built-in SPIs, support full duplex and half duplex communication in master mode and slave mode, can use DMA controller, and can configure 4~16 bits per frame, and communicate at a rate of up to 18Mbit/s. 2 built-in I2S (multiplexed with SPI2 and SPI3 respectively), support half duplex communication in master mode and slave mode, support synchronous transmission, and can be configured with 16-bit, 24-bit and 32-bit data transfer with 16-bit or 32-bit resolution. The configurable range of audio sampling rate is 8kHz~48kHz; when one or two I2S interfaces are configured as the master mode, the master clock can be output to external DAC or decoder (CODEC) at 256 times of sampling frequency. #### 4.10.4. CAN 2 built-in CANs (CAN1 and CAN2 can be used at the same time), compatible with 2.0A and 2.0B (active) specification, and can communicate at a rate of up to 1Mbit/s. It can receive and send standard frame of 11-bit identifier and extended frame of 29-bit identifier. It has 3 sending mailboxes and 2 receiving FIFO, 14 3-level adjustable filters. #### 4.10.5. USBD The product embeds USBD modules (USBD1 and USBD2) compatible with full-speed USBD devices, which comply with the standard of full-speed USBD devices (12Mb/s), and the endpoints can be configured by software, and have standby/wake-up functions. The dedicated 48MHz clock for USBD is directly generated by internal PLL. When using the USBD function, the system clock can only be one of 48MHz, 72MHz and 96MHz, which can obtain 48MHz required for USBD through 1 fractional frequency, 1.5 fractional frequency and 2 fractional frequency respectively. USBD1 and USBD2 share register address and pin interface, so only one of them can be used at the same time. #### 1.1.1 Simultaneous use of USBD and CAN interfaces USBD1 and CAN1, USBD2 and CAN2 share a dedicated 512-byte SRAM memory for data transfer and receiving, so USBD and CAN interfaces can be used at the same time in two situations: - CAN1 and USBD2 are used at the same time - CAN2 and USBD1 are used at the same time ## 4.11. Analog peripherals #### 4.11.1. ADC 3 built-in ADCs with 12-bit accuracy, up to 16 external channels and 2 internal channels for each ADC. The internal channels measure the temperature sensor voltage and reference voltage respectively. ADC1 and ADC2 have 16 external channels, ADC3 generally has 8 external channels; A/D conversion mode of each channel has single, continuous, scan or intermittent modes, ADC conversion results can be left aligned or right aligned and stored in 16 bit data register; they support analog watchdog, and DMA. #### 4.11.1.1. Temperature sensor A temperature sensor (TSensor) is built in, which is internally connected with ADC\_IN16 channel. The voltage generated by the sensor changes linearly with temperature, and the converted voltage value can be obtained by ADC and converted into temperature. #### 4.11.1.2. Internal reference voltage Built-in reference voltage V<sub>REFINT</sub>, internally connected to ADC\_IN17 channel, which can be obtained through ADC; V<sub>REFINT</sub> provides stable voltage output for ADC. #### 4.11.2. DAC Two built-in 12-bit DACs, and each corresponding to an output channel, which can be configured in 8-bit and 12-bit modes, and the DMA function is supported. The waveform generation supports noise wave and triangle wave. The conversion mode supports independent or simultaneous conversion and the trigger mode supports external signal trigger and internal timer update trigger. #### 4.12. Timer 2 built-in 16-bit advanced timers (TMR1/8), 4 general-purpose timers (TMR2/3/4/5), 2 basic timers (TMR6/7), 1 independent watchdog timer, one window watchdog timer and 1 system tick timer. Watchdog timer can be used to detect whether the program is running normally. The system tick timer is the peripheral of the core with automatic reloading function. When the counter is 0, it can generate a maskable system interrupt, which can be used for real-time operating system and general delay. Table 9 Function Comparison between Advanced/General-purpose/Basic and System Tick Timers | Timer type | System tick timer | Basic timer | | Basic timer General-purpose timer | | Advanced timer | | | | |--------------------|-------------------|-------------|------|-----------------------------------|------|----------------|--------------|------|------| | Timer name | Sys Tick Timer | TMR6 | TMR7 | TMR2 | TMR3 | TMR4 | TMR5 | TMR1 | TMR8 | | Counter resolution | 24-bit | 16 | bits | 16 bits | | 16 | bits | | | | Counter type | Down | Up | | Up, down, up/down | | Up, d<br>up/d | lown,<br>own | | | | Timer type | System tick timer | Basic timer | General-purpose timer | Advanced timer | |----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Prescaler coefficient | - | Any integer<br>between 1 and<br>65536 | Any integer between 1 and 65536 | Any integer<br>between 1 and<br>65536 | | General DMA request | - | OK | OK | OK | | Capture/Comparison channel | - | - | 4 | 4 | | Complementary outputs | - | No | No | Yes | | Pin characteristics | - | - | There are 5 pins in total: 1-way external trigger signal input pins, 4-way channel (non-complementary channel) pins | There are 9 pins in total: 1-way external trigger signal input pins, 1-way braking input signal pins, 3-pair complementary channel pins, 1-way channel (non-complementary channel) pins | | Function<br>Instruction | Special for real- time operating system Automatic reloading function supported When the counter is 0, it can generate a maskable system interrupt Can program the clock source | Used to generate DAC trigger signals. Can be used as a 16-bit general-purpose timebase counter. | Synchronization or event chaining function provided Timers in debug mode can be frozen. -Can be used to generate PWM output Each timer has independent DMA request generation. It can handle incremental encoder signals | It has complementary PWM output with dead band insertion When configured as a 16-bit standard timer, it has the same function as the TMRx timer. When configured as a 16-bit PWM generator, it has full modulation capability (0~100%). In debug mode, the timer can be frozen, and PWM output is disabled. Synchronization or event chaining function provided. | ## Table 10 Independent Watchdog and Window Watchdog Timers | Name | Counter resolution | Counter type | Prescaler coefficient | Functional Description | |-------------------------|--------------------|--------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Independent<br>watchdog | 12-bit | Down | Any integer<br>between 1 and<br>256 | The clock is provided by an internally independent RC oscillator of 40KHz, which is independent of the master clock, so it can run in stop and standby modes. The whole system can be reset in case of problems. It can provide timeout management for applications as a free-running timer. It can be configured as a software or hardware startup watchdog through option bytes. Timers in debug mode can be frozen. | | Window watchdog | 7-bit | Down | - | Can be set for free running. The whole system can be reset in case of problems. | | Name | Counter resolution | Counter type | Prescaler coefficient | Functional Description | |------|--------------------|--------------|-----------------------|----------------------------------------------------------------------------------------------------------| | | | | | Driven by the master clock, it has early interrupt warning function; Timers in debug mode can be frozen. | #### 4.13. RTC 1 RTC is built in, and there are LSECLK signal input pins (OSC32\_IN and OSC32\_OUT) and 1 TAMP input signal detection pin (TAMP); the clock source can select external 32.768kHz crystal oscillator, resonator or oscillator, LSICLK and HSECLK/128; it is supplied by $V_{DD}$ by default; when $V_{DD}$ is powered off, it can be automatically switched to $V_{BAT}$ power supply, and RTC configuration and time data will not be lost; RTC configuration and time data are not lost in case of system resetting, software resetting and power resetting; it supports clock and calendar functions. #### 4.13.1. Backup register 84Bytes backup register is built in, and is supplied by $V_{DD}$ by default; when $V_{DD}$ is powered off, it can be automatically switched to $V_{BAT}$ power supply, and the data in backup register will not be lost; the data in backup register will not be lost in case of system resetting, software resetting and power resetting. #### 4.14. CRC A CRC (cyclic redundancy check) calculation unit is built in, which can generate CRC codes and operate 8-bit, 16-bit and 32-bit data. ## 5. Electrical characteristics #### 5.1. Test conditions of electrical characteristics #### 5.1.1. Maximum and minimum values Unless otherwise specified, all products are tested on the production line at TA=25°C. Its maximum and minimum values can support the worst environmental temperature, power supply voltage and clock frequency. In the notes at the bottom of each table, it is stated that the data are obtained through comprehensive evaluation, design simulation or process characteristics and are not tested on the production line; on the basis of comprehensive evaluation, after passing the sample test, take the average value and add and subtract three times the standard deviation (average $\pm 3\Sigma$ ) to get the maximum and minimum values. ### 5.1.2. Typical values Unless otherwise specified, typical data are measured based on TA=25 $^{\circ}$ C, $V_{DD}=V_{DDA}=3.3V$ . these data are only used for design guidance. #### 5.1.3. Typical curve Unless otherwise specified, typical curves will only be used for design guidance and will not be tested ## 5.1.4. Power supply scheme MCU $V_{BAT}$ $V_{BAT}$ LSECLK, RTC, Power switch backup register $\nu_{\text{ss}}$ $V_{DDX}$ Input Schmitt output buffer Core, Flash, SRAM, Voltage regulator I/O logic, digital peripheral Input Schmitt trigger, output buffer $V_{\text{DDA}}$ RC oscillator, analog peripheral $V_{\text{SSA}}$ ADC, DAC $V_{R\underline{E}F^-}$ Figure 5 Power Supply Scheme Notes: $V_{\text{DD}}x$ in the figure means the number of $V_{\text{DD}}$ is x ## 5.1.5. Load capacitance Figure 6 Load conditions when measuring pin parameters Figure 7 Pin Input Voltage Measurement Scheme Figure 8 Power Consumption Measurement Scheme # 5.2. Test under general operating conditions **Table 11 General Operating Conditions** | Symbol | Parameter | Conditions | Minimum value | Maximum value | Unit | |--------------------|----------------------------------------------------------------------|-------------------------------------|---------------|---------------|------| | f <sub>HCLK</sub> | Internal AHB clock frequency | - | - | 96 | | | f <sub>PCLK1</sub> | Internal APB1 clock frequency | - | - | 48 | MHz | | f <sub>PCLK2</sub> | Internal APB2 clock frequency | - | - | 96 | | | V <sub>DD</sub> | Main power supply voltage | - | 2 | 3.6 | V | | V <sub>DDA</sub> | Analog power supply voltage<br>(When neither ADC nor DAC is<br>used) | Must be the same as V <sub>DD</sub> | $V_{DD}$ | 3.6 | V | | | Analog power supply voltage (When ADC and DAC are used) | Same as VDD | 2.4 | 3.6 | | | $V_{BAT}$ | Power supply voltage of backup domain | - | 1.8 | 3.6 | V | | _ | Ambient temperature (temperature number 6) | Maximum power dissipation | -40 | 85 | °C | | TA | Ambient temperature (temperature number 7) | Maximum power dissipation | -40 | 105 | °C | # 5.3. Absolute maximum ratings If the load on the device exceeds the absolute maximum rating, it may cause permanent damage to the device. Here, only the maximum load that can be borne is given, and there is no guarantee that the device functions normally under this condition. #### 5.3.1. Maximum temperature characteristics **Table 12 Temperature Characteristics** | Symbol | Description | Numerical Value | Unit | |------------------|------------------------------|-----------------|------| | T <sub>STG</sub> | Storage temperature range | -55 ~ +150 | °C | | TJ | Maximum junction temperature | 150 | °C | Note: Storage temperature range is determined by testing according to JEDEC JESD22-A103. ### 5.3.2. Maximum rated voltage characteristics All power supply $(V_{DD}, V_{DDA})$ and ground $(V_{SS}, V_{SSA})$ pins must always be connected to the power supply within the external limited range. Table 13 Maximum Rated Voltage Characteristics | Symbol | Description | Minimum<br>value | Maximum value | Unit | |------------------------------------|--------------------------------------------------------|----------------------|-----------------------|------| | V <sub>DD</sub> - V <sub>SS</sub> | External main power supply voltage | -0.3 | 4.0 | | | V <sub>DDA</sub> -V <sub>SSA</sub> | External analog power supply voltage | -0.3 | 4.0 | | | V <sub>BAT</sub> -V <sub>SS</sub> | Power supply voltage of external backup domain | -0.3 | 4.0 | V | | V <sub>DD</sub> -V <sub>DDA</sub> | Voltage difference allowed by VDD>VDDA | - | 0.3 | V | | Vin | Input voltage on FT pins | V <sub>SS</sub> -0.3 | 5.5 | | | VIN | Input voltage on other pins | V <sub>SS</sub> -0.3 | V <sub>DD</sub> + 0.3 | | | $\Delta V_{DDx}$ | Voltage difference between different power supply pins | - | 50 | mV | | V <sub>SSx</sub> -V <sub>SS</sub> | Voltage difference between different grounding pins | - | 50 | 1110 | #### 5.3.3. Maximum rated current features **Table 14 Current Characteristics** | Symbol | Description | Maximum | Unit | |---------------------------------------|------------------------------------------------------------------------------------------|---------|------| | Ivdd | Total current into V <sub>DD</sub> /V <sub>DDA</sub> power lines (source) <sup>(1)</sup> | 150 | | | Ivss | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(1)</sup> | 150 | | | L | Irrigation current on any I/O and control pins | 25 | | | lio | Source current on any I/O and control pins | -25 | mA | | I <sub>INJ(PIN)</sub> (2) (3) | Injection current of 5T pin | ±5 | | | IINJ(PIN) (=/ (=/ | Injection current of other pins | ±5 | | | ΣI <sub>INJ(PIN)</sub> <sup>(2)</sup> | Total injection current on all I/O and control pins (4) | ±25 | | <sup>1)</sup> All power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to a power supply within the external allowable range. - 2) Negative injection disturbs the analog performance of the device. - 3) Positive injection is not possible on these I/Os. a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. - 4) A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. - 5) When several inputs are submitted to a current injection, the maximum $\Sigma I_{INJ(PIN)}$ is the absolute sum of the positive and negative injected currents (instantaneous values). #### 5.3.4. Electrostatic discharge (ESD) Table 15 ESD Absolute Maximum Ratings | Symbol | Parameter | Conditions | Max. | Unit | |-----------------------|---------------------------------------------------------|---------------------------------------|------|------| | V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model) | TA = 25 °C, conforming to JESD22-A114 | 5500 | V | | VESD(CDM) | Electrostatic discharge voltage (charging device model) | TA = 25 °C, conforming to JESD22-C101 | 1700 | V | Note: The samples are measured by a third-party testing organization and are not tested in production. ### 5.3.5. Static latch-up (LU) Table 16 Static Latch-up | Symbol | Parameter | Conditions | Туре | |--------|----------------------------------|----------------------------------------------------|------------| | LU | Latch-up test(Room temperature) | T <sub>A</sub> = 25 °C, conforming to AEC-Q100-004 | CLASS I A | | LO | Latch-up test (High temperature) | $T_A = 105$ °C, conforming to AEC-Q100-004 | CLASS II A | Note: The samples are measured by a third-party testing organization and are not tested in production. # 5.4. On-chip memory #### 5.4.1. Flash characteristics **Table 17 Flash Memory Characteristics** | Symbol | Parameter | Conditions | Minimum value | Typical values | Maximum value | Unit | |----------|---------------------------|------------------------------------------------------|---------------|----------------|---------------|------| | tprog | 16-bit programming time | $T_A = -40 \sim 105$ °C<br>$V_{DD} = 2.4 \sim 3.6$ V | 33.50 | 34.60 | 35.42 | μs | | terase | Page (2KBytes) erase time | $T_A = -40 \sim 105$ °C<br>$V_{DD} = 2.4 \sim 3.6$ V | 2.80 | 3.14 | 3.20 | ms | | $t_{ME}$ | Whole erase time | $T_A = 25^{\circ}C$<br>$V_{DD}=3.3V$ | 11.90 | 12.34 | 12.70 | ms | | Vprog | Programming voltage | T <sub>A</sub> = -40~105°C | 2 | - | 3.6 | V | Note: It is obtained from a comprehensive evaluation and is not tested in production. #### 5.5. Clock #### 5.5.1. Characteristics of external clock source #### 5.5.1.1.1. High-speed external clock generated by crystal resonator For detailed parameters (frequency, package, precision, etc.) of crystal resonator, please consult the corresponding manufacturer. Table 18 HSECLK4~16MHz Oscillator Characteristics | Symbol | Parameter | Conditions | Minimum value | Typical values | Maximum value | Unit | |-------------|----------------------------|----------------------------------------|---------------|----------------|---------------|------| | fosc_in | Oscillator<br>frequency | - | 4 | 8 | 16 | MHz | | RF | Feedback resistance | - | - | 300.7 | - | kΩ | | IDD(HSECLK) | HSECLK current consumption | V <sub>DD</sub> =3.3V,<br>CL=10pF@8MHz | - | 0.29 | - | mA | | tsu(HSECLK) | Startup time | V <sub>DD</sub> is stable | - | 0.99 | - | ms | Note: It is obtained from a comprehensive evaluation and is not tested in production. #### 5.5.1.1.2. Low-speed external clock generated by crystal resonator For detailed parameters (frequency, package, precision, etc.) of crystal resonator, please consult the corresponding manufacturer. Table 19 LSECLK Oscillator Characteristics (flseclk=32.768KHz) | Symbol | Parameter | Conditions | Minimum value | Typical values | Maximum value | Unit | |-----------------------------|----------------------------|------------------------------|---------------|----------------|---------------|------| | fosf_in | Oscillator<br>frequency | - | - | 32.768 | - | KHz | | t <sub>SU(LSECLK)</sub> (1) | Startup time | V <sub>DDIOx</sub> is stable | - | 0.99 | - | S | | I <sub>DD(LSECLK)</sub> | LSECLK current consumption | - | - | 0.9 | - | μΑ | Note: It is obtained from a comprehensive evaluation and is not tested in production. (1) t<sub>SU(LSECLK)</sub> is the startup time, which is measured from the time when LSECLK is enabled by software to the time when stable oscillation at 32.768KHz is obtained. This value is measured using a standard crystal resonator, which may vary greatly due to different crystal manufacturers. #### 5.5.2. Characteristics of internal clock source ## 5.5.2.1.1. High speed internal (HSICLK) RC oscillator Table 20 HSICLK Oscillator Characteristics | Symbol | Parameter | Conditions | | Minimu<br>m<br>value | Typical values | Maxim<br>um<br>value | Unit | |---------------------|--------------------|-----------------|------------------------------------------------------------|----------------------|----------------|----------------------|------| | f <sub>HSICLK</sub> | Frequency | | - | - | 8 | - | MHz | | ^ | Accuracy of HSICLK | Facto<br>ry | V <sub>DD</sub> =3.3V, T <sub>A</sub> =25°C <sup>(1)</sup> | -1 | - | 1 | % | | Acchsiclk | oscillator | calibr<br>ation | V <sub>DD</sub> =3.3V, T <sub>A</sub> =-40~105°C | -1.08 | - | 1.29 | % | | Symbol | Parameter | Conditions | Minimu<br>m<br>value | Typical values | Maxim<br>um<br>value | Unit | |--------------------------|-------------------------------------------|-------------------------------------------------|----------------------|----------------|----------------------|------| | tsu(HSICLK) | Startup time of HSICLK oscillator | V <sub>DD</sub> =3.3V,T <sub>A</sub> =-40~105°C | 0.60 | - | 1.16 | μs | | I <sub>DDA(HSICLK)</sub> | Power consumption of<br>HSICLK oscillator | - | - | 61.6 | 64.3 | μA | Note: It is obtained from a comprehensive evaluation and is not tested in production. #### 5.5.2.1.2. Low speed internal (LSICLK) RC oscillator Table 21 LSICLK Oscillator Characteristics | Symbol | Parameter | Minim<br>um<br>value | Typical values | Maxi<br>mum<br>value | Unit | |-------------|------------------------------------------------------------------------------------|----------------------|----------------|----------------------|------| | fLSICLK | Frequency (V <sub>DD</sub> =2-3.6V, T <sub>A</sub> =-40~105°C) | 40.12 | 41.28 | 46.10 | KHz | | tsu(LSICLK) | LSICLK oscillator startup time, (V <sub>DD</sub> =3.3V, T <sub>A</sub> =-40~105°C) | - | - | 79.2 | μs | | IDD(LSICLK) | Power consumption of LSICLK oscillator | - | 0.5 | - | μΑ | Note: It is obtained from a comprehensive evaluation and is not tested in production. #### 5.5.3. PLL Characteristics Table 22 PLL Characteristics | | _ | N | umerical Valu | ıe | | |----------------------|-----------------------------------------------------------------------------------------|---------------|----------------|---------------|------| | Symbol | Parameter | Minimum value | Typical values | Maximum value | Unit | | 4 | PLL input clock | 1 | 8.0 | 25 | MHz | | f <sub>PLL_IN</sub> | PLL input clock duty cycle | 40 | - | 60 | % | | f <sub>PLL_OUT</sub> | PLL frequency doubling output clock, (V <sub>DD</sub> =3.3V, T <sub>A</sub> =-40~105°C) | 16 | - | 96 | MHz | | tLOCK | PLL phase locking time | - | - | 84.0 | μs | Note: It is obtained from a comprehensive evaluation and is not tested in production. ## 5.6. Reset and power management ## 5.6.1. Test of embedded reset and power control block characteristics Table 23 Embedded Reset and Power Control Block Characteristics | Symbol | Parameter | Conditions | Minimum<br>value | Typical values | Maximum value | Unit | |----------------------|---------------------|--------------|------------------|----------------|---------------|--------------| | V <sub>POR/PDR</sub> | Power-on/power-down | Falling edge | 1.87 | 1.88 | 1.90 | ٧ | | V POR/PDR | reset threshold | Rising edge | 1.92 | 1.94 | 1.96 | V<br>V<br>mV | | VPDRhyst | PDR hysteresis | - | 50.00 | 55.00 | 60.00 | mV | | TRSTTEMPO | Reset duration | - | 0.98 | 1.27 | 3.06 | ms | Note: It is obtained from a comprehensive evaluation and is not tested in production. Table 24 Programmable Power Supply Voltage Detector Characteristics | Symbol | Parameter | Conditions | Minimum<br>value | Typical values | Maximum value | Unit | |------------------|-----------------------------------|-----------------------------|------------------|----------------|---------------|------| | | | PLS[2:0]=000 (rising edge) | 2.18 | 2.20 | 2.22 | V | | | | PLS[2:0]=000 (falling edge) | 2.08 | 2.09 | 2.11 | V | | | | PLS[2:0]=001 (rising edgeg) | 2.29 | 2.30 | 2.32 | V | | | | PLS[2:0]=001 (falling edge) | 2.18 | 2.19 | 2.21 | V | | | | PLS[2:0]=010 (rising edgeg) | 2.39 | 2.40 | 2.42 | V | | | | PLS[2:0]=010 (falling edge) | 2.28 | 2.29 | 2.31 | V | | | Drogrammable | PLS[2:0]=011 (rising edgeg) | 2.48 | 2.49 | 2.52 | V | | \/ | Programmable power supply | PLS[2:0]=011 (falling edge) | 2.38 | 2.39 | 2.41 | V | | V <sub>PVD</sub> | voltage detector<br>voltage level | PLS[2:0]=100 (rising edgeg) | 2.58 | 2.60 | 2.62 | V | | | selection | PLS[2:0]=100 (falling edge) | 2.47 | 2.48 | 2.51 | V | | | | PLS[2:0]=101 (rising edgeg) | 2.68 | 2.69 | 2.72 | V | | | | PLS[2:0]=101 (falling edge) | 2.57 | 2.59 | 2.61 | V | | | | PLS[2:0]=110 (rising edgeg) | 2.78 | 2.79 | 2.82 | V | | | | PLS[2:0]=110 (falling edge) | 2.67 | 2.68 | 2.71 | V | | | | PLS[2:0]=111 (rising edgeg) | 2.87 | 2.88 | 2.91 | V | | | | PLS[2:0]=111 (falling edge) | 2.77 | 2.78 | 2.81 | V | | VPVDhyst | PVD hysteresis | - | - | 107.08 | - | mV | Note: It is obtained from a comprehensive evaluation and is not tested in production. # 5.7. Power consumption #### 5.7.1. Power consumption test environment - (1) The values are measured by executing Dhrystone 2.1, with the Keil.V5 compilation environment and the L0 compilation optimization level. - (2) All I/O pins are in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load) - (3) Unless otherwise specified, all peripherals are turned off - (4) The relationship between Flash waiting cycle setting and f<sub>HCLK</sub>: 0~24MHz: 0 waiting cycle 24~48MHz: 1 waiting cycle 48~72MHz: 2 waiting cycles 72~96MHz: 3 waiting cycles - (5) The instruction prefetch function is enabled (Note: it must be set before clock setting and bus frequency division) - (6) When the peripherals are enabled: $f_{PCLK1}=f_{HCLK}/2$ , $f_{PCLK2}=f_{HCLK}$ ## 5.7.2. Power consumption in run mode Table 25 Power Consumption in Run Mode when the Program is Executed in Flash | | | | Typical | value (1) | Maximum | value (1) | |-------------------------|------------------------------------------------------------|---------------|-----------------------|-----------------------|------------------------|-----------------------| | Parameter | Conditions | <b>f</b> HCLK | T <sub>A</sub> =25°C, | V <sub>DD</sub> =3.3V | T <sub>A</sub> =105°C, | V <sub>DD</sub> =3.6V | | | | | I <sub>DDA</sub> (µA) | I <sub>DD</sub> (mA) | I <sub>DDA</sub> (µA) | I <sub>DD</sub> (mA) | | | | 96MHz | 206.63 | 39.25 | 228.52 | 41.52 | | | | 72MHz | 153.24 | 31.21 | 169.65 | 33.25 | | | (0) | 48MHz | 102.26 | 21.04 | 115.06 | 22.51 | | | HSECLK bypass <sup>(2)</sup> , enabling all peripherals | 36MHz | 78.50 | 16.86 | 90.10 | 18.18 | | | periprierais | 24MHz | 57.57 | 11.67 | 67.95 | 12.60 | | | | 16MHz | 44.88 | 8.48 | 54.36 | 9.31 | | | | 8MHz | 2.66 | 4.66 | 5.69 | 5.32 | | | | 96MHz | 206.59 | 20.92 | 227.42 | 22.04 | | | | 72MHz | 153.19 | 17.40 | 169.33 | 18.41 | | | | 48MHz | 102.28 | 11.98 | 114.86 | 12.77 | | | HSECLK bypass <sup>(2)</sup> , turning off all peripherals | 36MHz | 78.47 | 10.04 | 89.99 | 10.80 | | | ponphoraio | 24MHz | 57.53 | 7.01 | 67.89 | 7.68 | | Power | | 16MHz | 44.87 | 5.40 | 54.38 | 6.01 | | consumption in run mode | | 8MHz | 2.69 | 3.12 | 5.46 | 3.65 | | | | 64MHz | 196.28 | 27.82 | 216.47 | 29.20 | | | | 48MHz | 162.92 | 20.79 | 179.89 | 22.32 | | | HSICLK <sup>(2)</sup> , enabling all | 36MHz | 139.39 | 16.66 | 154.46 | 17.86 | | | peripherals | 24MHz | 118.22 | 11.44 | 132.16 | 12.28 | | | | 16MHz | 105.50 | 8.19 | 119.21 | 8.97 | | | | 8MHz | 63.79 | 4.38 | 73.87 | 4.96 | | | | 64MHz | 196.33 | 15.34 | 215.85 | 16.21 | | | | 48MHz | 162.86 | 11.70 | 179.35 | 12.45 | | | HSICLK (2), turning off all | 36MHz | 139.41 | 9.77 | 154.14 | 10.46 | | | peripherals | 24MHz | 118.21 | 6.72 | 132.07 | 7.34 | | | | 16MHz | 105.50 | 5.12 | 119.16 | 5.66 | | | | 8MHz | 63.84 | 2.85 | 73.83 | 3.30 | Note: (1) It is obtained from a comprehensive evaluation and is not tested in production. <sup>(2)</sup> The external clock is 8MHz, and when f<sub>HCLK</sub>>8MHz, turn on PLL, otherwise, turn off PLL. Table 26 Power Consumption in Run Mode when the Program is Executed in RAM | | | | Typical | value (1) | Maximum | value (1) | |-------------------|------------------------------------------------------------|---------------|-----------------------|-----------------------|------------------------|----------------------| | Parameter | Conditions | <b>f</b> HCLK | T <sub>A</sub> =25°C, | V <sub>DD</sub> =3.3V | T <sub>A</sub> =105°C, | VDD=3.6V | | | | | I <sub>DDA</sub> (µA) | I <sub>DD</sub> (mA) | I <sub>DDA</sub> (µA) | I <sub>DD</sub> (mA) | | | | 96MHz | 206.51 | 39.25 | 227.45 | 40.97 | | | | 72MHz | 153.23 | 29.63 | 169.48 | 31.34 | | | (2) | 48MHz | 102.29 | 20.00 | 115.08 | 21.63 | | | HSECLK bypass <sup>(2)</sup> , enabling all peripherals | 36MHz | 78.50 | 15.46 | 90.03 | 16.76 | | | ponphoto.co | 24MHz | 57.51 | 10.65 | 67.95 | 11.79 | | | | 16MHz | 44.87 | 7.45 | 54.3 | 8.65 | | | | 8MHz | 2.66 | 4.10 | 5.22 | 5.18 | | | | 96MHz | 206.56 | 20.82 | 227.44 | 22.39 | | | (2) | 72MHz | 153.16 | 15.92 | 169.37 | 17.26 | | | | 48MHz | 102.24 | 10.90 | 114.94 | 12.18 | | | HSECLK bypass <sup>(2)</sup> , turning off all peripherals | 36MHz | 78.46 | 8.41 | 90.01 | 9.67 | | | | 24MHz | 57.54 | 5.95 | 67.91 | 7.15 | | Power consumption | | 16MHz | 44.86 | 4.27 | 54.24 | 5.47 | | in run mode | | 8MHz | 2.66 | 2.59 | 5.26 | 3.76 | | | | 64MHz | 196.24 | 26.10 | 215.14 | 27.90 | | | | 48MHz | 162.89 | 19.74 | 178.89 | 21.34 | | | HSICLK <sup>(2)</sup> , enabling all | 36MHz | 139.38 | 15.13 | 154.16 | 16.61 | | | peripherals | 24MHz | 118.17 | 10.37 | 132.06 | 11.55 | | | | 16MHz | 105.50 | 7.15 | 119.05 | 8.33 | | | | 8MHz | 63.79 | 3.82 | 73.8 | 4.95 | | | | 64MHz | 196.25 | 14.09 | 215.09 | 15.52 | | | | 48MHz | 162.84 | 10.61 | 178.95 | 11.99 | | | HSICLK (2), turning off all | 36MHz | 139.36 | 8.14 | 154.10 | 9.53 | | | peripherals | 24MHz | 118.15 | 5.68 | 132.00 | 6.93 | | | | 16MHz | 105.47 | 3.99 | 119.09 | 5.22 | | | | 8MHz | 63.81 | 2.31 | 73.76 | 3.50 | Note: (1) It is obtained from a comprehensive evaluation and is not tested in production. <sup>(2)</sup> The external clock is 8MHz, and when $f_{HCLK}$ >8MHz, turn on PLL, otherwise, turn off PLL. ## 5.7.3. Power consumption in sleep mode Table 27 Power Consumption in Sleep Mode when the Program is Executed in Flash | | | | Typical | value (1) | Maximum value <sup>(1)</sup> | | | |-------------------|------------------------------------------------------------|---------------|-----------------------|--------------------------------------|------------------------------|-----------------------|--| | Parameter | Conditions | <b>f</b> HCLK | T <sub>A</sub> =25°C, | <b>V</b> <sub>DD</sub> =3.3 <b>V</b> | T <sub>A</sub> =105°C, | V <sub>DD</sub> =3.6V | | | | | | I <sub>DDA</sub> (µA) | I <sub>DD</sub> (mA) | I <sub>DDA</sub> (µA) | I <sub>DD</sub> (mA) | | | | | 96 MHz | 206.61 | 26.91 | 227.53 | 27.85 | | | | | 72MHz | 153.22 | 20.59 | 169.51 | 21.20 | | | | (2) | 48MHz | 102.26 | 13.96 | 115.04 | 14.62 | | | | HSECLK bypass <sup>(2)</sup> , enabling all peripherals | 36MHz | 78.49 | 10.72 | 89.95 | 11.30 | | | | ponphoralo | 24MHz | 57.54 | 7.52 | 67.93 | 8.15 | | | | | 16MHz | 44.87 | 5.31 | 54.33 | 5.88 | | | | | 8MHz | 2.66 | 3.10 | 5.31 | 3.58 | | | | | 96 MHz | 206.62 | 6.03 | 227.52 | 6.54 | | | | HSECLK bypass <sup>(2)</sup> , turning off all peripherals | 72MHz | 153.16 | 4.79 | 169.35 | 5.22 | | | | | 48MHz | 102.21 | 3.55 | 114.87 | 3.97 | | | | | 36MHz | 78.45 | 2.91 | 89.89 | 3.37 | | | | | 24MHz | 57.57 | 2.28 | 67.89 | 2.74 | | | Power consumption | | 16MHz | 44.85 | 1.86 | 54.35 | 2.30 | | | in sleep mode | | 8MHz | 2.67 | 1.37 | 5.24 | 1.80 | | | | | 64MHz | 196.28 | 18.20 | 215.44 | 18.73 | | | | | 48MHz | 162.87 | 13.69 | 179.09 | 14.57 | | | | HSICLK <sup>(2)</sup> , enabling all | 36MHz | 139.39 | 10.47 | 154.12 | 11.17 | | | | peripherals | 24MHz | 118.18 | 7.24 | 132.1 | 7.79 | | | | | 16MHz | 105.49 | 5.05 | 119.13 | 5.55 | | | | | 8MHz | 63.82 | 2.81 | 73.87 | 3.23 | | | | | 64MHz | 196.28 | 4.08 | 215.30 | 4.52 | | | | | 48MHz | 162.78 | 3.24 | 178.89 | 3.64 | | | | HSICLK (2), turning off all | 36MHz | 139.31 | 2.61 | 154.16 | 3.00 | | | | peripherals | 24MHz | 118.11 | 1.98 | 132.08 | 2.60 | | | | | 16MHz | 105.47 | 1.56 | 119.07 | 2.24 | | | | | 8MHz | 63.79 | 1.08 | 73.77 | 1.74 | | Table 28 Power Consumption in Sleep Mode when the Program is Executed in RAM | | | | Typical | value (1) | Maximum value (1) | | | |-------------------|------------------------------------------------------------|---------------|-----------------------|-----------------------|------------------------|-----------------------|--| | Parameter | Conditions | <b>f</b> HCLK | T <sub>A</sub> =25°C, | V <sub>DD</sub> =3.3V | T <sub>A</sub> =105°C, | V <sub>DD</sub> =3.6V | | | | | | I <sub>DDA</sub> (µA) | I <sub>DD</sub> (mA) | I <sub>DDA</sub> (µA) | I <sub>DD</sub> (mA) | | | | | 96MHz | 206.61 | 26.59 | 227.46 | 28.59 | | | | | 72MHz | 153.18 | 20.34 | 169.39 | 21.84 | | | | (2) | 48MHz | 102.25 | 13.79 | 115.00 | 15.433 | | | | HSECLK bypass <sup>(2)</sup> , enabling all peripherals | 36MHz | 78.48 | 10.64 | 90.05 | 12.03 | | | | poripriorate | 24MHz | 57.53 | 7.48 | 67.93 | 8.90 | | | | | 16MHz | 44.86 | 5.30 | 54.29 | 6.60 | | | | | 8MHz | 2.68 | 3.07 | 5.20 | 4.38 | | | | | 96MHz | 206.56 | 6.06 | 227.52 | 7.34 | | | | HSECLK bypass <sup>(2)</sup> , turning off all peripherals | 72MHz | 153.11 | 4.77 | 169.35 | 6.15 | | | | | 48MHz | 102.22 | 3.53 | 114.85 | 4.81 | | | | | 36MHz | 78.41 | 2.90 | 89.90 | 4.21 | | | | | 24MHz | 57.48 | 2.27 | 67.99 | 3.56 | | | Power consumption | | 16MHz | 44.84 | 1.86 | 54.23 | 3.16 | | | in sleep mode | | 8MHz | 2.66 | 1.37 | 5.28 | 2.66 | | | | | 64MHz | 196.27 | 17.94 | 214.87 | 19.60 | | | | | 48MHz | 162.87 | 13.48 | 178.97 | 15.27 | | | | HSICLK <sup>(2)</sup> , enabling all | 36MHz | 139.33 | 10.34 | 154.00 | 11.86 | | | | peripherals | 24MHz | 118.13 | 7.20 | 131.99 | 8.50 | | | | | 16MHz | 105.48 | 5.01 | 119.02 | 6.38 | | | | | 8MHz | 63.82 | 2.79 | 73.82 | 4.05 | | | | | 64MHz | 196.23 | 4.06 | 214.79 | 5.38 | | | | | 48MHz | 162.77 | 3.23 | 178.80 | 4.53 | | | | HSICLK <sup>(2)</sup> , turning off all | 36MHz | 139.31 | 2.60 | 153.92 | 3.86 | | | | peripherals | 24MHz | 118.12 | 1.97 | 131.99 | 3.26 | | | | | 16MHz | 105.45 | 1.56 | 118.97 | 2.81 | | | | | 8MHz | 63.79 | 1.08 | 73.73 | 2.34 | | #### Note: <sup>(1)</sup> It is obtained from a comprehensive evaluation and is not tested in production. <sup>(2)</sup> The external clock is 8MHz, and when $f_{HCLK}$ >8MHz, turn on PLL, otherwise, turn off PLL ## 5.7.4. Power consumption in stop mode and standby mode Table 29 Power Consumption in Stop Mode and Standby Mode | | | Typical value <sup>(1)</sup> , (T <sub>A</sub> =25°C) | | | | | | Maximum value <sup>(1)</sup> , (V <sub>DD</sub> =3.6V) | | | |--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------------|-----------------|-----------------------|-----------------|--------------------------------------------------------|-----------------|------| | Parameter | Conditions | V <sub>DD</sub> : | =2.4V | V <sub>DD</sub> =3.3V | | V <sub>DD</sub> =3.6V | | <b>T</b> A=105°C | | Unit | | | | I <sub>DDA</sub> | I <sub>DD</sub> | I <sub>DDA</sub> | I <sub>DD</sub> | I <sub>DDA</sub> | I <sub>DD</sub> | I <sub>DDA</sub> | I <sub>DD</sub> | | | Power<br>consumption<br>in stop<br>mode | Regulator in run mode, low-<br>speed and high-speed internal<br>RC oscillators and high-speed<br>oscillator OFF(no independent<br>watchdog) | 2.64 | 25.23 | 2.76 | 25.56 | 2.46 | 25.06 | 3.97 | 236.41 | Αų | | | Regulator in low-power mode,<br>low-speed and high-speed<br>internal RC oscillators and high-<br>speed oscillator OFF(no<br>independent watchdog) | 2.58 | 12.76 | 2.70 | 12.93 | 2.44 | 12.80 | 3.96 | 214.83 | | | | Low-speed internal RC oscillator and independent watchdog ON | 2.89 | 0.85 | 2.99 | 0.99 | 2.69 | 0.78 | 3.46 | 6.83 | | | Power<br>consumption<br>in standby<br>mode | Low-speed internal RC oscillator on, independent watchdog OFF | 2.91 | 0.74 | 2.98 | 0.84 | 2.68 | 0.62 | 3.44 | 6.87 | | | | Low-speed internal RC oscillator<br>and independent watchdog OFF,<br>low-speed oscillator and RTC<br>OFF | 2.42 | 0.34 | 2.52 | 0.40 | 2.28 | 0.30 | 3.10 | 6.37 | | Note: (1) It is obtained from a comprehensive evaluation and is not tested in production. ### 5.7.5. Backup domain power consumption Table 30 Backup Domain Power Consumption | Symbol | Conditions | Typical value <sup>(1)</sup> , T₄=25°C | | | Maximun | Linit | | | |----------------------|--------------------------------------------------|----------------------------------------|------------------------|------------------------|----------------------|----------------------|-----------------------|------| | | Conditions | V <sub>BAT</sub> =1.8V | V <sub>BAT</sub> =2.4V | V <sub>BAT</sub> =3.3V | T <sub>A</sub> =25°C | T <sub>A</sub> =85°C | T <sub>A</sub> =105°C | Unit | | IDD_V <sub>BAT</sub> | The low-speed oscillator and RTC are in ON state | 0.79 | 0.97 | 1.21 | 2.78 | 2.6 | 4.2 | μA | Note: (1) It is obtained from a comprehensive evaluation and is not tested in production. #### 5.7.6. Peripheral power consumption The HSECLK Bypass 1M is adopted as clock source, fPCLK=fHCLK=1M. Peripheral power consumption = current that enables the peripheral clock-current that disables the peripheral clock. Table 31 Peripheral Power Consumption | Parameter | Peripheral | Typical value <sup>(1)</sup> TA =25°C, VDD =3.3V | Unit | |------------------------------|------------|--------------------------------------------------|--------| | | BusMatrix | 3.875 | | | | DMA1 | 5.25 | | | Peripheral power consumption | DMA2 | 3.50 | μΑ/MHz | | · | CRC | 0.86 | | | | SDIO | 10.88 | | | Parameter | Peripheral | Typical value <sup>(1)</sup> TA =25°C, VDD =3.3V | Unit | |-----------|-------------|--------------------------------------------------|------| | | ALL_AHB | 43.62 | | | | APB1 Bridge | 1.00 | ] | | | TMR2 | 18.25 | | | | TMR3 | 17.75 | | | | TMR4 | 16.75 | | | | TMR5 | 17.75 | | | | TMR6 | 4.00 | | | | TMR7 | 4.00 | | | | WWDT | 2.50 | | | | IWDT | 3.87 | | | | SPI2/I2S2 | 2.88 | 7 | | | SPI3/I2S3 | 2.88 | 1 | | | USART2 | 6.88 | | | | USART3 | 6.75 | | | | UART4 | 6.38 | | | | UART5 | 6.25 | | | | I2C1 | 7.13 | | | | 12C2 | 7.00 | | | | USBD1/USBD2 | 10.75 | | | | CAN1 | 10.38 | | | | CAN2 | 10.38 | | | | BAKPR | 2.38 | | | | PMU | 1.50 | | | | DAC | 4.13 | 1 | | | ALL_APB1 | 150.28 | 1 | | | APB2 Bridge | 2.75 | 1 | | | GPIOA | 5.00 | 1 | | | GPIOB | 5.00 | 1 | | | GPIOC | 4.75 | 1 | | | GPIOD | 4.75 | 1 | | | ADC1 | 10.50 | 1 | | | ADC2 | 10.50 | 1 | | | ADC3 | 10.50 | | | Parameter | Peripheral | Typical value <sup>(1)</sup> TA =25°C, VDD =3.3V | Unit | |-----------|------------|--------------------------------------------------|------| | | TMR1 | 26.5 | | | | TMR8 | 25.5 | | | | SPI1 | 1.13 | | | | USART1 | 8.00 | | | | ALL_APB2 | 113.01 | | Note: It is obtained from a comprehensive evaluation and is not tested in production. ## 5.8. Wake-up time in low power mode The measurement of wake-up time in low power mode is from the start of wake-up event to the time when the user program reads the first instruction, in which $V_{DD}=V_{DDA}$ . Table 32 Wake Up Time in Low-power Mode | Symbol | Parameter | Conditions | Typica | l value (T | 4=25°C) | Maximum<br>value | Unit | |----------|------------------------------|--------------------------------------------|--------|------------|---------|------------------|-------| | Symbol | Farameter | Conditions | 2V | 3.3V | 3.6V | | Oilit | | twusleep | Wake-up from sleep mode | - | 1.13 | 1.32 | 1.36 | 1.43 | | | 4 | Wake up from stop | The voltage regulator is in run mode | 309 | 3.08 | 3.04 | 3.39 | 110 | | twustop | mode | The voltage regulator is in low power mode | 5.74 | 4.43 | 4.26 | 6.34 | μs | | twustdby | Wake up from<br>standby mode | - | 38.89 | 32.62 | 31.65 | 47.58 | | Note: It is obtained from a comprehensive evaluation and is not tested in production. ## 5.9. Pin characteristics ## 5.9.1. I/O pin characteristics Table 33 DC Characteristics (test condition of V<sub>DD</sub>=2.7~3.6V, T<sub>A</sub>=-40~105°C) | Symbol | Parameter | Conditions | Minimum value | Typical values | Maximum value | Unit | |------------------|-------------------------------------------------|-----------------------------------------------------|---------------|----------------|---------------|------| | VIL | Low level input voltage | CMOS port | - | 1.40 | - | | | VIH | High level input voltage | CMOS port | 1.76 | - | 1.81 | V | | V <sub>IL</sub> | Low level input voltage | TTI nort | 1.25 | - | 1.39 | V | | V <sub>IH</sub> | High level input voltage | TTL port | 1.58 | - | 1.74 | | | \/ | Standard I/O Schmitt trigger voltage hysteresis | | 360 | - | - | mV | | V <sub>hys</sub> | I/O FT Schmitt trigger voltage hysteresis | - | 330 | - | - | mV | | | Input leakage current | $V_{SS} \le V_{IN} \le V_{DD}$<br>Standard I/O port | - | - | 0.16 | | | l <sub>lkg</sub> | | V <sub>IN</sub> =5V,<br>I/O FT port | - | - | 0.16 | μA | | R <sub>PU</sub> | Weak pull-up equivalent resistance | V <sub>IN</sub> =V <sub>SS</sub> | 37 | 42 | 47 | kΩ | | Symbol | Parameter | Conditions | Minimum value | Typical values | Maximum value | Unit | |-----------------|--------------------------------------|-----------------|---------------|----------------|---------------|------| | R <sub>PD</sub> | Weak pull-down equivalent resistance | $V_{IN}=V_{DD}$ | 37 | 42 | 47 | kΩ | Note: It is obtained from a comprehensive evaluation and is not tested in production. Table 34 AC Characteristics | MODEy[1:0]<br>Configuration | Symbol | Parameter | Conditions | Minimum value | Maximum value | Unit | |-----------------------------|-------------|-----------------------------------------|----------------------------------------|---------------|---------------|------| | | fmax(IO)out | Maximum frequency | CL=50 pF,<br>V <sub>DD</sub> =2~3.6V | - | 2.00 | MHz | | 10<br>(2MHz) | tf(IO)out | Output fall time from high to low level | CL=50 pF, | 11.52 | 26.81 | 20 | | | tr(IO)out | Output rise time from low to high level | | 9.24 | 21.90 | ns | | | fmax(IO)out | Maximum frequency | $CL=50 pF,$ $V_{DD} = 2 \sim 3.6 V$ | - | 10.01 | MHz | | 01<br>(10MHz) | tf(IO)out | Output fall time from high to low level | CL=50 pF, | 8.51 | 17.93 | ns | | | tr(IO)out | Output rise time from low to high level | V <sub>DD</sub> =2~3.6V | 6.71 | 17.92 | 115 | | | fmax(IO)out | Maximum frequency | CL=30 pF,<br>$V_{DD} = 2.7 \sim 3.6 V$ | - | 50.25 | MHz | | 11<br>(50MHz) | tf(IO)out | Output fall time from high to low level | CL=30 pF, | 7.65 | 9.69 | ne | | | tr(IO)out | Output rise time from low to high level | V <sub>DD</sub> =2.7~3.6V | 3.79 | 6.48 | ns | Note: (1) The rate of I/O port can be configured through MODEy. (2) The data are obtained from a comprehensive evaluation and is not tested in production. Figure 9 I/O AC Characteristics Definition Note: It is obtained from a comprehensive evaluation and is not tested in production. Table35 Output Drive Current Characteristics (test condition V<sub>DD</sub>=2.7~3.6V, T<sub>A</sub>=-40~105°C) | Symbol | Parameter | Conditions | Minimum value | Maximum value | Unit | |--------|-------------------------------------------------------------------------------|--------------------------------|----------------------|---------------|------| | VoL | Output low level voltage for an I/O pin when 8 pins are sunk at same time | IIO = +8mA | - | 0.49 | | | Vон | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2.7V <v<sub>DD&lt;3.6V</v<sub> | V <sub>DD</sub> -0.4 | - | V | | Sym | bol Parameter | Conditions | Minimum value | Maximum value | Unit | |-----|-------------------------------------------------------------------------------|--------------------------------|----------------------|---------------|------| | Vo | Output low level voltage for an I/O pin when 8 pins are sunk at same time | IIO = +20mA | - | 1.50 | V | | Vo | Output high level voltage for an I/O pin when 8 pins are sourced at same time | 2.7V <v<sub>DD&lt;3.6V</v<sub> | V <sub>DD</sub> -1.2 | - | V | ### 5.9.2. NRST pin characteristics The NRST pin input drive adopts CMOS process, which is connected with a permanent pull-up resistor R<sub>PU</sub>. Table 36 NRST Pin Characteristics (test condition V<sub>DD</sub>=3.3V, T<sub>A</sub>=-40~105°C) | Symbol | Parameter | Conditions | Minimum value | Typical values | Maximum value | Unit | |------------------------|-----------------------------------------|-----------------------------------|---------------|----------------|---------------|------| | V <sub>IL(NRST)</sub> | NRST low level input voltage | - | 1.36 | 1.44 | 1.48 | V | | V <sub>IH</sub> (NRST) | NRST high level input voltage | - | 1.72 | 1.76 | 1.8 | V | | V <sub>hys(NRST)</sub> | NRST Schmitt trigger voltage hysteresis | - | - | 290 | - | mV | | RPU | Weak pull-up equivalent resistance | V <sub>IN</sub> = V <sub>SS</sub> | 30 | 40 | 53 | kΩ | Note: It is obtained from a comprehensive evaluation and is not tested in production. ### 5.10. Communication peripherals ### 5.10.1. I2C peripheral characteristics To achieve maximum frequency of I2C in standard mode, f<sub>PCLK1</sub> must be greater than 2MHz. To achieve maximum frequency of I2C in fast mode, f<sub>PCLK1</sub> must be greater than 4MHz. Table 37 I2C Interface Characteristics (T<sub>A</sub>=25°C, V<sub>DD</sub>=3.3V) | | | Stand | ard I2C | Fas | t I2C | | |---------------------------------------|-------------------------------------|---------|---------|---------|---------|------| | Symbol | Parameter | Minimum | Maximum | Minimum | Maximum | Unit | | | | value | value | value | value | | | $t_{\text{w}(\text{SCLL})}$ | SCL clock low time | 4.88 | - | 1.77 | - | ше | | $t_{\text{w}(\text{SCLH})}$ | SCL clock high time | 5.10 | - | 0.72 | - | μs | | t <sub>su(SDA)</sub> | SDA setup time | 1080 | - | 1000 | - | | | th(SDA) | SDA data hold time | 0 | 451.85 | 0 | 457.77 | 20 | | $t_{r(\text{SDA})}/t_{r(\text{SCL})}$ | SDA and SCL rise time | - | 381.63 | - | 389.56 | ns | | $t_{\text{f(SDA)}}/t_{\text{f(SCL)}}$ | SDA and SCL fall time | - | 4.33 | - | 3.79 | | | th(STA) | Start condition hold time | 4.94 | - | 0.82 | - | | | tsu(STA) | Repeated start condition setup time | 4.99 | - | 0.81 | - | μs | | t <sub>su(STO)</sub> | Setup time of stop condition | 4.92 | - | 0.81 | - | | | | | Standard I2C | | Fast I2C | | | |-------------|--------------------------------------------------------|--------------|---------|----------|---------|------| | Symbol | Parameter | Minimum | Maximum | Minimum | Maximum | Unit | | | | value | value | value | value | | | tw(STO:STA) | Time from stop condition to start condition (bus idle) | 5.36 | - | 2.06 | - | | Note: It is obtained from a comprehensive evaluation and is not tested in production. Figure 10 I2C Bus AC Waveform and Measurement Circuit Note: The measuring points are set at CMOS levels: $0.3V_{DD}$ and $0.7V_{DD}$ . ### 5.10.2. SPI peripheral characteristics Table 38 SPI Characteristics (T<sub>A</sub>=25°C, V<sub>DD</sub>=3.3V) | Symbol | Parameter | Conditions | Minimum value | Maximum value | Unit | |-----------------------|-----------------------------|------------------------------------------------------|---------------|---------------|--------| | fsck | CDI alook fraguency | Master mode | - | 18 | MHz | | 1/t <sub>c(SCK)</sub> | SPI clock frequency | Slave mode | - | 10 | IVIITZ | | t <sub>r(SCK)</sub> | SI clock rise and fall time | Load capacitance: C = 30pF | - | 9.7 | ns | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode | 106.89 | - | ns | | th(NSS) | NSS hold time | Slave mode | 80.67 | - | ns | | tw(SCKH) | SCK high and low time | Main mode, fpclk = 36MHz,<br>Prescaler coefficient=4 | 54 | 57 | ns | | t <sub>su(MI)</sub> | 5 | Master mode | 17 | - | 20 | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 20.93 | - | ns | | Symbol | Parameter | Conditions | Minimum value | Maximum value | Unit | |----------------------|-------------------------------|---------------------------------------|---------------|---------------|------| | t <sub>h(MI)</sub> | Data input hold time | Master mode | 32.86 | - | 20 | | th(SI) | Data input hold time | Slave mode | 25.11 | - | ns | | t <sub>a(SO)</sub> | Data output access time | Slave mode, f <sub>PCLK</sub> = 20MHz | 6.48 | 8.08 | ns | | t <sub>dis(SO)</sub> | Data output prohibition time | Slave mode | 14.28 | - | ns | | t <sub>v(SO)</sub> | Effective time of data output | Slave mode (after enable edge) | - | 11.89 | ns | | t <sub>v(MO)</sub> | Effective time of data output | Master mode (after enable edge) | - | 5.4 | ns | | t <sub>h(SO)</sub> | Data autout hald time | Slave mode (after enable edge) | 9.5 | - | 20 | | t <sub>h(MO)</sub> | Data output hold time | Master mode (after enable edge) | 1.05 | - | ns | Note: It is obtained from a comprehensive evaluation and is not tested in production. Figure 11 SPI Timing Diagram - Slave Mode and CPHA=0 Figure 12 SPI Timing Diagram - Slave Mode and CPHA=1 Note: The measuring points are set at CMOS levels: $0.3 V_{\text{DD}}$ and $0.7 V_{\text{DD}}$ . Figure 13 SPI Timing Diagram - Master Mode Note: The measuring points are set at CMOS levels: $0.3V_{\text{DD}}$ and $0.7V_{\text{DD}}$ . ## 5.11. Analog peripherals ### 5.11.1. ADC Test parameter description: Sampling rate: the number of conversion of analog quantity to digital quantity by ADC per second Sample rate=ADC clock/(number of sampling periods + number of conversion periods) ### 5.11.1.1. 12-bit ADC characteristics Table 39 12-bit ADC Characteristics | Symbol | Parameter | Conditions | Minimum value | Typical values | Maximum value | Unit | |------------------|-------------------------------------------|----------------------------------------------------------------------------------------|---------------|----------------|---------------|------| | V <sub>DDA</sub> | Power supply voltage | - | 2.4 | - | 3.6 | V | | I <sub>DDA</sub> | ADC pwoer consumption | V <sub>DDA</sub> =3.3V, f <sub>ADC</sub> =14MHz,<br>Sampling time=1.5 f <sub>ADC</sub> | - | 1 | - | mA | | f <sub>ADC</sub> | ADC frequency | - | 0.6 | - | 14 | MHz | | C <sub>ADC</sub> | Internal sampling and holding capacitance | - | - | 8 | - | pF | | RADC | Sampling resistor | - | - | - | 1000 | Ω | | ts | Sampline Time | f <sub>ADC</sub> =14MHz | 0.107 | - | 17.1 | μs | | Tconv | Sampling and conversion time | f <sub>ADC</sub> =14MHz, 12-bit<br>conversion | 1 | - | 18 | μs | Table 40 12-bit ADC Accuracy | Symbol | Parameter | Conditions | Typical values | Maximum value | Unit | |--------|---------------------------|-------------------------------------------------------|----------------|---------------|------| | ET | Composite error | | - | 5 | | | EO | Offset error | fpclk=56M, | - | 3.5 | | | EG | Gain error | f <sub>ADC</sub> =14M,<br>V <sub>DDA</sub> =2.4V-3.6V | - | 3 | LSB | | ED | Differential linear error | T <sub>A</sub> =-40°C~105°C | - | 3 | | | EL | Integral linear error | | - | 4 | | Note: It is obtained from a comprehensive evaluation and is not tested in production. ### 5.11.1.2. Test of Built-in Reference Voltage Characteristics Table 41 Embedded Reference Voltage Characteristics | Symbol | Parameter | Conditions | Minimum value | Typical values | Maximum value | Unit | |------------------------|--------------------------------|---------------------------|---------------|----------------|---------------|--------| | | | -40°C < T <sub>A</sub> < | | | | | | VREFINT | Built-in Reference Voltage | +105°C | 1.2 | 1.23 | 1.26 | V | | | | V <sub>DD</sub> = 2-3.6 V | | | | | | | Sampling time of ADC when | | | | | | | T <sub>S_vrefint</sub> | reading out internal reference | - | - | 5.1 | 17.1 | μs | | | voltage | | | | | | | \/ | Built-in reference voltage | V <sub>DD</sub> =3V ±10mV | | | 10 | m\/ | | Vrerint | extends to temperature range | VDESV ±10mV | - | - | 18 | mV | | T <sub>coeff</sub> | Temperature coefficient | - | - | - | 104 | ppm/°C | Note: It is obtained from a comprehensive evaluation and is not tested in production. ### 5.11.2. DAC Test parameter description: - DNL differential non-linear error: the deviation between two consecutive codes is——1 LSB - INL integral non-linear error: the difference between the measured value at code i and the value at code i on the connection between code 0 and the last code 4095 Table 42 DAC Characteristics | Symbol | Parameter | Conditions | Minimum value | Typical values | Maximum<br>value | Unit | |-------------------|---------------------------------------|-------------------------------------------------------------------------------------------------|---------------|----------------|-----------------------|------| | V <sub>DDA</sub> | Analog power supply voltage | - | 2.4 | - | 3.6 | V | | R <sub>LOAD</sub> | Resistive load | Load is connected to VSSA with buffer on | 5 | - | - | kΩ | | Ro | Output impedance | The resistive load between DAC_OUT and VSS is 1.5MΩ with buffer off | - | - | 15 | kΩ | | C <sub>LOAD</sub> | Capacitive load | Maximum capacitive load at DAC_OUT pin with buffer on | - | - | 50 | pF | | DAC_OUT<br>min | Low DAC_OUT voltage with buffer | Maximum output offset of DAC, (0x0E1) corresponding to 12-bit input | 0.2 | - | - | V | | DAC_OUT<br>max | High output voltage with buffer | code to V <sub>REF+</sub> = (0xF1B) at 3.6V and V <sub>REF+</sub> = (0x154) at 2.4V and (0xEAC) | - | - | V <sub>DDA</sub> -0.2 | V | | lee. | Power consumption of DAC in quiescent | Non-load, the input terminal adopts intermediate code (0x800) | - | - | 295 | uA | | Idda | mode | Non-load, the input terminal adopts difference code (0xF1C) | - | - | 340 | uA | | DNL | Differential non-linear error | Configured with 12-bit DAC | - | - | -0.5 | LSB | | INL | Integral non-linear<br>error | Configured with 12-bit DAC | - | - | 4.13 | LSB | | Offset | Offset error | V <sub>REF+</sub> =3.6V, configuring 12-bit DAC | - | - | 1.23 | LSB | | Gain error | Gain error | Configured with 12-bit DAC | - | - | -0.14 | % | Note: It is obtained from a comprehensive evaluation and is not tested in production. # 6. Package information ## 6.1. LQFP64 package diagram Figure 14 LQFP64 Package Diagram - (1) The figure is not drawn to scale. - (2) All pins should be soldered to the PCB Table 43 LQFP64 Package Data | | DIMENSION LIST (FOOTPRINT: 2.00) | | | | | | |-----|----------------------------------|--------------|-----------------|--|--|--| | S/N | SYM | DIMENSIONS | REMARKS | | | | | 1 | Α | MAX. 1.600 | OVERALL HEIGHT | | | | | 2 | A2 | 1.400±0.050 | PKG THICKNESS | | | | | 3 | D | 12.000±0.200 | LEAD TIP TO TIP | | | | | 4 | D1 | 10.000±0.100 | PKG LENGTH | | | | | 5 | E | 12.000±0.200 | LEAD TIP TO TIP | | | | | 6 | E1 | 10.000±0.100 | PKG WDTH | | | | | 7 | L | 0.600±0.150 | FOOT LENGTH | | | | | 8 | L1 | 1.000 REF | LEAD LENGTH | | | | | 9 | е | 0.500 BASE | LEAD PITCH | | | | | 10 | H (REF) | (7.500) | CUM LEAD PITCH | | | | | 11 | b | 0.22±0.050 | LEAD WIDTH | | | | ### (1) Dimensions are expressed in mm Figure 15 LQFP64-64 pins, 10×10mm recommended welding Layout Figure 16 LQFP64-64 pins, 10×10mm package identification ## 7. Packaging information ### 7.1. Reel packaging Figure 17 Specification Drawing of Reel Packaging Quadrant Assignments for PIN1 Orientation in Tape All photos are for reference only, and the appearance is subject to the product. Table 44 Reel Packaging Parameter Specification Table | Device | Package<br>Type | Pins | SPQ | Reel<br>Diameter<br>(mm) | <b>A0</b> (mm) | B0<br>(mm) | <b>K0</b> (mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|------|------|--------------------------|----------------|------------|----------------|-----------|------------------| | APM32F103RCT7 | LQFP | 64 | 1000 | 330 | 12.35 | 12.35 | 2.2 | 24 | Q1 | ## 7.2. Tray packaging Figure 18 Tray Packaging Diagram **Tray Dimensions** All photos are for reference only, and the appearance is subject to the product. Table 45 Tray Packaging Parameter Specification Table | Device | Package<br>Type | Pins | SPQ | X-Dimension (mm) | Y-Dimension (mm) | X-Pitch (mm) | Y-Pitch<br>(mm) | Tray<br>Length<br>(mm) | Tray<br>Width<br>(mm) | |---------------|-----------------|------|------|------------------|------------------|--------------|-----------------|------------------------|-----------------------| | APM32F103RCT7 | LQFP | 64 | 1600 | 12.3 | 12.3 | 15.2 | 15.7 | 322.6 | 135.9 | # 8. Ordering information Table 46 Ordering Information Table | Order Code | Flash (KB) | SRAM (KB) | Package | SPQ | Temperature Range | |-----------------|------------|-----------|---------|------|-------------------| | APM32F103RCT7-R | 256 | 64 | LQFP64 | 1000 | -40°C~105°C | | APM32F103RCT7 | 256 | 64 | LQFP64 | 1600 | -40°C~105°C | Note: SPQ= Minimum number of packages # 9. Commonly used function module denomination Table 47 Commonly Used Function Module Denomination | Chinese description | Short name | |-------------------------------------------------------------|------------| | Reset management unit | RMU | | Clock management unit | CMU | | Reset and clock management | RCM | | External interrupt | EINT | | Genera-purpose IO | GPIO | | Multiplexing IO | AFIO | | Wake up controller | WUPT | | Independent watchdog timer | IWDT | | Window watchdog timer | WWDT | | Timer | TMR | | CRC controller | CRC | | Power Management Unit | PMU | | DMA controller | DMA | | Analog-to-digital converter | ADC | | Real-time clock | RTC | | Controller local area network | CAN | | I2C interface | I2C | | Serial peripheral interface | SPI | | Universal asynchronous transmitter receiver | UART | | Universal synchronous and asynchronous transmitter receiver | USART | | Flash interface control unit | FMC | # 10. Version history Table 48 Document Version History | Date Version | | Change History | | | |-------------------|-----|-----------------------------------------------------------|--|--| | March 9, 2022 1.0 | | New | | | | June 30, 2022 | 1.1 | (1) Modify Arm trademark | | | | | 1.1 | (2) Add the statement | | | | | | (1) Modify the USBD name in the pin definition | | | | Feb 14, 2023 | 1.2 | (2) Modify the function description of the USBD | | | | Feb 14, 2023 | | (3) Modify the table of PLL Characteristics | | | | | | (4) Modify the table of HSICLK Oscillator Characteristics | | | ### **Statement** This document is formulated and published by Geehy Semiconductor Co., Ltd. (hereinafter referred to as "Geehy"). The contents in this document are protected by laws and regulations of trademark, copyright and software copyright. Geehy reserves the right to make corrections and modifications to this document at any time. Please read this document carefully before using Geehy products. Once you use the Geehy product, it means that you (hereinafter referred to as the "users") have known and accepted all the contents of this document. Users shall use the Geehy product in accordance with relevant laws and regulations and the requirements of this document. ### 1. Ownership This document can only be used in connection with the corresponding chip products or software products provided by Geehy. Without the prior permission of Geehy, no unit or individual may copy, transcribe, modify, edit or disseminate all or part of the contents of this document for any reason or in any form. The "极海" or "Geehy" words or graphics with "®" or "TM" in this document are trademarks of Geehy. Other product or service names displayed on Geehy products are the property of their respective owners. ### 2. No Intellectual Property License Geehy owns all rights, ownership and intellectual property rights involved in this document. Geehy shall not be deemed to grant the license or right of any intellectual property to users explicitly or implicitly due to the sale or distribution of Geehy products or this document. If any third party's products, services or intellectual property are involved in this document, it shall not be deemed that Geehy authorizes users to use the aforesaid third party's products, services or intellectual property, unless otherwise agreed in sales order or sales contract. #### 3. Version Update Users can obtain the latest document of the corresponding models when ordering Geehy products. If the contents in this document are inconsistent with Geehy products, the agreement in thesales order or the sales contract shall prevail. ### 4. Information Reliability The relevant data in this document are obtained from batch test by Geehy Laboratory or cooperative third-party testing organization. However, clerical errors in correction or errors caused by differences in testing environment may occur inevitably. Therefore, users should understand that Geehy does not bear any responsibility for such errors that may occur in this document. The relevant data in this document are only used to guide users as performance parameter reference and do not constitute Geehy's guarantee for any product performance. Users shall select appropriate Geehy products according to their own needs, and effectively verify and test the applicability of Geehy products to confirm that Geehy products meet their own needs, corresponding standards, safety or other reliability requirements. If loses are caused to users due to the user's failure to fully verify and test Geehy products, Geehy will not bear any responsibility. ### 5. Legality USERS SHALL ABIDE BY ALL APPLICABLE LOCAL LAWS AND REGULATIONS WHEN USING THIS DOCUMENT AND THE MATCHING GEEHY PRODUCTS. USERS SHALL UNDERSTAND THAT THE PRODUCTS MAY BE RESTRICTED BY THE EXPORT, RE-EXPORT OR OTHER LAWS OF THE COUNTIRIES OF THE PRODUCTS SUPPLIERS, GEEHY, GEEHY DISTRIBUTORS AND USERS. USERS (ON BEHALF OR ITSELF, SUBSIDIARIES AND AFFILIATED ENTERPRISES) SHALL AGREE AND PROMISE TO ABIDE BY ALL APPLICABLE LAWS AND REGULATIONS ON THE EXPORT AND RE-EXPORT OF GEEHY PRODUCTS AND/OR TECHNOLOGIES AND DIRECT PRODUCTS. ### 6. Disclaimer of Warranty THIS DOCUMENT IS PROVIDED BY GEEHY "AS IS" AND THERE IS NO WARRANTY OF ANY KIND, EITHER EXPRESSED OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE, TO THE EXTENT PERMITTED BY APPLICABLE LAW. GEEHY WILL BEAR NO RESPONSIBILITY FOR ANY DISPUTES ARISING FROM THE SUBSEQUENT DESIGN OR USE BY USERS. ### 7. Limitation of Liability IN NO EVENT UNLESS REQUIRED BY APPLICABLE LAW OR AGREED TO IN WRITING WILL GEEHY OR ANY OTHER PARTY WHO PROVIDE THE DOCUMENT "AS IS", BE LIABLE FOR DAMAGES, INCLUDING ANY GENERAL, SPECIAL, DIRECT, INCIDENTAL OR CONSEQUENTIAL DAMAGES ARISING OUT OF THE USE OR INABILITY TO USE THE DOCUMENT (INCLUDING BUT NOT LIMITED TO LOSS OF DATA OR DATA BEING RENDERED INACCURATE OR LOSSES SUSTAINED BY USERS OR THIRD PARTIES). ### 8. Scope of Application The information in this document replaces the information provided in all previous versions of the document. © 2022-2023 Geehy Semiconductor Co., Ltd. - All Rights Reserved