### **80V N-Channel Enhancement Mode MOSFET** ### **Description** The AP300N08TLG2 uses advanced SGT II technology to provide excellent $R_{DS(ON)}$ , low gate charge and operation with gate voltages as low as 10V. This device is suitable for use as a Battery protection or in other Switching application. #### **General Features** $V_{DS} = 80V I_{D} = 300A$ $R_{DS(ON)} < 2.0 \text{m}\Omega \text{ V}_{GS} = 10 \text{V}$ (Type: 1.6m $\Omega$ ) #### **Application** **Battery protection** Load switch Uninterruptible power supply AP300N08TLG2 #### **Package Marking and Ordering Information** | . actuage manning and ordering morniation | | | | | |-------------------------------------------|----------|-----------------------|------|--| | Product ID | Pack | Pack Marking | | | | AP300N08TLG2 | TOLLA-8L | AP300N08TLG2 XXX YYYY | 2000 | | #### Absolute Maximum Ratings (T<sub>C</sub>=25<sup>°</sup>Cunless otherwise noted) | Symbol | Parameter | Rating | Units | |---------------------------------------|-------------------------------------------------|------------|-------| | VDS | Drain-Source Voltage | 80 | V | | VGS | Gate-Source Voltage | ±20 | V | | I <sub>D</sub> @T <sub>C</sub> =25°C | Continuous Drain Current, V <sub>GS</sub> @ 10V | 300 | Α | | I <sub>D</sub> @T <sub>C</sub> =100°C | Continuous Drain Current, V <sub>GS</sub> @ 10V | 196 | А | | IDM | Pulsed Drain Current | 1240 | Α | | EAS | Single Pulse Avalanche Energy | 1858 | mJ | | P <sub>D</sub> @T <sub>C</sub> =25°C | Total Power Dissipation <sup>4</sup> | 347.5 | W | | TSTG | Storage Temperature Range | -55 to 175 | °C | | TJ | Operating Junction Temperature Range | -55 to 175 | °C | | R <sub>θ</sub> JA | Thermal Resistance Junction-Ambient | 0.53 | °C/W | | R₀JC | Thermal Resistance Junction-Case 62.5 | | °C/W | PIN1 ### **80V N-Channel Enhancement Mode MOSFET** ### Electrical Characteristics (T₁=25 °C, unless otherwise noted) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |----------------|-------------------------------------------------------|-------------------------------------------------------------|------|------|------|------| | V(BR)DSS | Drain-Source Breakdown Voltage | $V_{GS} = 0V, I_D = 250\mu A$ | 80 | 90 | - | V | | IGSS | Gate-body Leakage current | $V_{DS} = 0V, V_{GS} = \pm 20V$ | - | - | ±100 | nA | | IDOO | Zero Gate Voltage Drain Current T <sub>J</sub> =25°C | \/ 00\/\/ 0\/ | - | - | 1 | _ | | IDSS | Zero Gate Voltage Drain Current T <sub>J</sub> =100°C | $V_{DS} = 80V$ , $V_{GS} = 0V$ | - | - | 100 | μA | | VGS(th) | Gate-Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$ | 2 | 3 | 4 | V | | RDS(on) | Drain-Source on-Resistance <sup>4</sup> | V <sub>GS</sub> = 10V, I <sub>D</sub> = 20A | - | 1.6 | 2.0 | mΩ | | gfs | Forward Transconductance <sup>4</sup> | V <sub>DS</sub> = 10V, I <sub>D</sub> =20A | - | 70 | - | S | | Ciss | Input Capacitance | | - | 8980 | - | | | Coss | Output Capacitance | $V_{DS} = 40V, V_{GS} = 0V,$<br>f = 1MHz | - | 1560 | - | pF | | Crss | Reverse Transfer Capacitance | 1 – 11VII 12 | - | 90 | - | | | Rg | Gate Resistance | f=1MHz | - | 2.4 | - | Ω | | Qg | Total Gate Charge | | - | 140 | - | | | Qgs | Gate-Source Charge | $V_{GS} = 10V, V_{DS} = 40V, I_{D} = 20A$ | - | 37.5 | - | nC | | Qgd | Gate-Drain Charge | 20/1 | - | 37.5 | - | | | td(on) | Turn-on Delay Time | | - | 27.5 | - | | | <b>t</b> r | Rise Time | V <sub>GS</sub> =10V, V <sub>DD</sub> = 40V, R <sub>G</sub> | - | 82 | - | ns | | td(off) | Turn-off Delay Time | = 3Ω, I <sub>D</sub> = 20A | - | 85 | - | | | t <sub>f</sub> | Fall Time | | - | 52 | - | | | trr | Body Diode Reverse Recovery Time | I <sub>F</sub> =20A, di/dt = 100A/µs | - | 98 | - | ns | | Qrr | Body Diode Reverse Recovery Charge | 11-20A, al/at - 100A/µs | ı | 166 | - | nC | | VSD | Diode Forward Voltage <sup>4</sup> | 1 - 204 1/ - 01/ | - | - | 1.2 | V | | IS | Continuous Source Current T <sub>C</sub> =25°C | I <sub>S</sub> = 20A, V <sub>GS</sub> = 0V | - | - | 310 | Α | #### Note: - 1. The data tested by surface mounted on a 1 inch<sup>2</sup> FR-4 board with 2OZ copper. - $2 \sqrt{100} \, \mathrm{The} \, \mathrm{data} \, \mathrm{tested} \, \mathrm{by} \, \mathrm{pulsed} \, \mathrm{data} \, \mathrm{shows} \, \mathrm{Max}. \, \mathrm{rating} \mathrm{data} \, \mathrm{shows} \, \mathrm{Max}. \, \mathrm{rating} \, \mathrm{data} \mathrm{data}$ - 3. The test cond $\leq$ 300us duty cycle $\leq$ 2%, duty cycle ition is V<sub>DD</sub>=64V<sub>GS</sub>=10V,L=0.1mH,I<sub>AS</sub>=53.8A - 4. The power dissipation is limited by 175°C junction temperature - 5. The data is theoretically the same as ID and IDM, in real applications, should be limited by total power dissipation. ### **80V N-Channel Enhancement Mode MOSFET** 100 80 60 40 20 Drain current Io (A) Vos= 5V ### **Typical Characteristics** 0 2 4 Gate-source voltage V<sub>GS</sub> (V) Figure 1. Output Characteristics Figure 2. Transfer Characteristics Figure 3. Forward Characteristics of Reverse Figure 4. RDS(ON) vs. VGS Figure 5. RDS(ON) vs. ID Figure 6. Normalized R DS(on) vs. Temperature ### **80V N-Channel Enhancement Mode MOSFET** Figure 7. Capacitance Characteristics Figure 8. Gate Charge Characteristics Figure 9. Power Dissipation Figure 11. Normalized Maximum Transient Thermal Impedance ### **80V N-Channel Enhancement Mode MOSFET** ## Package Mechanical Data-TOLLA-8-XZ Single | Cumbal | Dimensions In Millimeters | | | | |----------|---------------------------|------|------|--| | Symbol — | Min. | Nom | Max. | | | A | 2.2 | 2.3 | 2.4 | | | A1 | 1.7 | 1.8 | 1.9 | | | b | 0.6 | 0.7 | 0.8 | | | b1 | 9.7 | 9.8 | 9.9 | | | b2 | 0.65 | 0.75 | 0.85 | | | b3 | 1.1 | 1.2 | 1.3 | | | С | 0.4 | 0.5 | 0.6 | | | D | 10.3 | 10.4 | 10.5 | | | D1 | 11.0 | 11.1 | 11.2 | | | D2 | 3.2 | 3.3 | 3.4 | | | D4 | 4.47 | 4.57 | 4.67 | | | Е | 9.8 | 9.9 | 10.0 | | | E1 | 8.0 | 8.1 | 8.2 | | | E2 | 0.5 | 0.6 | 0.7 | | | е | 1.200 (BSC) | | | | | e1 | 1.225 (BSC) | | | | | Н | 11.6 | 11.7 | 11.8 | | | H1 | 6.95BSC | | | | | H2 | 5.9BSC | | | | | İ | 0.1REF | | | | | j | 0.350REF | | | | | K | 3.100REF | | | | | L | 1.55 | 1.65 | 1.75 | | | L1 | 0.6 | 0.7 | 0.8 | | | L2 | 0.5 | 0.6 | 0.7 | | | L3 | 0.4 | 0.5 | 0.6 | | | Q | 7.95REF | | | | | R | 3.0 | 3.1 | 3.2 | | | θ | 10°REG | | | | #### 80V N-Channel Enhancement Mode MOSFET #### Attention - 1,Any and all APM Microelectronics products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your APM Microelectronics representative nearest you before using any APM Microelectronics products described or contained herein in such applications. - 2,APM Microelectronics assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all APM Microelectronics products described or contained herein. - 3, Specifications of any and all APM Microelectronics products described or contained here instipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment. - 4, APM Microelectronics Semiconductor CO., LTD. strives to supply high quality high reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives that could give rise to smoke or fire, or that could cause damage to other property. Whendesigning equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design. - 5,In the event that any or all APM Microelectronics products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law. - 6, No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of APM Microelectronics Semiconductor CO., LTD. - 7, Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. APM Microelectronics believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. - 8, Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "DeliverySpecification" for the APM Microelectronics product that you Intend to use. ### **80V N-Channel Enhancement Mode MOSFET** | Edition | Date | Change | |---------|------------|-----------------| | Rve1.0 | 2020/10/31 | Initial release | Copyright Attribution"APM-Microelectronice"