

#### **Description**

The AP1N50SI is silicon N-channel Enhanced

VDMOSFETs, is obtained by the self-aligned planar Technology
which reduce the conduction loss, improve switching
performance and enhance the avalanche energy. The transistor
can be used in various power switching circuit for system
miniaturization and higher efficiency.

#### **General Features**

 $V_{DS} = 500V I_{D} = 1A$ 

 $R_{DS(ON)} < 15\Omega @ V_{GS}=10V$  (Type:  $9\Omega$ )

#### **Application**

**LED** 





**Package Marking and Ordering Information** 

| Product ID | Pack     | Marking           | Qty(PCS) |  |
|------------|----------|-------------------|----------|--|
| AP1N50SI   | SOT89-3L | AP1N50SI XXX YYYY | 3000     |  |

#### Absolute Maximum Ratings (T<sub>c</sub>=25<sup>°</sup>C unless otherwise noted)

| accided maximum realings (10 20 cumors cumor motor) |                                                  |          |      |  |
|-----------------------------------------------------|--------------------------------------------------|----------|------|--|
| Symbol                                              | Parameter                                        | Value    | Unit |  |
| VDSS                                                | Drain-Source Voltage (V <sub>GS</sub> = 0V)      | 500      | V    |  |
| ID                                                  | Continuous Drain Current                         | 1        | А    |  |
| IDM                                                 | Pulsed Drain Current (note1)                     | 4        | А    |  |
| VGS                                                 | Gate-Source Voltage                              | ±30      | V    |  |
| EAS                                                 | Single Pulse Avalanche Energy (note2)            | 4.8      | mJ   |  |
| $P_D$                                               | Power Dissipation (T <sub>C</sub> = 25°C)        | 3        | W    |  |
| TJ, Tstg                                            | Operating Junction and Storage Temperature Range | -55~+150 | °C   |  |
| RthJC                                               | Thermal Resistance, Junction-to-Case             | 5        | °C/W |  |
| RthJA Thermal Resistance, Junction-to-Ambient       |                                                  | 125      | °C/W |  |





## Electrical Characteristics (T<sub>J</sub>=25°C, unless otherwise noted)

| Symbol           | Parameter                       | Test Conditions                                                         | Min. | Тур. | Max. | Unit |
|------------------|---------------------------------|-------------------------------------------------------------------------|------|------|------|------|
| V(BR)DSS         | Drain-Source Breakdown Voltage  | V <sub>GS</sub> = 0V, I <sub>D</sub> = 250μA                            | 500  | 550  |      | V    |
| VGS(th)          | Gate-Source Threshold Voltage   | V <sub>DS</sub> = V <sub>GS</sub> , I <sub>D</sub> = 250μA              | 2.0  | 3.0  | 4.0  | V    |
| RDS(on)          | Drain-Source On-Resistance      | V <sub>GS</sub> = 10V, I <sub>D</sub> = 1.5A                            |      | 9.0  | 15   | Ω    |
| IDOO             | 7 0 1 1/1 1 1 1 1 1             | V <sub>DS</sub> = 300V, V <sub>GS</sub> = 0V, T <sub>J</sub> = 25°C     |      |      | 1    |      |
| IDSS             | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 240V, V <sub>GS</sub> = 0V, T <sub>J</sub> = 125°C    |      |      | 100  | μA   |
| IGSS             | Gate-Source Leakage             | V <sub>GS</sub> = ±25V                                                  |      |      | ±100 | nA   |
| C <sub>iss</sub> | Input Capacitance               |                                                                         |      | 74   |      | pF   |
| Coss             | Output Capacitance              | $V_{GS} = 0V$ , $V_{DS}=25V$ , $f=1.0MHz$                               |      | 38   |      |      |
| Crss             | Reverse Transfer Capacitance    |                                                                         |      | 3    |      |      |
| Qg               | Total Gate Charge               |                                                                         |      | 4.9  |      | nC   |
| $Q_{gs}$         | Gate-Source Charge              | V <sub>DD</sub> =400V, I <sub>D</sub> =1.0A, V <sub>GS</sub> = 10V      |      | 1.1  |      |      |
| $Q_{gd}$         | Gate-Drain Charge               |                                                                         |      | 2.9  |      |      |
| td(on)           | Turn-on Delay Time              |                                                                         |      | 7.7  |      |      |
| t <sub>r</sub>   | Turn-on Rise Time               | V 450V I 0.04 D 05.0                                                    |      | 9.7  |      |      |
| td(off)          | Turn-off Delay Time             | $V_{DD} = 150V$ , $I_D = 3.0A$ , $R_G = 25 \Omega$                      |      | 25.4 |      | ns   |
| t <sub>f</sub>   | Turn-off Fall Time              |                                                                         |      | 14.4 |      |      |
| ls               | Continuous Body Diode Current   | T 05.00                                                                 |      |      | 1    |      |
| ISM              | Pulsed Diode Forward Current    | T <sub>C</sub> = 25 °C                                                  |      |      | 4    | A    |
| t <sub>rr</sub>  | Reverse Recovery Time           | V 0VI 0A 1: / 1/4 400 A /                                               |      | 190  |      | ns   |
| Qrr              | Reverse Recovery Charge         | V <sub>GS</sub> = 0V,I <sub>S</sub> = 3A, di <sub>F</sub> /dt =100A /μs |      | 0.53 |      | μC   |
| V <sub>SD</sub>  | Body Diode Voltage              | T <sub>J</sub> = 25°C, I <sub>SD</sub> = 3A, V <sub>GS</sub> = 0V       |      |      | 1.4  | V    |

#### Note:

- 1. The data tested by surface mounted on a 1 inch2 FR-4 board with 2OZ copper.
- 2、The test condition is Pulse Test: Pulse width ≤ 300µs, Duty Cycle ≤ 1%
- 3. The power dissipation is limited by 150  $^{\circ}\mathrm{C}$  junction temperature
- 4、The data is theoretically the same as ID and IDM, in real applications, should be limited by total power dissipation.



## **Typical Characteristics**



Figure1:Typical Output Characteristics (Tc=25°C)



Figure3: Source-Drain Diode Forward Voltage



Figure5: Capacitance vs Drain to Source Voltage



Figure2:On-Resistance Vs.Temperature



Figure4: Maximum Drain Current Vs.Case Temperature



**Figure6: Body Diode Transfer Characteristics** 







Figure7: Maximum Effective Thermal Impedance, Junction to Ambient



# Package Mechanical Data:SOT89-3L



| Symbol | Dimensions In Millimeters |       | Dimensions In Inches |       |  |
|--------|---------------------------|-------|----------------------|-------|--|
| Symbol | Min                       | Max   | Min                  | Max   |  |
| Α      | 1.400                     | 1.600 | 0.055                | 0.063 |  |
| b      | 0.350                     | 0.520 | 0.013                | 0.197 |  |
| b1     | 0.400                     | 0.580 | 0.016                | 0.023 |  |
| С      | 0.350                     | 0.440 | 0.014                | 0.017 |  |
| D      | 4.400                     | 4.600 | 0.173                | 0.181 |  |
| D1     | 1.550 REF                 |       | 0.061 REF            |       |  |
| E      | 2.350                     | 2.550 | 0.091                | 0.102 |  |
| E1     | 3.940                     | 4.250 | 0.155                | 0.167 |  |
| е      | 1.500 TYP                 |       | 0.060TYP             |       |  |
| e1     | 3.000 TYP                 |       | 3.000 TYP 0.118TYP   |       |  |
| L      | 0.900                     | 1.100 | 0.035                | 0.047 |  |



#### **Attention**

- 1,Any and all APM Microelectronics products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your APM Microelectronics representative nearest you before using any APM Microelectronics products described or contained herein in such applications.
- 2,APM Microelectronics assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all APM Microelectronics products described or contained herein.
- 3, Specifications of any and all APM Microelectronics products described or contained here instipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
- 4, APM Microelectronics Semiconductor CO., LTD. strives to supply high quality high reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives that could give rise to smoke or fire, or that could cause damage to other property. Whendesigning equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- 5,In the event that any or all APM Microelectronics products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
- 6, No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of APM Microelectronics Semiconductor CO., LTD.
- 7, Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. APM Microelectronics believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.
- 8, Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "DeliverySpecification" for the APM Microelectronics product that you Intend to use.







# AP1N50SI

# **500V N-Channel Enhancement Mode MOSFET**

| Edition | Date      | Change          |
|---------|-----------|-----------------|
| REV1.0  | 2023/3/29 | Initial release |

Copyright Attribution"APM-Microelectronice"