ICs for TV Panasonic # **AN5870K** ## Wide bandwidth analog switch IC #### Overview The AN5870K is a wide bandwidth analog switch IC of 300 MHz operation. It is usable for RGB signal and horizontal/vertical synchronizing signals, and it has a built-in 75 $\Omega$ driver for video signal. In addition, it has also realized a high speed operation by the adoption of CMOS process for its sync. signal processing circuit. It is usable in a broad range from a popular type monitor to a high definition monitor. ### ■ Features - 2-input 1-output circuit (DC switch type) - Built-in 6 dB amplifier for RGB signal (1.5 dB for 75 $\Omega$ termination) - Built-in sync. separation circuit (Supporting sync. on green and power save) - Higher speed horizontal / vertical sync. signal circuit (t<sub>delay</sub> = 20 ns) ### ■ Applications • Monitors ## ■ Block Diagram ## ■ Pin Descriptions | Pin No. | Description | Pin No. | Description | |---------|-------------------------------------|---------|-----------------------------| | 1 | R input 1 | 16 | V input 2 | | 2 | GND (R) | 17 | GND (HV, HSEP, SW) | | 3 | R input 2 | 18 | V output | | 4 | V <sub>CC1</sub> 5 V (G sync.) | 19 | H output | | 5 | G input 1 | 20 | H detect | | 6 | GND (G) | 21 | Sync. input | | 7 | G input 2 | 22 | SW | | 8 | V <sub>CC1</sub> 5 V (RGB) | 23 | B output | | 9 | B input 1 | 24 | GND (RGB) | | 10 | GND (B) | 25 | G sync. output | | 11 | B input 2 | 26 | GND (RGB) | | 12 | V <sub>CC1</sub> 5 V (HV, HSEP, SW) | 27 | G output | | 13 | H input 1 | 28 | V <sub>CC2</sub> 12 V (RGB) | | 14 | H input 2 | 29 | R output | | 15 | V input 1 | 30 | V <sub>CC2</sub> 12 V (RGB) | ### ■ Absolute Maximum Ratings | Parameter | Symbol | Rating | Unit | |----------------------------------|-----------------------------------------|-------------|------| | Supply voltage | V <sub>CC1</sub> (pin 4, pin 8, pin 12) | 5.5 | V | | | V <sub>CC2</sub> (pin 28, pin 30) | 12.9 | | | Supply current | I <sub>CC1</sub> (pin 4, pin 8, pin 12) | 22.5 | mA | | | I <sub>CC2</sub> (pin 28, pin 30) | 75.8 | | | Power dissipation *2 | $P_{D}$ | 1.143 | W | | Operating ambient temperature *1 | $T_{ m opr}$ | −20 to +70 | °C | | Storage temperature *1 | $T_{ m stg}$ | -55 to +150 | °C | Note) For the precautions related to surge and latch-up, refer to "■ Usage Notes". ### ■ Recommended Operating Range | Parameter | Symbol | Range | Unit | |----------------|------------------|--------------|------| | Supply voltage | V <sub>CC1</sub> | 4.5 to 5.25 | V | | | V <sub>CC2</sub> | 10.5 to 12.6 | | <sup>\*1:</sup> Except for the operating ambient temperature and storage temperature, all ratings are for $T_a = 25$ °C. <sup>\*2</sup>: The power dissipation shown is for the independent IC package without a heat sink in free air at $T_a = 70$ °C # ■ Electrical Characteristics at $T_a = 25$ °C | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------|-------|-------|------|------| | Power supply | | | | | | | | Supply current (1) | I <sub>CC1</sub> | Current at $V_4$ , $V_8$ , $V_{12} = 5 \text{ V}$ | 13.0 | 16.0 | 19.0 | mA | | Supply current (2) | $I_{CC2}$ | Current at $V_{28}$ , $V_{30} = 12 \text{ V}$ | 46.0 | 60.0 | 70.0 | mA | | Signal processing system | | | | | | | | Input DC voltage 1 | V <sub>I1</sub> | Pin 22: 0 V, pins 1, 5, 9: DC | 2.6 | 2.9 | 3.2 | V | | Input DC voltage 2 | V <sub>I2</sub> | Pin 22: 5 V, pins 3, 7, 11: DC | 2.6 | 2.9 | 3.2 | V | | Output DC voltage 1 | V <sub>O1</sub> | Pin 22: 0 V, pins 23, 27, 29: DC | 5.7 | 6.2 | 6.7 | V | | Output DC voltage 2 | V <sub>O2</sub> | Pin 22: 5 V, pins 23, 27, 29: DC | 5.7 | 6.2 | 6.7 | V | | Output DC voltage 3 | V <sub>O3</sub> | Pin 25: DC | 1.9 | 2.3 | 2.7 | V | | Input impedance (1) | R <sub>I1</sub> | Pin 22: 0 V, pins 1, 5, 9: Measurement | 85 | 100 | 115 | kΩ | | Input impedance (2) | R <sub>I2</sub> | Pin 22: 5 V, pins 3, 7, 11: Measurement | 85 | 100 | 115 | kΩ | | Output impedance (1) | R <sub>O1</sub> | Pin 23, 27, 29: Measurement | 60 | 70 | 80 | Ω | | Output impedance (2) | R <sub>O2</sub> | Pin 25: Measurement | 50 | 70 | 90 | Ω | | Gain (1) | G <sub>V1</sub> | Pin 22: 0 V, pins 1, 5, 9: SG1 signal, pins 23, 27, 29: Measurement | 0.5 | 1.5 | 2.5 | dB | | Relative gain (1) | $\Delta G_{V1}$ | Relative difference to G <sub>V1</sub> | - 0.4 | 0.0 | 0.4 | dB | | Gain (2) | G <sub>V2</sub> | Pin 22: 5 V, pin 3, 7, 11: SG1 signal, pins 23, 27, 29: Measurement | 0.5 | 1.5 | 2.5 | dB | | Relative gain (2) | $\Delta G_{V2}$ | Relative difference to G <sub>V2</sub> | - 0.4 | 0.0 | 0.4 | dB | | Gain (3) | G <sub>V3</sub> | Pin 22: 0 V or 5 V, pin 5 or 7: SG1 signal, pins 23, 27, 29: Measurement | -2.0 | - 0.5 | 0.5 | dB | | Frequency characteristics 1 (100 MHz) | f <sub>C1</sub> | Pin 22: 0 V, difference from G <sub>V1</sub> ,<br>pins 1, 5, 9: SG4 signal,<br>pins 23, 27, 29: Measurement | -1.3 | - 0.3 | 0.7 | dB | | Relative frequency characteristics 1 (100 MHz) | $\Delta f_{C1}$ | Relative difference to $f_{C1}$ | - 0.5 | 0.0 | 0.5 | dB | | Relative frequency<br>characteristics 2<br>(100 MHz) | f <sub>C2</sub> | Pin 22: 5 V, difference from G <sub>V2</sub> ,<br>pins 3, 7, 11: SG4 signal,<br>pins 23, 27, 29: Measurement | -1.3 | - 0.3 | 0.7 | dB | | Relative frequency characteristics 2 (100 MHz) | $\Delta f_{C2}$ | Relative difference to $f_{C2}$ | - 0.5 | 0.0 | 0.5 | dB | | Crosstalk between RGB 1 (10 MHz) | CTC <sub>1</sub> | Pin 22: 0 V, pin 1 or 5 or 9: SG2 signal, pins 23, 27, 29: Measurement | _ | -50 | -45 | dB | | Crosstalk between RGB 2 (10 MHz) | CTC <sub>2</sub> | Pin 22: 5 V, pin 3 or 7 or 11: SG2 signal, pins 23, 27, 29: Measurement | _ | -50 | -45 | dB | | Crosstalk between 2 inputs (1) (10 MHz) | CTI <sub>1</sub> | Pin 22: 5 V, pin 1 or 5 or 9: SG2 signal, pins 29, 27, 23: Measurement | _ | -60 | -50 | dB | | Crosstalk between 2 inputs (2) (10 MHz) | CTI <sub>2</sub> | Pin 22: 0 V, pin 3 or 7 or 11: SG2 signal, pins 29, 27, 23: Measurement | _ | -60 | -50 | dB | Panasonic Panasonic # ■ Electrical Characteristics at $T_a = 25$ °C (continued) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------|-------|------|-------|------| | HV circuit system | | | | | | | | High level output voltage (1) | V <sub>OH(H)</sub> | Pin 20: 2.5 V, pin 19: Measurement,<br>pin 13 or 14: 5 V, pin 22: 0 V or 5 V | 4.5 | _ | 5.0 | V | | High level output voltage (2) | V <sub>OH(V)</sub> | Pin 18: Measurement,<br>pin 15 or 16: 5 V, pin 22: 0 V or 5 V | 4.5 | _ | 5.0 | V | | Low level output voltage (1) | V <sub>OL(H)</sub> | Pin 20 2.5 V, pin 19: Measurement, pin 13 or 14: 0 V, pin 22: 0 or 5 V | 0.0 | _ | 0.5 | V | | Low level output voltage (2) | V <sub>OL(V)</sub> | Pin 18: Measurement,<br>pin 15 or 16: 0 V, pin 22: 0 V or 5 V | 0.0 | _ | 0.5 | V | | Input threshold voltage (1) | V <sub>ITH(H)</sub> | Pin 20: 2.5 V, pin 19: Measurement,<br>pin 13 or 14: 0 to 5 input, pin 22: 0 V or 5 V | 1.2 | 1.5 | 1.8 | V | | Input threshold voltage (2) | V <sub>ITH(V)</sub> | Pin 18: Measurement,<br>pin 15 or 16: 0 to 5 input, pin 22: 0 V or 5 V | 1.2 | 1.5 | 1.8 | V | | HDET voltage | V <sub>O(DET)</sub> | Pin 22: 0 V, pin 13: SG6 signal,<br>pin 20: DC measurement | 2.2 | 2.5 | 2.8 | V | | Sync. separation circuit syste | m | | | | | | | Input clamp voltage | V <sub>C1</sub> | Pin 21: DC measurement | 1.0 | 1.35 | 1.7 | V | | Minimum sync. separation level | V <sub>Smin</sub> | Pin 21: SG8 signal,<br>pin 19: Sync. level measurement | | _ | 100 | mV | | SW System | | | | | | | | Switch threshold voltage | V <sub>ITH(SW)</sub> | Measurement when pin 15: DC 5 V, pin 16: DC 0 V, pin 22: 0 V to 2.5 V and pin 18: Becomes 0 V | 1.2 | 1.7 | 2.2 | V | | Signal processing system | - | | | | | | | Input dynamic range (1) | V <sub>DI1</sub> | Pin 22: 0 V, pins 1, 5, 9: Input sweep, pins 23, 27, 29: Measurement | 2.5 | 3.0 | _ | V | | Input dynamic range (2) | V <sub>DI2</sub> | Pin 22: 5 V, Pin 3, 7, 11: Input sweep, pins 23, 27, 29: Measurement | 2.5 | 3.0 | _ | V | | G-sync. dynamic range | $V_{D0}$ | Pin 22: 0 V or 5 V, pin 5 or 7:<br>Input sweep, pin 25: Measurement | 2.5 | 3.0 | _ | V | | Gain with power supply fluctuation (1) | G <sub>VH</sub> | $V_{CC1} = 5.25, V_{CC2} = 12.6,$ like $G_{V1}, G_{V2}$ , difference from typ. | - 0.5 | 0.0 | +0.5 | dB | | Gain with power supply fluctuation (2) | G <sub>VL</sub> | $V_{\rm CC1}$ = 4.75, $V_{\rm CC2}$ = 11.4, like $G_{\rm V1}$ , $G_{\rm V2}$ , difference from typ. | - 0.5 | 0.0 | +0.5 | dB | | Frequency characteristics 3 (300 MHz) | f <sub>C3</sub> | Pin 22: 0 V, difference form value<br>at 1MHz, pins 1, 5, 9: SG5 signal,<br>pins 23, 27, 29: Measurement | -3.5 | -2.0 | - 0.5 | dB | | Relative frequency<br>characteristics 3 (300 MHz) | $\Delta f_{C3}$ | Relative difference to f <sub>C3</sub> | -1.5 | 0.0 | +1.5 | dB | | Frequency characteristics 4 (300 MHz) | f <sub>C4</sub> | Pin 22: 5 V, difference form value<br>at 1 MHz, pins 3, 7, 11: SG5 signal,<br>pins 23, 27, 29: Measurement | -3.5 | -2.0 | - 0.5 | dB | # ■ Electrical Characteristics at $T_a = 25^{\circ}C$ (continued) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------------------------------------|-------------------|-----------------------------------------------------------------------------------|-------|------|------|------| | Signal processing system (co | ntinued) | | | | | | | Relative frequency<br>characteristics 4 (300 MHz) | $\Delta f_{C4}$ | Relative difference to $f_{C4}$ | -1.5 | 0.0 | +1.5 | dB | | G-sync. frequency characteristics (35 MHz) | f <sub>CGS</sub> | Pin 22: 0 V or 5 V, pin 5 or 7: SG3 signal, pin 25: Measurement | -4.0 | -2.5 | -1.0 | dB | | Relative gain between 2 inputs | $\Delta G_{VCH1}$ | Relative difference at 1 MHz between same channel of $G_{V1}$ and $G_{V2}$ | - 0.5 | 0.0 | +0.5 | dB | | Relative frequency characteristics between 2 inputs (1) | $\Delta f_{C1}$ | Relative difference at 100 MHz between the same channels of $f_{C1}$ and $f_{C2}$ | - 0.5 | 0.0 | +0.5 | dB | | Relative frequency characteristics between 2 inputs (2) | $\Delta f_{C2}$ | Relative difference at 300MHz between the same channels of $f_{C3}$ and $f_{C4}$ | -1.0 | 0.0 | +1.0 | dB | | Crosstalk between RGB 3 (100 MHz) | CTC <sub>3</sub> | Pin 22: 0 V, pin 1 or 5 or 9: SG4 signal, pins 23, 27, 29: Measurement | _ | -40 | -30 | dB | | Crosstalk between RGB 4 (100 MHz) | CTC <sub>4</sub> | Pin 22: 5 V, pin 3 or 7 or 11: SG4 signal, pins 23, 27, 29: Measurement | _ | -40 | -30 | dB | | Crosstalk between 2 inputs (3) (100 MHz) | CTI <sub>3</sub> | Pin 22: 5 V, pin 1 or 5 or 9: SG4 signal, pins 29, 27, 23: Measurement | — | -50 | -40 | dB | | Crosstalk between 2 inputs (4) (100 MHz) | CTI <sub>4</sub> | Pin 22: 0 V, pin 3 or 7 or 11: SG4 signal, pins 29, 27, 23: Measurement | _ | -50 | -40 | dB | | Crosstalk between RGB 5 (300 MHz) | CTC <sub>5</sub> | Pin 22: 0 V, pin 1 or 5 or 9: SG5 signal, pins 23, 27, 29: Measurement | _ | -25 | _ | dB | | Crosstalk between RGB 6 (300 MHz) | CTC <sub>6</sub> | Pin 22: 5 V, pin 3 or 7 or 11: SG5 signal, pins 23, 27, 29: Measurement | | -25 | _ | dB | | Crosstalk between 2 inputs 5 (300 MHz) | CTI <sub>5</sub> | Pin 22: 5 V, pin 1 or 5 or 9: SG5 signal, pins 23, 27, 29: Measurement | _ | -30 | _ | dB | | Crosstalk between 2 inputs 6 (300 MHz) | CTI <sub>6</sub> | Pin 22: 0 V, pin 3 or 7or 11: SG5 signal, pins 23, 27, 29: Measurement | _ | -30 | _ | dB | | Rise time (1) | t <sub>r1</sub> | Pin 22: 0 V, pin 1 or 5 or 9: SG9 signal, pins 23, 27, 29: Measurement | _ | 1.2 | _ | ns | | Rise time (2) | t <sub>r2</sub> | Pin 22: 5 V, pin 3 or 7or 11: SG9 signal, pins 23, 27, 29: Measurement | _ | 1.2 | _ | ns | | Fall time (1) | t <sub>f1</sub> | Pin 22: 0 V, pin 1 or 5 or 9: SG9 signal, pins 23, 27, 29: Measurement | | 1.2 | _ | ns | | Fall time (2) | t <sub>f2</sub> | Pin 22: 5 V, pin 3 or 7or 11: SG9 signal, pins 23, 27, 29: Measurement | _ | 1.2 | _ | ns | | Output VSWR/75 Ω | $\Gamma_{ m o}$ | Pin 23 or 27 or 29: SG5 signal, voltage standing ratio measurement | _ | 1.6 | _ | | # ■ Electrical Characteristics at $T_a = 25$ °C (continued) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |----------------------------|---------------------|----------------------------------------------------------------------|-----|-----|-----|------| | HV circuit system | | | | | | | | Rise time (1) | t <sub>r(H)</sub> | Pin 19: Measurement, pin 13 or 14:<br>SG6 signal, pin 22: 0 V or 5 V | _ | 2 | _ | ns | | Rise time (2) | t <sub>r(V)</sub> | Pin 18: Measurement, pin 13 or 14:<br>SG6 signal, pin 22: 0 V or 5 V | _ | 2 | _ | ns | | Fall time (1) | t <sub>f(H)</sub> | Pin 19: Measurement, pin 13 or 14:<br>SG6 signal, pin 22: 0 V or 5 V | _ | 2 | _ | ns | | Fall time (2) | t <sub>f(V)</sub> | Pin 18: Measurement, pin 13 or 14:<br>SG6 signal, pin 22: 0 V or 5 V | _ | 2 | _ | ns | | Rise delay time (1) | t <sub>rD(H)</sub> | Pin 19: Measurement, pin 13 or 14:<br>SG6 signal, pin 22: 0 V or 5 V | _ | 20 | 50 | ns | | Rise delay time (2) | t <sub>rD(V)</sub> | Pin 18: Measurement, pin 13 or 14:<br>SG6 signal, pin 22: 0 V or 5 V | _ | 10 | 40 | ns | | Fall delay time (1) | t <sub>fD(H)</sub> | Pin 19: Measurement, pin 13 or 14:<br>SG6 signal, pin 22: 0 V or 5 V | _ | 15 | 45 | ns | | Fall delay time (2) | t <sub>fD(V)</sub> | Pin 18: Measurement, pin 13 or 14:<br>SG6 signal, pin 22: 0 V or 5 V | _ | 10 | 40 | ns | | Output impedance (3) | R <sub>O3</sub> | Pin 18 or 19: Measurement | _ | 70 | _ | Ω | | Sync. separation circuit s | ystem | | | | | | | Rise time | t <sub>r(SY)</sub> | Pin 21: SG7 signal,<br>pin 19: Measurement | _ | 2 | | ns | | Fall time | $t_{f(SY)}$ | Pin 21: SG7 signal,<br>pin 19: Measurement | _ | 2 | _ | ns | | Rise delay time | t <sub>rD(SY)</sub> | Pin 21: SG7 signal,<br>pin 19: Measurement | _ | 2 | _ | ns | | Fall delay time | t <sub>fD(SY)</sub> | Pin 21: SG7 signal,<br>pin 19: Measurement | _ | 2 | _ | ns | | Slice level | I <sub>S1</sub> | Pin 21: 2 V, pin 21 sink current value measurement | 4.2 | 5.6 | 7.0 | μА | ## ■ Electrical Characteristic (continued) ## • Input signal for testing | Name | Input signal | |------|------------------------------------------------------------------------| | SG1 | Sine wave (f = 1 MHz, amplitude 1 V[p-p]) | | SG2 | Sine wave (f = 10 MHz, amplitude 1 V[p-p]) | | SG3 | Sine wave (f = 35 MHz, amplitude 1 V[p-p]) | | SG4 | Sine wave (f = 100 MHz, amplitude 1 V[p-p]) | | SG5 | Sine wave (f = 300 MHz, amplitude 1 V[p-p]) | | SG6 | Square wave (f = 62.5 kHz, amplitude 5 $V_{OP}$ , duty cycle 50%) | | SG7 | Square wave (f = 62.5 kHz, amplitude 1 V[p-p], low period 1 μs) | | SG8 | Square wave (f = 62.5 kHz, amplitude 0.1 V[p-p], low period 1 $\mu$ s) | | SG9 | Square wave (f = 62.5 kHz, amplitude 0.7 V[p-p], low period 1 $\mu$ s) | ## ■ Terminal Equivalent Circuits | Pin No. | Equivalent circuit | Description | Pin voltage (V) | |---------|---------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------| | 1 | 5 V (pin 8) Pins 1,5,9 200 Ω 1 μF 75 Ω 1/// 1/// 1/// 1/// 140 μA | R signal input pin 1: Input through a capacitor | Input with sync. signal<br>(typ.)<br>1.0 V[p-p]<br>DC 2.9 V | | 2 | _ | GND pin for 5 V: For R signal circuit | GND | | 3 | Pins 3.7.11 200 Ω 1 μF 75 Ω 1% 100 kΩ 140 μA | R signal input pin 2: Input through a capacitor | Input with sync. signal<br>(typ.)<br>1.0 V[p-p]<br>DC 2.9 V | | 4 | _ | Power supply pin for 5 V:<br>For G sync. circuit output | 5 V | | 5 | Refer to pin 1 | G signal input pin 1:<br>Input through a capacitor | Refer to pin 1 | | 6 | <del>_</del> | GND pin for 5 V: For G signal circuit | GND | | 7 | Refer to pin 3 | G signal input pin 2:<br>Input through a capacitor | Refer to pin 3 | | 8 | _ | Power supply pin for 5V:<br>For RGB signal circuit | 5 V | | 9 | Refer to pin 1 | B signal input pin 1:<br>Input through a capacitor | Refer to pin 1 | | 10 | _ | GND pin for 5 V: For B signal circuit | GND | | 11 | Refer to pin 3 | B signal input pin 2: Input through a capacitor | Refer to pin3 | | 12 | _ | Power supply pin for 5 V: HV • Sync. separation • For SW circuit | 5 V | ## ■ Terminal Equivalent Circuits (continued) | Pin No. | Equivalent circuit | Description | Pin voltage (V) | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------| | 13 | Pins 13,15 $ \begin{array}{c c} 5 \text{ V (pin 12)} \\ 4 \text{ k}\Omega \\ \hline 15 \text{ k}\Omega \end{array} $ $ \begin{array}{c} 15 \text{ k}\Omega \end{array} $ $ \begin{array}{c} 15 \text{ k}\Omega \end{array} $ | H. sync. signal input pin 1: | (typ.) High-level: 5 V Low-level: 0 V threshold voltage: 1.5 V | | 14 | Pins 14,16 $ \begin{array}{c c} 5 \text{ V (pin 12)} \\ 4 \text{ k}\Omega \\ 500 \Omega \end{array} $ | H. sync. signal input pin 2: | (typ.) High-level: 5 V Low-level: 0 V threshold voltage: 1.5 V | | 15 | Refer to pin 13 | V sync. signal output pin 1: | Refer to pin 13 | | 16 | Refer to pin 14 | V sync. signal output pin 2: | Refer to pin 14 | | 17 | _ | GND pin for 5 V: HV • Sync. separation • For SW circuit | GND | | 18 | 5 V (pin 12) Pins 18,19 | V sync. signal output pin: | (typ.) High-level: 5 V Low-level: 0 V | | | | | | 10 ## ■ Terminal Equivalent Circuits (continued) | Pin No. | Equivalent circuit | Description | Pin voltage (V) | |---------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------| | 20 | 5 V (pin 12) 20 μA 200 Ω 30 kΩ 100 μA 2.5 V 1 kΩ 7/7 7/7 7/7 7/7 | <ul> <li>H. sync. signal detection pin:</li> <li>Pin 20 gives priority to high-level signal output</li> <li>H. sync. signal present:</li> <li>H. sync. signal output</li> <li>H. sync. not present:</li> <li>Sync. separation circuit output</li> </ul> | When detecting high-level<br>signal<br>(typ.)<br>2.5 V | | 21 | 5 V (pin 12)<br>50 Ω<br>2.0 V<br>3.4 kΩ<br>3.6 μΑ | Sync. separation circuit input pin: • Sync. slice level is determined by the external resistor R. Referring to the following equation, adjust slice level according to equipment set; Slice level = R · 5.6 (µA) / Input frequency · Sync. width • Open when the pin is unused. | DC 1.35 V | | 22 | 5 V (pin 12)<br>150 μA<br>22 μΑ<br>50 κΩ<br>1500 Ω | Input changeover signal input pin: • When input is high: Input pin 2 is selected (pins 3, 7, 11, 14, 16) When input is low: Input pin 1 is selected (pins 1, 5, 9, 13, 15) | (typ.) High-level: 5 V Low-level: 0 V threshold voltage: 1.7 V | | 23 | 12 V (pin 28)<br>80 Ω Pins 23,27,29<br>75 Ω Pins 23,27,29<br>75 Ω 1%<br>80 Ω 1 1% | B signal output pin: • Be sure to connect a capacitor to output pin. If the pin is not used with a 75 $\Omega$ terminating resistor, do not allow a 20 mA or more output current flow. | (typ.)<br>DC 6.2 V | Panasonic 11 ## ■ Terminal Equivalent Circuits (continued) | Pin No. | Equivalent circuit | Description | Input resistance or pin voltage | |---------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------| | 24 | _ | GND pin for 12 V | GND | | 25 | 5 V (pin 4)<br>80 Ω 70 Ω 2.1 mA 777 777 | Sync. on green signal Output pin: • If terminating with a resistor, do not allow 10 mA or more output current flow. | (typ.)<br>DC 2.3 V | | 26 | _ | • For RGB signal circuit For G sync. output | GND | | 27 | Refer to pin 23 | G signal output pin: • Be sure to connect a capacitor to output pin. If the pin is not used with a 75 $\Omega$ terminating resistor, do not allow a 20 mA or more output current flow. | | | 28 | _ | Power supply pin for 12 V: • For RGB signal circuit | 12 V | | 29 | Refer to pin 23 | <ul> <li>R signal output pin:</li> <li>Be sure to connect a capacitor to output pin. If the pin is not used with a 75 Ω terminating resistor, do not allow a 20 mA or more output current to flow.</li> </ul> | | | 30 | _ | Power supply pin for 12 V: • For RGB signal circuit | 12 V | #### ■ Technical Information #### • Operational explanation #### 1. SW block Switches over R, G, B, H, V signal of 2 systems. | SW pin (pin 22) | Selected pins | |-----------------|-----------------------------------------------------------------------------------| | In low-level | R in 1 (pin 1), G in 1 (pin 5), B in 1 (pin 9), H in 1 (pin 13), V in 1 (pin 15) | | In high-level | R in 2 (Pin 3), G in 2 (pin 7), B in 2 (pin 11), H in 2 (pin 14), V in 2 (pin 16) | ### 2. High-level signal detection block Sync.-in pin (pin 21) is a pin for inputting the sync.-on green signal and it is separated into the composite sync. signal (composite sync.) inside. H-in 1 and 2 pins (pin 13 or pin 14) are input pins for the video signal and the separated horizontal signal. The high-level signal detection block discriminates the presence of H-in signal which is selected in SW block and provides the output to H-out pin (pin 19) in the following manner. | Input | signal | Output signal | |---------------------|----------------------------|--------------------------| | Syncin pin (pin 21) | H-in pin (pin 13 · pin 14) | H-out pin (pin 19) | | • | • | H-in signal | | • | | Sync.in signal | | | • | H-in signal | | | | DC (state of syncin pin) | H signal detection pin (pin 20) voltage becomes under 1 V or over 4 V if H. sync. signal is not inputted. The output signal for the H. sync. signal detection pin voltage becomes as follows and it has hysteresis characteristics. It is possible to adjust the H. sync. signal detection time by means of an external capacitor. #### Usage Notes #### 1. About C22 0.01 µF capacitor (refer to ■ Application Circuit Example) In the case of evaluation board for this IC without heat sink, a resonance phenomena takes place at approx. 400 MHz between pin 23 B-out pin and pin 22 SW pin and affects the frequency characteristic of B-out pin. To solve the above problem, the correction can be made by attaching C22 $\,0.01\,\mu F$ capacitor between pin 22 SW pin and GND at a place as close to the IC as possible. In the case of using this IC, study if the correction is necessary. ### 2. About latch-up In our latch-up testing, a voltage charged to 200 pF capacitor is applied to the IC pin, in the state of providing only a voltage to the power supply pin of the IC, and we confirm that the latch-up does not occur up to 200 V. It is confirmed that this IC does not cause latch-up up to 200 V under a condition including the peripheral components. (Refer to ■ Application Circuit Example). Be careful to pin 20, pin 21, pin 28 and pin 30 which are especially weak. In the case of using this IC, the peripheral components to be attached externally should be placed as close to the IC as possible. ### ■ Application Circuit Example