ICs for TV Panasonic # **AN5095K** # Single chip IC with I<sup>2</sup>C bus interface for PAL/NTSC color TV system ### ■ Overview The AN5095K is an IC in which PAL/NTSC color television signal processing circuits are integrated into a single chip. Also, since the I<sup>2</sup>C bus interface is built in the IC, the rationalization of set production line can be realized. #### ■ Features - Built- in video IF circuit, sound IF circuit, video signal processing circuit, color signal processing circuit, sync. signal processing circuit - Suitable for PAL/NTSC/AV-NTSC/M-NTSC systems - 6 dB improved sound S/N (compared with the AN5195K-B/-C) - Package: 64-SDIP, supply voltage: 5 V, 9 V ### ■ Applications • Television and televideo ### ■ Block Diagram # ■ Pin Descriptions | Pin No. | Description | Pin No. | Description | |---------|---------------------------------------------|---------|------------------------------------------| | 1 | (R) clamp | 33 | SIF3 input/sharpness | | 2 | (G) clamp | 34 | SIF regurator filter | | 3 | (B) clamp | 35 | SIF2 input | | 4 | Killer filter | 36 | SIF1 input | | 5 | Killer out, 50 Hz/60 Hz out, SECAM det. out | 37 | IF AGC filter | | 6 | Chroma APC filter | 38 | Internal videol input | | 7 | Chroma VCO (4.43 MHz) | 39 | SIF APC filter | | 8 | Chroma VCO (3.58 MHz) | 40 | Internal video2 input | | 9 | Black level det./Blank off SW | 41 | VIF detect output | | 10 | Y <sub>S</sub> input (fast blanking) | 42 | VIF APC 1 filter | | 11 | External R-input | 43 | VIF VCO (f <sub>P</sub> /2) | | 12 | External G-input | 44 | Video output | | 13 | External B-input | 45 | Y-input | | 14 | V <sub>CC1</sub> | 46 | H, V sync. input | | 15 | R-output | 47 | V <sub>CC3</sub> -2 (chroma/jungle/DAC) | | 16 | G-output | 48 | Chroma input/black expansion start | | 17 | B-output | 49 | GND (video/chroma/jungle) | | 18 | Hor.lock detect | 50 | FBP input | | 19 | GND (R, G, B/I <sup>2</sup> C/DAC) | 51 | V <sub>CC2</sub> (hor. stability supply) | | 20 | ACL | 52 | AFC2 filter | | 21 | SDA | 53 | AFC1 filter | | 22 | SCL | 54 | Hor. VCO (32 f <sub>H</sub> ) | | 23 | V <sub>CC3</sub> -1 (VIF/SIF) | 55 | X-ray protection input | | 24 | VIF1 input | 56 | Hor. pulse output | | 25 | VIF2 input | 57 | Ver. sync. clamp | | 26 | GND (VIF/SIF) | 58 | Ver. pulse output | | 27 | RF AGC output | 59 | SECAM interface | | 28 | Audio output | 60 | -(B-Y) output | | 29 | De-emphasis | 61 | -(R-Y) output | | 30 | AFT output | 62 | Sandcastle pulse output | | 31 | External video input | 63 | -(B-Y) input | | 32 | DC De-coupling filter | 64 | -(R-Y) input | ### ■ Absolute Maximum Ratings | Parameter | Sy | ymbol | Rating | Unit | |----------------------------------|-----------------|---------------------------|-------------|------| | Supply voltage | V <sub>CC</sub> | V <sub>CC1 (14)</sub> | 10.5 | V | | | | V <sub>CC3 (23, 47)</sub> | 6.0 | | | Supply current | I <sub>CC</sub> | I <sub>14</sub> | 67 | mA | | | | I <sub>23+47</sub> | 126 | | | | | I <sub>51</sub> | 27 | | | Power dissipation *2 | | $P_{D}$ | 1 480 | mW | | Operating ambient temperature *1 | | $T_{opr}$ | -20 to +70 | °C | | Storage temperature *1 | | $T_{stg}$ | -55 to +150 | °C | Note) \*1: Except for the operating ambient temperature, and storage temperature, all ratings are for $T_a = 25$ °C. # ■ Recommended Operating Range | Parameter | Symbol | Range | Unit | |------------------|------------------|-----------------|------| | Supply voltage | V <sub>CC1</sub> | 8.1 to 9.9 | V | | | V <sub>CC3</sub> | 4.5 to 5.5 | | | Terminal voltage | V <sub>5</sub> | 0 to 6 | V | | | V <sub>10</sub> | 0 to 6 | | | | V <sub>11</sub> | 0 to 6 | | | | V <sub>12</sub> | 0 to 6 | | | | V <sub>13</sub> | 0 to 6 | | | | V <sub>21</sub> | 0 to 6 | | | | V <sub>22</sub> | 0 to 6 | | | | V <sub>27</sub> | 0 to 10.5 | | | | V <sub>30</sub> | 0 to 10.5 | | | | $V_{48}$ | $0$ to $V_{14}$ | | | | V <sub>50</sub> | $0$ to $V_{47}$ | | | | V <sub>55</sub> | 0 to 2 | | | | V <sub>59</sub> | $0$ to $V_{14}$ | | | Supply current | I <sub>51</sub> | 10 to 25 | mA | | Circuit current | I <sub>15</sub> | -3.2 to +0.6 | mA | | | I <sub>16</sub> | -3.2 to +0.6 | | | | I <sub>17</sub> | -3.2 to +0.6 | | | | I <sub>41</sub> | - 0.8 to +0.8 | | | | I <sub>44</sub> | -1.1 to +0.4 | | | | I <sub>46</sub> | -0.8 to $+0.1$ | | <sup>\*2:</sup> The power dissipation shown is for the IC package in free air at $T_a = 70$ °C. ### ■ Recommended Operating Range (continued) | Parameter | Symbol | Range | Unit | |-----------------|-----------------|---------------|------| | Circuit current | I <sub>56</sub> | -6.4 to +0.1 | mA | | | I <sub>58</sub> | - 0.8 to +0.1 | | | | I <sub>59</sub> | - 0.3 to +0.1 | | Note) Do not apply external currents or voltages to any pins not specifically mentioned. For circuit currents, '+' denotes current flowing into the IC, and '-' denotes current flowing out of the IC. ### ■ Electrical Characteristics at $T_a = 25$ °C | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | | | | | |-----------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------------|------|------|------|--------|--|--|--|--|--| | Power Supply | Power Supply | | | | | | | | | | | | Supply current 1 | I <sub>14</sub> | Current at V <sub>14</sub> = 9 V | 39 | 48 | 57 | mA | | | | | | | Supply current 2 | I <sub>23</sub> | Current at V <sub>23</sub> = 5 V | 7 | 10 | 13 | mA | | | | | | | Supply current 3 | I <sub>47</sub> | Current at V <sub>47</sub> = 5 V | 49 | 63 | 77 | mA | | | | | | | Stabilized supply voltage | V <sub>51</sub> | Voltage at I <sub>51</sub> = 15 mA | 5.8 | 6.5 | 7.2 | V | | | | | | | Stabilized supply current | I <sub>51</sub> | Current at V <sub>51</sub> = 5 V | 2 | 5 | 7 | mA | | | | | | | Stabilized supply input resistance | R <sub>51</sub> | DC measurement, slant between at $I_{51} = 10$ mA and 25 mA | 1 | 5 | 10 | Ω | | | | | | | VIF circuit Typical input; f <sub>P</sub> = | 38.9 MH | z, $V_{IN}$ = 90 dB $\mu$ , DAC data are typical | | | | | | | | | | | Video detection output (typ.) | V <sub>PO</sub> | Modulation $m = 87.5\%$ , data $0B = 44$ | 1.7 | 2.1 | 2.5 | V[p-p] | | | | | | | Video detection output (max.) | V <sub>POmax</sub> | 0B = 74 | 1.9 | 2.6 | 3.3 | V[p-p] | | | | | | | Video detection output (min.) | V <sub>POmin</sub> | 0B = 04 | 1.1 | 1.6 | 2.1 | V[p-p] | | | | | | | Video detection output-<br>frequency characteristic | f <sub>PC</sub> | Frequency which becomes –3 dB for 1 MHz output | 5.5 | 8 | 12 | MHz | | | | | | | Synchronous peak value voltage | V <sub>SP</sub> | Synchronized peak value voltage at V[p-0] measurement | 1.6 | 2.0 | 2.4 | V | | | | | | | APC high-level pull-in range | $f_{PPH}$ | High-pass side pull-in range (difference from f <sub>P</sub> = 38.9 MHz) | 1.0 | 2.0 | _ | MHz | | | | | | | APC low-level pull-in range | $f_{PPL}$ | Low-pass side pull-in range (difference from f <sub>P</sub> = 38.9 MHz) | _ | -2.0 | -1.0 | MHz | | | | | | | RF AGC delay point adjustable range *1 | $\Delta V_{RFDP}$ | Delay point in which data are $0A = 00$ to 3F (input at $V_{27}$ = approx. 6.5 V) | 75 | _ | 95 | dBμ | | | | | | | VCO free-running frequency | $\Delta f_P$ | Dispersion without $V_{IN}$<br>$V_{37}$ (IF AGC) = 0 V (measurement of the difference from 38.9 MHz) | -1.2 | 0 | 1.2 | MHz | | | | | | | RF AGC maximum sink current | I <sub>RFmax</sub> | Max. current IC can sink when pin 27 is low | 1.5 | 3.0 | _ | mA | | | | | | | RF AGC minimum sink current | I <sub>RFmin</sub> | IC leak current at which pin 27 is high | - 50 | 0 | 50 | μΑ | | | | | | Note) \*1 to \*9: Refer to "Explanation of test methods". # ■ Electrical Characteristics at $T_a = 25$ °C (continued) | | u | , | | | | | |-----------------------------------------------|-------------------------|----------------------------------------------------------------------------------|------------|-------|------|--------| | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | VIF circuit (continued) Typi | cal input; | $f_P = 38.9 \text{ MHz}, V_{IN} = 90 \text{ dB}\mu, DAC \text{ data}$ | a are typi | ical | | | | AFT discrimination sensitivity *2 | $\mu_{AFT}$ | $\Delta f = \pm 25 \text{ kHz}$ | 40 | 57 | 75 | mV/kHz | | AFT center voltage | V <sub>AFT</sub> | V <sub>30</sub> at V <sub>IN</sub> without input | 4.0 | 4.5 | 5.0 | V | | AFT maximum output voltage | V <sub>AFTmax</sub> | $V_{30}$ at $f = f_P - 500 \text{ kHz}$ | 7.8 | 8.1 | 8.7 | V | | AFT minimum output voltage | V <sub>AFTmin</sub> | $V_{30}$ at f = f <sub>P</sub> +500 kHz | 0.3 | 0.8 | 1.0 | V | | Detection output resistance | R <sub>O41</sub> | DC measurement, $I_O = -0.4 \text{ V to } -1.0 \text{ mA}$ | 70 | 120 | 170 | Ω | | SIF circuit Typical input; f <sub>S</sub> = | 6.0 MHz | $f_{M} = 400 \text{ Hz}, V_{IN} = 90 \text{ dB}\mu$ | | | | | | Audio detection output (PAL, SIF1) | V <sub>SOP36</sub> | $\Delta f = \pm 50 \text{ kHz}$ $0B-D3 = 0$ | 0.90 | 1.15 | 1.40 | V[rms] | | Audio detection output (PAL, SIF2) | V <sub>SOP35</sub> | $\Delta f = \pm 50 \text{ kHz}$ $0B-D3 = 0$ | 0.90 | 1.15 | 1.40 | V[rms] | | Audio detection output (PAL, SIF3) | V <sub>SOP33</sub> | $\Delta f = \pm 50 \text{ kHz}$ $0B-D3 = 0$ | 0.90 | 1.15 | 1.40 | V[rms] | | Audio detection output<br>NTSC/PAL | R <sub>SN/P</sub> | $\Delta f = \pm 25 \text{ kHz}$<br>0B-D3 = 1, ratio to PAL (V <sub>SOP36</sub> ) | -2.5 | - 0.5 | 1.5 | dB | | Audio detection output linearity | $\Delta V_{SOP}$ | $f_S = 5.5$ MHz and 6.0 MHz ratio to 6.5 MHz | -3 | 0 | 3 | dB | | SIF pull-in range<br>NTSC (4.5 MHz) | f <sub>SNH</sub> (4.5M) | Pull-in range of high-pass side | 4.8 | 5.0 | | MHz | | SIF pull-in range<br>NTSC (4.5 MHz) | f <sub>SNL</sub> (4.5M) | Pull-in range of low-pass side | _ | 4.0 | 4.2 | MHz | | SIF pull-in range<br>PAL (5.5 MHz) | f <sub>SPH</sub> (5.5M) | Pull-in range of high-pass side | 5.8 | 6.0 | | MHz | | SIF pull-in range<br>PAL (5.5 MHz) | f <sub>SPL</sub> (5.5M) | Pull-in range of low-pass side | _ | 5.0 | 5.2 | MHz | | SIF pull-in range<br>PAL (6.0 MHz) | f <sub>SPH</sub> (6.0M) | Pull-in range of high-pass side | 6.3 | 6.5 | | MHz | | SIF pull-in range<br>PAL (6.0 MHz) | f <sub>SPL</sub> (6.0M) | Pull-in range of low-pass side | _ | 5.5 | 5.7 | MHz | | SIF pull-in range<br>PAL (6.5 MHz) | f <sub>SPH</sub> (6.5M) | Pull-in range of high-pass side | 6.8 | 7.0 | _ | MHz | | SIF pull-in range<br>PAL (6.5 MHz) | f <sub>SPL</sub> (6.5M) | Pull-in range of low-pass side | _ | 6.0 | 6.2 | MHz | | De-emphasis terminal output resistance (PAL) | R <sub>29P</sub> | Impedance of pin 29 at PAL | 32 | 40 | 48 | kΩ | | De-emphasis terminal output resistance (NTSC) | R <sub>29N</sub> | Impedance of pin 29 at NTSC | 48 | 60 | 72 | kΩ | Note) \*1 to \*9: Refer to "Explanation of test methods". # ■ Electrical Characteristics at $T_a = 25$ °C (continued) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------|-----------|----------|------|---------| | AV SW circuit | | | | | | | | Video SW voltage gain | G <sub>VSW</sub> | $f = 1 \text{ MHz}, V_{IN} = 1 \text{ V[p-p]}$ | 5.7 | 6.7 | 7.7 | dB | | Video SW-frequency characteristic | f <sub>VSW</sub> | Frequency to become $-3$ dB from f = 1 MHz, $V_{IN} = 0.714 V[0-p]$ | 8 | 10 | _ | MHz | | Video SW external input terminal voltage | V <sub>31</sub> | DC measurement | 1.7 | 2.0 | 2.3 | V | | Video SW external output DC voltage | V <sub>44E</sub> | DC measurement,<br>03-D7 = 1, 0B-D7 = 1 | 4.2 | 4.8 | 5.4 | V | | Video SW external input resistance | R <sub>I31</sub> | DC measurement | 44 | 56 | 68 | kΩ | | Video SW output resistance | R <sub>O44</sub> | DC measurement, $I_O = -0.6 \text{ mA to } -1.0 \text{ mA}$ | 110 | 150 | 190 | Ω | | Video SW internal clamp terminal voltage | V <sub>38, 40</sub> | DC measurement, $I_{\rm IN}\!=\!-1.0~{\rm mA}$ | 1.4 | 1.7 | 2.0 | V | | Video SW internal output DC voltage | V <sub>44I</sub> | DC measurement | 3.7 | 4.3 | 4.9 | V | | Audio SW voltage gain | G <sub>ASW</sub> | Data $03-D7 = 1$ , $0B-D7 = 1$ ,<br>(input from outside) $f = 400$ Hz,<br>$V_{IN} = 1$ $V[p-p]$ | -1 | 0 | 1 | dB | | Audio SW output DC voltage | V <sub>28</sub> | DC measurement | 3.7 | 4.2 | 4.7 | V | | Audio SW output resistance | R <sub>O28</sub> | DC measurement | 350 | 450 | 550 | Ω | | Video signal processing circu | it Typic | eal input; 0.6 V[p-p] (V <sub>BW</sub> = 0.42 V[p-p] | stair-ste | p) at G- | out | | | Video output (typ.) | V <sub>YO</sub> | Data 03 = 20 (typ.) (contrast) | 2.0 | 2.5 | 3.0 | V[0-p] | | Video output (max.) | V <sub>YOmax</sub> | Data 03 = 3F (max.) | 4.1 | 5.0 | 5.9 | V[0-p] | | Video output (min.) | V <sub>YOmin</sub> | Data 03 = 00 (min.) | 0.15 | 0.50 | 1.00 | V[0-p] | | Contrast variable range | Y <sub>Cmax/min</sub> | $\frac{03 = 3F}{03 = 00}$ | 15 | 20 | 25 | dB | | Video frequency characteristic | f <sub>YC</sub> | Pin 33 = 5 V (sharpness), frequency to become -3 dB from f = 0.2 MHz | 5.5 | 6.0 | _ | MHz | | Picture quality variable range | Y <sub>Smax/min</sub> | $\frac{V_{33} = 7V}{V_{33} = 5V}$ f = 3.8 MHz | 9 | 13 | 17 | dB | | Pedestal level (typ.) | $V_{PED}$ | Data 02 = 40 (typ.) (brightness) | 2.0 | 2.5 | 3.0 | V | | Pedestal variable width | $\Delta V_{PED}$ | Difference between data $02 = 00$ and 7F | 2.15 | 2.75 | 3.35 | V | | Brightness control sensitivity | $\Delta V_{BRT}$ | Average amount of change per 1-step between data 02 = 30 and 50 | 14 | 20 | 26 | mV/Step | | Video input clamp voltage | V <sub>YCLP</sub> | Pin 45 clamp voltage | 3.2 | 3.7 | 4.2 | V | | ACL sensitivity | ACL | Amount of change of Y-out, when $V_{20}$ = 3.0 V $\rightarrow$ 3.5 V | 2.7 | 3.2 | 3.7 | V/V | | Blanking level | V <sub>YBL</sub> | Blanking pulse DC voltage | _ | 1.0 | 1.5 | V | # ■ Electrical Characteristics at $T_a = 25$ °C (continued) | Paramotor | Symbol | Conditions | Min | Tvm | May | Linit | |-----------------------------------------------|------------------------|---------------------------------------------------------------------------------------|----------|-----------|-------|---------------| | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | Video signal processing circu | · · | , VI I - I I I I I I I I I I I I I I I I | = 0.42 V | [p-p] sta | | | | Service SW * threshold voltage | V <sub>STH</sub> | Voltage at which vertical output stops when pin 20 (ACL) voltage is decreased | _ | | 0.3 | V | | DC restoration ratio | T <sub>DC</sub> | APL10% to 90% $T_{DC} = \frac{\Delta AC - \Delta DC}{\Delta AC} \times 100$ | 90 | 100 | 110 | % | | Video input clamp current | I <sub>YCLP</sub> | DC measurement; Sink current inside of IC | 6 | 11 | 16 | μΑ | | Pedestal difference voltage | $\Delta V_{IPL}$ | Pedestal difference voltage of R, G, B-out | - 0.2 | 0 | 0.2 | V | | Brightness voltage tracking | $\Delta T_{BL}$ | Ratio of R, G, B-out fluctuation level for data 02 (bright) = 20 to 60 | 0.9 | 1.0 | 1.1 | Time | | Video voltage gain relative ratio | $\Delta G_{YC}$ | Output ratio of R, B-out against G-out | 0.8 | 1.0 | 1.2 | Time | | Video voltage gain tracking | $\Delta T_{CONT}$ | Ratio of gain of R, G, B-out for data 03 (contrast) = 10 to 30 | 0.9 | 1.0 | 1.1 | Time/<br>Time | | Color signal processing circui | t Burst | 150 mV[p-p] (PAL), reference is B-out | | | | | | Color-difference output (typ.) | V <sub>CO</sub> | Input; Color bar<br>Data 00 = 20 (typ.), 03 = 20 (typ.) | 2.9 | 3.7 | 4.5 | V[p-p] | | Color-difference output (max.) | V <sub>COmax</sub> | Data $03 = 3F$ , amplitude of one side $03 = 20$ | 2.6 | 3.3 | _ | V[0-p] | | Color-difference output (min.) | V <sub>COmin</sub> | Data $00 = 00, 03 = 20$ | | _ | 100 | mV[p-p] | | Contrast adjustable range | C <sub>Cmax/min</sub> | $\frac{03 = 3F}{03 = 00} 00 = 20$ | 15 | 20 | 25 | dB | | ACC characteristic 1 | ACC1 | Burst 150 mV[p-p] $\rightarrow$ 300 mV[p-p] | 0.9 | 1.0 | 1.2 | Time | | ACC characteristic 2 | ACC2 | Burst 150 mV[p-p] $\rightarrow$ 30 mV[p-p] | 0.8 | 1.0 | 1.2 | Time | | NTSC tint center | $\Delta \theta_{ m C}$ | The difference from data $01 = 20$ at which tint is adjusted to center | -7 | 0 | 7 | Step | | NTSC tint adjustable range 1 | $\Delta\theta_1$ | Input; Rainbow data 01 = 3F | 30 | 50 | 65 | deg | | NTSC tint adjustable range 2 | $\Delta\theta_2$ | Input; Rainbow data 01 = 00 | - 65 | - 50 | - 30 | deg | | Color-difference output ratio (R) | R/B | Input; Rainbow for both PAL/NTSC | 0.46 | 0.56 | 0.66 | Time | | Color-difference output ratio (G) | G/B | Input; Rainbow for both PAL/NTSC | 0.28 | 0.34 | 0.40 | Time | | Color-difference output angle (R) | ∠R | Input; Rainbow for both PAL/NTSC | 78 | 90 | 102 | deg | | Color-difference output angle (G) | ∠G | Input; Rainbow for both PAL/NTSC | 224 | 236 | 248 | deg | | PAL color killer tolerance | V <sub>KILLP</sub> | 0 dB = 150 mV[p-p] | - 57 | - 44 | - 34 | dB | | NTSC color killer tolerance | V <sub>KILLN</sub> | 0 dB = 150 mV[p-p] | - 57 | - 44 | - 34 | dB | | APC high-lebel pull-in range | f <sub>CPH</sub> | Both PAL/NTSC | 450 | 700 | _ | Hz | | APC low-lebel pull-in range | $f_{CPL}$ | Both PAL/NTSC | _ | -700 | - 450 | Hz | | Color killer detection output voltage (color) | V <sub>KC</sub> | $V_5$ , killer out at which chroma input data $0A\text{-}D6 = 0$ , $0A\text{-}D7 = 1$ | 4.5 | 5.0 | _ | V | Note) \*: Since pin 20 is also used partly as service SW when used as ACL, a sufficient care must be taken so as not to become $V_{20}$ < 0.9 V in carrying out set design. # ■ Electrical Characteristics at $T_a = 25$ °C (continued) | | <u>~</u> | , | | | | | |---------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------|----------|------|------|---------| | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | Color signal processing circui | t (continu | ued) Burst 150 mV[p-p] (PAL), refere | nce is B | -out | • | | | Color killer detection output voltage (B & W) | V <sub>KBW</sub> | $V_5$ , killer out at which chroma input data $0A\text{-}D6 = 0$ , $0A\text{-}D7 = 1$ | 0 | 0.1 | 0.5 | V | | Demodulation output -(B-Y) | $V_{DB}$ | Input; Color bar measured at pin 60 for both PAL/NTSC | 555 | 695 | 835 | mV[p-p] | | Demodulation output -(R-Y) | V <sub>DR</sub> | Input; Color bar measured at pin 61 for both PAL/NTSC | 430 | 540 | 650 | mV[p-p] | | Demodulation output angle ∠(B-Y) | ∠R <sub>DB</sub> | B-Y axis out of phase | - 6 | 0 | 6 | deg | | Demodulation output angle $\angle$ (R-Y) | $\angle R_{DR}$ | B-Y axis phase difference | 84 | 90 | 96 | deg | | CW output level (4.43 MHz) *3 | V <sub>CWP</sub> | AC component, when VCO is set at 4.43 MHz | 250 | 350 | 450 | mV[p-p] | | CW output level (3.58 MHz) *3 | V <sub>CWN</sub> | AC component, when VCO is set at 3.58 MHz | _ | _ | 50 | mV[p-p] | | CW output level period (SECAM) *3 | t <sub>CW</sub> | Period in which CW is outputted at SECAM, PAL | 1.31 | 1.41 | 1.51 | ms | | SECAM judgment current | I <sub>SECAM</sub> | The minimum value to take out current from pin 59 to discriminate as SECAM | 50 | 100 | 150 | μА | | SECAM judgment output | V <sub>SE</sub> | $V_5$ , det. out, when SECAM signal input data $0A\text{-}D6 = 1$ , $0A\text{-}D7 = 0$ , SECAM | 4.5 | 5.0 | _ | V | | PAL/NTSC DC level | V <sub>59PN</sub> | V <sub>59</sub> DC level at PAL/NTSC | 0.8 | 1.3 | 1.65 | V | | SECAM DC level | V <sub>59S</sub> | V <sub>59</sub> DC level at SECAM | 4.1 | 4.6 | 5.1 | V | | RGB processing circuit DAG | C data are | typicals | | | | | | Drive adjusting range | $G_{DV}$ | AC change amount for R, B-out between drive adjustment max. and min. | 5 | 6 | 7 | dB | | Offset adjusting range | V <sub>CUT-OFF</sub> | DC change amount for R, G, B-out between offset adjustment max. and min. | 2.2 | 2.5 | 2.8 | V | | Y <sub>S</sub> threshold voltage | V <sub>YSON</sub> | Minimum DC voltage at which Y <sub>S</sub> turns on | 1.0 | _ | _ | V | | Y <sub>S</sub> threshold voltage | V <sub>YSOF</sub> | Maximum DC voltage at which Y <sub>S</sub> turns off | _ | _ | 0.4 | V | | External R, G, B pedestal difference voltage | $\Delta V_{EPL}$ | $Y_S = 1 \text{ V is applied}$ | - 200 | 0 | 200 | mV | | Internal and external pedestal difference voltage | $\Delta V_{PL/IE}$ | Internal part — external part | - 200 | 0 | 200 | mV | | External R, G, B output voltage | V <sub>ERGB</sub> | Input 0.7 V[p-p], contrast 03 = 20 (typ.) | 1.8 | 2.2 | 2.7 | V[p-p] | | External R, G, B output difference voltage | $\Delta V_{ERGB}$ | Input 0.7 V[p-p], contrast 03 = 20 (typ.) | 0.8 | 1.0 | 1.2 | Time | | External R, G, B contrast variable range | EC <sub>max/min</sub> | $\frac{03 = 3F}{03 = 00}$ | 12 | 17 | 22 | dB | Note) \*1 to \*9: Refer to "Explanation of test methods". # ■ Electrical Characteristics at $T_a = 25$ °C (continued) | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | | | |----------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------|-------|-------|--------|--|--|--| | RGB processing circuit (conti | RGB processing circuit (continued) DAC data are typicals | | | | | | | | | | External R, G, B frequency characteristic | $f_{RGBC}$ | Input 0.2 V[p-p] | 8 | 10 | _ | MHz | | | | | Internal and external R, G, B output voltage ratio | V <sub>E/I</sub> | External part 0.7 V[p-p]/internal part 0.6 V[p-p] input, contrast 03 = 20 (typ.) | 0.78 | 0.92 | 1.06 | Time | | | | | Synchronizing signal process | ing circui | t | | | | | | | | | Horizontal free run frequency | f <sub>HO</sub> | Without sync. signal input | 15.33 | 15.63 | 15.93 | kHz | | | | | Horizontal output pulse duty cycle | $ au_{HO}$ | Upward pulse duty cycle | 31 | 37 | 43 | % | | | | | Horizontal pull-in range | f <sub>HP</sub> | Difference from $f_H = 15.625 \text{ kHz}$ | ± 500 | ± 650 | _ | Hz | | | | | PAL horizontal free run frequency | f <sub>VO-P</sub> | Data 01-D7 = 1, 02-D7 = 0, forced 50 Hz mode, without sync. signal input | 48 | 50 | 52 | Hz | | | | | NTSC vertical free run frequency | f <sub>VO-N</sub> | Data 01-D7 = 1, 02-D7 = 1, forced<br>60 Hz mode, without sync. signal input | 58 | 60 | 62 | Hz | | | | | Vertical output pulse width | $ au_{ m VO}$ | For both PAL/NTSC | 9 | 10 | 11 | 1/fH | | | | | PAL vertical pull-in range | f <sub>VPP</sub> | $f_H = 15.625 \text{ kHz}$ , forced 50 Hz mode | 46 | | 54 | Hz | | | | | NTSC vertical pull-in range | f <sub>VPN</sub> | f <sub>H</sub> = 15.75 kHz, forced 60 Hz mode | 56 | _ | 64 | Hz | | | | | Horizontal high-level output voltage | V <sub>56H</sub> | High-level DC voltage | 2.8 | 3.1 | 3.4 | V | | | | | Horizontal low-level output voltage | V <sub>56L</sub> | Low-level DC voltage | _ | _ | 0.3 | V | | | | | Vertical high-level output voltage | V <sub>58H</sub> | High-level DC voltage | 3.9 | 4.2 | 4.5 | V | | | | | Vertical low-level output voltage | V <sub>58L</sub> | Low-level DC voltage | _ | _ | 0.3 | V | | | | | Screen center variable range | $\Delta T_{HC}$ | Change amount of phase difference between sync. and H-out of data 0B = 40 to 47 | 2.6 | 3.2 | 4.4 | μs | | | | | Overvoltage protection operation voltage | V <sub>X-RAY</sub> | The pin 55 minimum voltage at which H-out does not appear any longer | 0.60 | 0.68 | 0.76 | V | | | | | Vertical frequency<br>discrimination (50) | f <sub>50</sub> | Vertical frequency at which $V_5$ becomes low (< 0.5 V) | 47 | _ | 55 | Hz | | | | | Vertical frequency discrimination (60) | f <sub>60</sub> | Vertical frequency at which $V_5$ becomes high (> 4.5 V) | 57 | _ | 63 | Hz | | | | | Synchronous signal clamp voltage | V <sub>46</sub> | V <sub>46</sub> clamp voltage | 1.1 | 1.4 | 1.7 | V | | | | | Horizontal output start voltage | V <sub>fHS</sub> | The minimum $V_{50}$ at $f_0 > 10$ kHz and horizontal oscillation output is higher than 1 V[p-p] | 3.4 | 4.2 | 5.0 | V | | | | | I <sup>2</sup> C interface | | | | | | | | | | | Sink current when ACK | I <sub>ACK</sub> | The maximum value of pin 21 sink current at ACK | 1.5 | 2.0 | 5.0 | mA | | | | | SCL, SDA signal high level input | V <sub>IHI</sub> | | 3.1 | _ | _ | V | | | | | SCL, SDA signal low level input | V <sub>ILO</sub> | | | | 0.9 | V | | | | | Allowable maximum input frequency | f <sub>Imax</sub> | | | | 100 | kbit/s | | | | # ■ Electrical Characteristics at $T_a = 25^{\circ}C$ (continued) ### • Design reference data Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | 110te) The characteristics listed cer- | on the thick | retical values based on the ic design and are | not guar | unicea. | | | |--------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------|----------|---------|-----|--------| | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | | VIF circuit Typical input; f <sub>P</sub> = | : 38.9 MH | $(z, V_{IN} = 90 \text{ dB}\mu)$ | | | | | | Input sensitivity | V <sub>PS</sub> | Input level at which V <sub>PO1</sub> becomes –3 dB | _ | 45 | _ | dΒμ | | Maximum allowable input | V <sub>Pmax</sub> | Input level at which V <sub>PO1</sub> becomes +1 dB | _ | 110 | _ | dΒμ | | SN ratio | SN <sub>P</sub> | | 50 | _ | _ | dB | | Differential gain | $DG_P$ | | _ | _ | 5 | % | | Differential phase | $DP_P$ | | _ | _ | 5 | deg | | Black-noise detection level *4 | $\Delta V_{BN}$ | Difference from sync. peak value | _ | - 45 | _ | IRE | | Black-noise clamp level *4 | $\Delta V_{BNC}$ | Difference from sync. peak value | _ | 45 | _ | IRE | | RF-AGC operation sensitivity | $G_{RF}$ | Input level difference, when $V_{27} = 1 \text{ V}$ goes to 7 V | 0.5 | _ | 3.0 | dB | | VCO switch-on drift | $\Delta f_{PD}$ | Frequency drift from 5 sec. to 5 min. after SW-on | _ | _ | 200 | kHz | | Inter modulation *5 | IM | $V_{fC} - V_{fP} = -2 \text{ dB}, V_{fS} - V_{fP} = -12 \text{ dB}$ | 46 | _ | _ | dB | | RF-AGC adjustment sensitivity | S <sub>RF</sub> | Output voltage in data 1-step, average change amount of V <sub>27</sub> | 1 | _ | 4 | V/step | | AFT offset adjustment sensitivity | S <sub>AFT</sub> | Output voltage in data 1-step, average change amount of V <sub>30</sub> | 0.1 | _ | 0.3 | V/step | | | $\Delta V_{P/V}$ | $V_{CC} = \pm 10\%$ | _ | _ | ±15 | % | | Video detection output-<br>temperature characteristics | $\Delta V_{P/T}$ | $T_a = -20$ °C to $+70$ °C | | _ | ±10 | % | | Input resistance (pin 24, pin 25) | R <sub>124,25</sub> | f = 38.9 MHz | _ | 1.2 | _ | kΩ | | Input capacitance (pin 24, pin 25) | C <sub>124,25</sub> | f = 38.9 MHz | _ | 4.0 | _ | pF | | Sound-IF output level | V <sub>SIF</sub> | $f_S = 38.9 \text{ MHz} - 6.0 \text{ MHz}, P/S = 20 \text{ dB}$ | 90 | _ | 110 | dΒμ | | VCO control sensitivity | $\beta_{P}$ | $\Delta V_{42} = \pm 0.1 \text{ V}$ | 2.0 | _ | 3.5 | kHz/mV | | VCO adjustment range | f <sub>VCO</sub> | Free-running frequency change width at data $0C = 00$ to $7F$ | 3 | _ | 5 | MHz | | RF-AGC delay point-temperature characteristics | $\Delta V_{DP/T}$ | $T_a = -20$ °C to +70°C | | _ | 5 | dB | | VCO free-running frequency-temperature characteristics | $\Delta f_{P/T}$ | $T_a = -20$ °C to +70°C | _ | 300 | _ | kHz | | AFT center frequency-temperature characteristics | $\Delta f_{AFT/T}$ | Input frequency at which AFT output voltage becomes 4.5 V, $T_a = -20^{\circ}$ C to $+70^{\circ}$ C | _ | 300 | _ | kHz | | External mode output DC voltage | V <sub>41EXT</sub> | Output DC voltage at AV-SW outside mode | 0.5 | 1.0 | 1.8 | V | Note) \*1 to \*9: Refer to "Explanation of test methods". # $\blacksquare$ Electrical Characteristics at $T_a = 25^{\circ}C$ (continued) • Design reference data (continued) Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |---------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|-------|--------| | SIF circuit Typical input; f <sub>S</sub> = | 6.0 MHz | $f_{\rm M} = 400 \text{ Hz}, V_{\rm IN} = 90 \text{ dB}\mu$ | | | | | | Input limiting level | V <sub>LIM</sub> | Input level, when V <sub>SOP</sub> becomes –3 dB | _ | _ | 50 | dΒμ | | AM rejection ratio | AMR | AM = 30% | 55 | _ | _ | dB | | Total harmonic distortion | THD | $\Delta f = \pm 50 \text{ kHz}$ | _ | _ | 1.0 | % | | SN ratio | SN <sub>A</sub> | $\Delta f = \pm 50 \text{ kHz}, f_{\text{M}} = 400 \text{ Hz}, \text{ on/off}$ | 55 | _ | _ | dB | | Audio output fluctuation with V <sub>CC</sub> | $\Delta V_{S/V}$ | $V_{CC} = \pm 10\%$ | _ | _ | ±10 | % | | Audio output - temperature characteristics | $\Delta V_{S/T}$ | $T_a = -20$ °C to +70°C | | _ | ±10 | % | | SIF input resistance | R <sub>I35</sub> | DC measurement | _ | 31.5 | _ | kΩ | | SIF input resistance | R <sub>I36</sub> | DC measurement | _ | 31.5 | _ | kΩ | | AV-SW circuit | | | | | | | | Video-SW crosstalk (inside $\rightarrow$ inside) | C <sub>TVII</sub> | $f = 1 \text{ MHz}, V_{IN} = 1 \text{ V[p-p]},$<br>inside $\rightarrow$ inside | | _ | - 55 | dB | | Video-SW crosstalk (outside $\rightarrow$ inside) | C <sub>TVEI</sub> | $f = 1 \text{ MHz}, V_{IN} = 1 \text{ V[p-p]},$<br>inside $\rightarrow$ outside, outside $\rightarrow$ inside | _ | _ | - 55 | dB | | Audio-SW crosstalk<br>(inside → inside) | $C_{TAII}$ | $f_S = 6.5 \text{ MHz}, f_M = 400 \text{ Hz}, V_{IN} = 1 \text{ V[p-p]},$<br>$f_S = 6.5 \text{ MHz}, f_M = 1.0 \text{ kHz}, V_{IN} = 1 \text{ V[p-p]}$ | _ | _ | - 60 | dB | | Video signal processing circuit | t Typic | cal input; 0.6 V[p-p] (V <sub>BW</sub> = 0.42 V[p-p] | stair-ste | p) at G- | out - | | | Black level expansion 1 *6 | V <sub>BL1</sub> | Input: All black, difference between pin 9 = 9 V and open (with RC) | -100 | 0 | 100 | mV | | Black level expansion 2 *6 | $V_{BL2}$ | Input: All black, difference between pin 9 = 3 V and 9 V | 400 | 700 | 1000 | mV | | Black level expansion 3 *6 | V <sub>BL3</sub> | Input: Approx. 20 IRE, voltage difference between pin 9 = open and 9 V at 03 (contrast) = 3F (max.) | 100 | 300 | 500 | mV | | Contrast change by sharpness | $\Delta V_{CS}$ | Y-out output difference at sharpness between max. and min. | - 300 | 0 | 300 | mV | | Brightness change by sharpness | $\Delta V_{BS}$ | Pedestal level DC difference at sharpness between max. and min. | - 250 | 0 | 250 | mV | | Input dynamic change | V <sub>Imax</sub> | 03 (contrast) = 20 (typ.) | _ | _ | 1.6 | V[p-p] | | Y-signal SN-ratio | $SN_Y$ | 03 (contrast) = 3F (max.) | 53 | | | dB | | Black level expansion start point *6 | V <sub>BLS</sub> | Start point at $V_{48} = 4.5 \text{ V}$ | 37 | 42 | 47 | IRE | | Video output fluctuation with $V_{\text{CC}}$ | $\Delta V_{Y/V}$ | V <sub>CC1</sub> = 9 V (allowance: ±10%) | | | ±15 | % | | Video output - temperature characteristics | $\Delta V_{Y/T}$ | $T_a = -20$ °C to +70°C | | _ | ±10 | % | | ACL start point | V <sub>ACL</sub> | V <sub>20</sub> at which the output amplitude becomes 90% when ACL terminal (V <sub>20</sub> ) is decreased from 5 V | 3.4 | 3.7 | 4.0 | V | Note) \*1 to \*9: Refer to "Explanation of test methods". # ■ Electrical Characteristics at $T_a = 25$ °C (continued) • Design reference data (continued) Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | | | One distance | | | | 11.74 | |----------------------------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|-------------------| | Parameter | Symbol | | Min | Тур | Max | Unit | | Color signal processing circui | t Burst | 150 mV[p-p] (PAL), reference is B-out | I | | I | I | | Demodulation output residual carrier | V <sub>CAR1</sub> | 2f <sub>SC</sub> level of pin 60 and pin 61 | _ | _ | 30 | mV | | Color-difference output residual carrier | V <sub>CAR2</sub> | $2f_{SC}$ level of pin 15, pin 16 and pin 17 | | | 50 | mV | | VCO free-running frequency (PAL) | $f_{CP}$ | Difference from f = 4.433619 MHz | -300 | _ | 300 | Hz | | VCO free-running frequency (NTSC) | $f_{CN}$ | Difference from $f = 3.579545 \text{ MHz}$ | -300 | _ | 300 | Hz | | $f_{CO}$ fluctuation with $V_{CC}$ | $\Delta f_{\rm C}/V_{\rm CC}$ | $V_{CC1} = 9 \text{ V (allowance: } \pm 10\%),$<br>$V_{CC3} = 5 \text{ V (allowance: } \pm 10\%)$ | -300 | _ | 300 | Hz | | Static phase error (PAL) | $\Delta heta_{ m P}$ | Tint gap at $\Delta f_C = -300$ Hz to +300 Hz change | _ | _ | 5 | deg/<br>100 Hz | | Static phase error (NTSC) | $\Delta \theta_{ m N}$ | Tint gap at $\Delta f_C = -300$ Hz to $+300$ Hz change | _ | _ | 5 | deg/<br>100 Hz | | PAL/NTSC ratio | R <sub>P/N</sub> | Output amplitude ratio between PAL and NTSC | 0.7 | 1.0 | 1.3 | Time | | Line crawling | $\Delta V_{PAL}$ | Pin 61: Output amplitude difference<br>per 1H at -(R-Y) terminal | _ | _ | 50 | mV | | Color-difference output bandwidth | $f_{CC}$ | Band to become -3 dB | 1.0 | _ | _ | MHz | | Color-difference output fluctuation with $V_{CC}$ | $\Delta V_{C/V}$ | $V_{CC1} = 9 \text{ V (allowance: } \pm 10\%),$<br>$V_{CC3} = 5 \text{ V (allowance: } \pm 10\%)$ | _ | _ | ±15 | % | | Color-difference output -<br>temperature characteristics | $\Delta V_{C/T}$ | $T_a = -20$ °C to 70°C | _ | _ | ±15 | % | | PAL/NTSC output impedance | R <sub>O60,61PN</sub> | DC measurement | 400 | 510 | 620 | Ω | | SECAM output impedance | R <sub>O60,61S</sub> | DC measurement | 100 | _ | _ | kΩ | | Color, black & white DC difference voltage | $\Delta V_{CBW}$ | Pedestal voltage difference between with and without burst signal | - 60 | 0 | 60 | mV | | (C-Y)/Y ratio *7 | R <sub>C/Y</sub> | Color bar input, B-out contrast typ. color data 00 = 30 | 0.9 | 1.2 | 1.5 | V[0-p]/<br>V[0-p] | | RGB processing circuit | | | | | | 1 | | Y <sub>S</sub> change-over speed | f <sub>YS</sub> | $f_{YS}$ , when $Y_S$ input is 3 V[0-p] and output level is –3 dB | 7 | _ | _ | MHz | | Outside R, G, B input dynamic range | V <sub>DEXT</sub> | Contrast max. data 03 = 3F | 1.0 | _ | _ | V[p-p] | | Inside and outside crosstalk | $CT_{RGB}$ | Leakage at $f = 1$ MHz, 1 V[p-p],<br>$Y_S = 5$ V | _ | _ | -50 | dB | | Synchronizing signal process | ing circui | t | | • | | | | Lock detection output voltage | $V_{LD}$ | V <sub>18</sub> at horizontal AFC lock | 5.7 | 6.3 | 6.9 | V | | Lock detection charge and discharge current | I <sub>LD</sub> | DC measurement | ±0.6 | ±0.8 | ±1.1 | mA | Note) \*1 to \*9: Refer to "Explanation of test methods". # $\blacksquare$ Electrical Characteristics at $T_a = 25^{\circ}C$ (continued) • Design reference data (continued) Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-------------------------------------|----------------------|-----------------------------------------------------------------------|------|------|------|-------| | Synchronizing signal process | ing circui | t (continued) | | | | | | FBR (R, G, B) slice level | V <sub>FBP</sub> | Pin 50 minimum voltage at which blanking is applied to R, G, B output | 0.4 | 0.75 | 1.1 | V | | FBP (AFC2) slice level | $V_{FBPH}$ | Pin 50 minimum voltage in which AFC2 operates | 1.5 | 1.9 | 2.3 | V | | Horizontal AFC μ | $\mu_{H}$ | DC measurement | 30 | 37 | 44 | μA/μs | | Horizontal VCO β | $\beta_{H}$ | $\beta$ curve slant near f = 15.75 kHz | 1.4 | 1.9 | 2.4 | Hz/mV | | Burst gate pulse position *8 | P <sub>BGP</sub> | Delay from H sync. rise for both PAL/NTSC | 0.2 | 0.4 | 0.6 | μs | | PAL burst gate pulse width *8 | W <sub>BGPP</sub> | | 3.4 | 4.0 | 4.6 | μs | | NTSC burst gate pulse width *8 | W <sub>BGPN</sub> | | 2.5 | 3.0 | 3.5 | μs | | Burst gate pulse output voltage | V <sub>BGP</sub> | Pin 62 DC voltage during BGP period | 4.5 | 4.7 | 4.9 | V | | H blanking pulse output voltage | V <sub>HBLK</sub> | Pin62 DC voltage during H blanking pulse period | 2.1 | 2.4 | 2.7 | V | | V blanking pulse output voltage | V <sub>VBLK</sub> | Pin62 DC voltage during V blanking pulse period | 2.1 | 2.4 | 2.7 | V | | PAL V blanking pulse width | W <sub>VP</sub> | Pulse width at f = 15.625 kHz | 1.31 | 1.41 | 1.51 | ms | | NTSC V blanking pulse width | W <sub>VN</sub> | Pulse width at f = 15.73 kHz | 1.01 | 1.11 | 1.21 | ms | | FBP allowable range *9 | T <sub>FBP</sub> | Time from H-out rise to FBP center | 12 | _ | 19 | μs | | FBP maximum allowable input voltage | V <sub>AFBP</sub> | | 2.5 | _ | 5.0 | V | | I <sup>2</sup> C interface | | | | | | | | Bus free before start | t <sub>BUF</sub> | | 4.0 | _ | | μs | | Start condition set-up time | t <sub>SU, STA</sub> | | 4.0 | _ | _ | μs | | Start condition hold time | t <sub>HD, STA</sub> | | 4.0 | _ | _ | μs | | Low period SCL, SDA | $t_{LOW}$ | | 4.0 | _ | _ | μs | | High period SCL | t <sub>HIGH</sub> | | 4.0 | _ | _ | μs | | Rise time SCL, SDA | t <sub>r</sub> | | _ | _ | 1.0 | μs | | Fall time SCL, SDA | $t_{\rm f}$ | | | _ | 0.35 | μs | | Data set-up time (write) | t <sub>SU, DAT</sub> | | 0.25 | _ | _ | μs | | Data hold time (write) | t <sub>HD, DAT</sub> | | 0 | _ | _ | μs | | Acknowledge set-up time | t <sub>SU, ACK</sub> | | _ | _ | 3.5 | μs | | Acknowledge hold time | t <sub>HD, ACK</sub> | | 0 | _ | _ | μs | | Stop condition set-up time | t <sub>SU, STO</sub> | | 4.0 | | _ | μs | Note) \*1 to \*9: Refer to "Explanation of test methods". ### ■ Electrical Characteristics at T<sub>a</sub> = 25°C (continued) #### • Design reference data (continued) Note) The characteristics listed below are theoretical values based on the IC design and are not guaranteed. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |------------------------------|--------------------|--------------------------------------------------------------------------------|-----|-----|-----|--------------| | DAC | DAC | | | | | | | 3-bit, 6-bit, 7-bit DAC DNLE | L <sub>3,6,7</sub> | 1LSB = {data (max.) – data (00)}<br>/7, 63, 127 | 0.1 | 1.0 | 1.9 | LSB/<br>Step | | 8-bit DAC DNLE | L <sub>8</sub> | $1LSB = { data (FF) - data (00) } /255$ $(7F \rightarrow 80 \text{ excluded})$ | 0.1 | 1.0 | 1.9 | LSB/<br>Step | | 8-bit DAC DNLE (80) | L <sub>8-80</sub> | LSB = {data (FF) – data (00)} /255<br>(7F $\rightarrow$ 80) | 0.1 | 1.0 | 2.9 | LSB/<br>Step | | AFT DAC overlap | ΔStep | 8-bit of AFT double-stage changeover overlap | 27 | 32 | 37 | Step | #### · Explanation of test methods \*1: RF AGC delay point adjusting range: $\Delta V_{RFdp}$ Figure 1. Gain reduction curve In the case of VIF gain reduction curve (figure 1), if the RF AGC delay point adjustment DAC (0 A) goes 00 to 3F, the internal comparison voltage changes by $\Delta V$ , and the delay point adjustment range is determined. #### \*2: AFT discrimination sensitivity: µAFT Adjust DAC (0C-D7) and DAC (09) so that the AFT output voltage ( $V_{30}$ ) becomes approx. 4.5 V when $f_P$ = 38.9 MHz. Measure $\Delta V_{30}$ when $f_P = 38.9$ MHz $\pm 25$ kHz. - \*3: Refer to "■ Technical Information 4. 7) PAL/NTSC, SECAM interface". - \*4: Black noise detection level: $\Delta V_{BN}$ Black noise clamp level: $\Delta V_{BNC}$ Figure 2. Black noise rejection characteristic #### \*5: Inter modulation: IM Apply the signal of $f_P = 38.9 \text{ MHz}$ , 90 dB $\mu$ and fix the voltage of pin 37 (IF AGC) under that condition. $$f_P = 38.9 \text{ MHz}, 82 \text{ dB}\mu$$ $f_P = 38.9 \text{ MHz} - 4.43 \text{ MHz}, 80 \text{ dB}\mu$ $f_P = 38.9 \text{ MHz} - 6.0 \text{ MHz}, 70 \text{ dB}\mu$ Input those 3 signals and measure $1.57\ \mathrm{MHz}$ component of the detection output. $$IM = 20Log \frac{vieo component [rms]}{V_{1.57 \text{ MHz}} [rms]}$$ ### ■ Electrical Characteristics at $T_a = 25$ °C (continued) • Explanation of test methods (continued) \*6: Black level extension: V<sub>BL</sub> Figure 3. Black level expansion characteristics In the black level extension characteristics (figure 3), when the voltage of pin 9 (black level detection filter) is $V_{CC1} = 9 \text{ V}$ , the operation of the black level extension circuit is turned off and the characteristic becomes as shown by the line -----. Also, if the voltage of pin 9 is set at 3 V, the black level extension forcibly comes to start and the characteristic becomes as shown by the line -----. When pin 9 is set by only R, C filter, the black level extension characteristic as shown by the line can be obtained. $V_{BL3}$ shows an output level difference between the black extension is off and the normal operation when the video input level is constant in 20 IRE. $V_{BLS}$ is a point where the black extension comes to start and can be adjusted by the DC voltage of pin 48 ( $C_{IN}$ ). | V <sub>48</sub> | 2.5 V | 4.5 V | 6.5 V | |-----------------|--------|--------|--------| | Start point | 52 IRE | 42 IRE | 32 IRE | #### \*7: (C-Y)/Y ratio: RC/Y C-Y is the voltage from 0 level to the peak of B-out when color is typ. (00 = 20) and contrast is typ. (03 = 20). Y is the voltage from the pedestal of contrast at typ. to 100 IRE white level. #### \*8: Burst gate pulse Figure 4. Burst gate pulse As shown in figure 4, the position of the burst gate pulse is the period from the rise time of the H-sync. signal of pin 46 to the rise time of BGP. #### \*9: FBP allowable range: t<sub>FBP</sub> Figure 5. FBP allowable range Figure 5 shows the relationship between Hor. pulse and FBP. The phase delay from Hor. pulse to FBP differs from set to set. This IC has an adjusting function for the screen center position. The phase range in which this function normally operate is t<sub>FBP</sub>. # ■ Terminal Equivalent Circuits | Pin No. | Equivalent circuit | Description | voltage | |---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | 1 2 3 | 9 V<br>(V <sub>CC1</sub> )<br>300 Ω Pin 1, 2, 3<br>300 Ω Pin 1, 2, 3<br>0.01 μF<br>BGP Brightness<br>control | Pin 1; Primary color signal clamp pin (R) Pin 2; Primary color signal clamp pin (G) Pin 3; Primary color signal clamp pin (B): For the clamp pulse, the internal clamp pulse (BGP) is used. | DC<br>approx. 7 V | | 4 | 3.3 V (V <sub>CC3</sub> ) Killer det. circuit 1 V (kΩ 270 Ω 77 77 77 77 77 77 77 77 77 77 77 77 7 | Killer filter pin: Filter pin of killer detection circuit (operates for BGP period). Killer turns on (without color output) at a voltage of 2.8 V or lower. | DC approx. 3.3 V | | 5 | Microcomputer $V_{CC}$ (5 V) Floating resistance To microcomputer $\frac{1}{17}$ (0.47 $\mu F$ ) $\frac{40 \ \mu A}{10 \ k\Omega}$ Off | Killer, 50 Hz/60 Hz, SECAM det. output pin: Selective output by SW (I^2C bus). The load resistance 33 k $\Omega$ should be connected to microcomputer $V_{CC}$ . | DC<br>Low level<br>0.2 V<br>High livel<br>5 V | | 6 | $\begin{array}{c} 3.3 \text{V} \\ \text{det.} \\ \text{circuit} \\ 1 \text{V} \\ \text{BGP} \\ \end{array} \begin{array}{c} 3.3 \text{V} \\ \text{40} \text{3 sw} \\ \text{7.5 } \\ \text{7.5 } \\ \text{7.5 } \\ \text{7.5 } \\ \text{10} \\ \text{7.5 } \\ \text{10} \\$ | APC filter pin: Filter pin of APC detection circuit (operates for BGP period). The detection sensitivity becomes high when the external resistance is high, (tend to be pulled-in easily. tend to be influenced by noise). $\beta \ curve$ $f_C$ Stop APC circuit by short-circuiting $40 \ k\Omega$ at SECAM. | DC<br>approx. 2.5 V | | Pin No. | Equivalent circuit | Description | voltage | |---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | 7 8 | DC 2.7 V 4.43 MHz 7 12 pF 777 100 µA 500 µA DC 2.7 V 3.58 MHz 8 8 15 pF 777 100 100 500 µA µA µA µA | Pin 7; Chroma. oscillation pin (4.43 MHz) Pin 8; Chroma. oscillation pin (3.58 MHz): Either one of the oscillations of 4.43 MHz or 3.58 MHz is performed by chroma. oscillation pin. Frequency changeover is carried out by $08\text{-D}7$ bit of $I^2\text{C}$ bus. When $08\text{-D}7 = 0$ ; $I_{P1}$ , $I_{P2}$ turn on, and 4.43 MHz oscillates When $08\text{-D}7 = 0$ ; $I_{N1}$ , $I_{N2}$ turn on and 3.58 MHz oscillates The pattern from pin to oscillator should be as short as possible. | $AC$ $f = f_C$ approx. $0.7 V[p-p]$ | | 9 | -Y (V <sub>CC1</sub> ) <sub>C1</sub> ) -Y (V <sub>C1</sub> ) -Y (V <sub>C1</sub> ) -Y (V <sub>C1</sub> | Black level detection pin Blanking off SW pin: Black level detection filter pin for black extension circuit. Excluding the blanking period, holds the most black Y level. The sensitivity that the black extension (area judged as black) comes work is variable by means of external R. When R is large, it responds to a small area. Apply V <sub>CC</sub> (9 V) to pin 9 when stopping the black extension circuit. Blanking is turned off when pin 9 is GND (black extension is also off). | DC<br>approx. 5.1 V | | 10 | From microcomputer $2.7 \text{ k}\Omega$ $0.7 \text{ V}$ V$ | $Y_S$ input pin: Fast-blanking pulse input pin for external analog R, G, B. On at a voltage over 1 V. Off at a voltage under 0.4 V. | AC (pulse) | | Pin No. | Equivalent circuit | Description | voltage | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | 11<br>12<br>13 | Pin 11 12 13 To color circuit BGP 777 200 μΑ | Pin11; External R input pin Pin12; External G input pin Pin13; External B input pin: The output will change linearly depending on the input level. | AC | | 14 | _ | V <sub>CC1</sub> (9 V typ.): Output block of VIF, SIF circuit. AV SW circuit. Video circuit. RGB circuit. | DC<br>9 V | | 15<br>16<br>17 | 100 μA 100 Ω | Pin15; R-out pin Pin16; G-out pin Pin17; B-out pin: BLK level approx. 0.9 V. Black (pedestal) level approx. 2.2 V. Blanking can be released by setting pin 9 (black level detection pin) at 0 V. | AC | | 18 | $6.3$ V chroma circuit $(V_{CC3})$ $10$ kΩ $12$ kΩ $12$ kΩ $12$ kΩ $12$ kΩ $13$ kΩ $13$ kΩ $14$ kΩ $14$ kΩ $14$ kΩ $15$ kΩ $15$ kΩ $16$ | Horizontal synch. detection pin: The phase of horizontal sync. signal and horizontal output pulse is detected and outputted. Pin 18 becomes low if out of synchronization. Color control becomes minimum and chroma signal disappears in asynchronous state. Pay attention to impedance when the voltage of pin 18 is utilized for microcomputer. (500 kΩ or higher Z <sub>O</sub> is required) Pin56 H-out Pin46 H/V sync. in H Sync. period When pin 56 is high: I <sub>1</sub> on When pin 56 is low: I <sub>2</sub> on | DC<br>When<br>synchronous<br>approx. 6 V<br>When<br>asynchronous<br>approx. 0.3 V | | Pin No. | Equivalent circuit | Description | voltage | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 19 | _ | GND: R, G, B circuit. DAC, I <sup>2</sup> C circuit. | _ | | 20 | 9 V (V <sub>CC1</sub> ) $5.9$ V (V <sub>CC1</sub> ) $60$ kΩ $100$ kΩ $100$ μA μΑ | ACL pin: If DC voltage of pin 20 is decreased from the outside, the contrast is turned down. Service SW. Note) Since pin 20 also serves as the service SW when used as ALC, design the set so as not to allow V <sub>20</sub> < 0.9 V. | DC<br>approx. 3 V | | 21 | $\begin{array}{c c} 5V \\ (V_{CC3}) \\ \hline 100 \ k\Omega \end{array} \begin{array}{c} 50 \\ \mu A \end{array} \begin{array}{c} 100 \ k\Omega \\ \hline \end{array}$ | I <sup>2</sup> C bus data input pin | AC (pulse) | | 22 | $\begin{array}{c c} & & & 5\text{V} \\ \hline & & & & 5\text{V} \\ \hline & & & & & (\text{V}_{\text{CC3}}) \\ \hline & & & & & \\ \hline & & & & & \\ \hline & & & &$ | I <sup>2</sup> C clock input pin | AC (pulse) | | 23 | _ | V <sub>CC3</sub> -1 (5 V typ.):<br>For VIF and SIF circuitr. | DC<br>5 V | | Pin No. | Equivalent circuit | Description | voltage | |----------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------| | 24<br>25 | 3.5 V ο (V <sub>CC3</sub> ) 27 kΩ 1.2 1.2 kΩ kΩ 150 μΑ 150 μΑ | Pin24; VIF input pin-1 Pin25; VIF input pin-2: Balanced input by VIF amp. input. | $AC$ $f = f_P$ $DC level$ $approx. 2.7 V$ | | 26 | _ | GND:<br>For VIF and SIF circuit. | DC | | 27 | To tuner 1F AGC bias RF AGC control bias | RF AGC output pin: Open collector output and usable at any bias value (12 V max.). | DC | | 28 | 9 V<br>(V <sub>CC1</sub> )<br>270 Ω<br>100 μΑ 400 μΑ | Audio output pin | AC<br>0 kHz to<br>20 kHz | | 29 | Detection output $1.7 \text{ k}\Omega$ $1200 \text{ pF}$ | De-emphasis pin: De-emphasis filter pin for sound detection signal. External C for PAL/NTSC is the same (internal impedance changes). PAL: $12 \text{ k}\Omega//60 \text{ k}\Omega \times 1 200 \text{ pF} = 48 \mu\text{s}$ NTSC: $60 \text{ k}\Omega \times 1 200 \text{ pF} = 72 \mu\text{s}$ | AC<br>0 kHz to<br>20 kHz | | Pin No. | Equivalent circuit | Description | voltage | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------| | 30 | 1.1 kΩ 1 1.1 kΩ 9 V ( $V_{CC1}$ ) 1.1 kΩ 1 40 kΩ 1.1 kΩ $\frac{1}{11}$ | AFT output pin: Offset of center voltage is adjusted by using bus. When AFT defeat SW is turned on $(09 = 00)$ , $V_{30}$ becomes a value determined by external resistor-divider. $\mu$ of AFT is variable by impedance of external resistor. | DC | | 31 | 50 μA 3.4 V (V <sub>CC1</sub> ) Ext. video of the vid | External video input signal pin: External video signal input pin and DC cut input. Typical 1 V[p-p]. | AC 1 V[p-p] (compost) DC approx. 2.0 V | | 32 | 9 V<br>(V <sub>CC1</sub> )<br>10 kΩ<br>1.7 kΩ<br>3 kΩ 1.7 kΩ 22 10 μF<br>100 μA 13 μA | Decoupling pin: S-curve inside the IC is broad-band. However, DC feedback should be applied so that DC voltage of output signal becomes constant. DC level (4.5 V typ.). $f_S \rightarrow high: V_{32} \rightarrow low$ | DC | | 33 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | SIF signal input pin: Used in common as DC input pin for sharpness control. DC bias is applied from outside (for sharpness control DC: 5 V to 7 V). | $\begin{array}{c} AC+DC \\ AC \\ f=f_S \end{array}$ | # ■ Terminal Equivalent Circuits (continued) | Pin No. | Equivalent circuit | Description | voltage | |---------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | 34 | 53 kΩ To SIF PLL 1.24 V 34 77 1 μF 56 μA | SIF internal power supply stabilization filter pin | DC<br>1.24 V | | 35 | SIF in Pin 35, 36 $30 \text{ k}\Omega$ $40 \text{ k}\Omega$ $3.7 \text{ V}$ | SIF signal input pin: Input pin for SIF2 and internally biased. | $AC+DC$ $AC$ $f = f_S$ $DC$ $3.0 \text{ V}$ | | 36 | 1.8 k $\Omega$ $\uparrow$ | SIF signal input pin:<br>Input pin for SIF1 and internally biased. | | | 37 | To (V <sub>CC3</sub> ) 30 μΑ (37) 177 177 177 177 177 177 177 177 177 1 | IF AGC filter pin: IF AGC filter pin. The current obtained from peak AGC circuit is smoothed by an external capacitor. When C goes smaller, the respons characteristic becomes faster but the sag tends to appear easily. | DC<br>approx. 2 V | | 38 | 50 μA 3.0 V (V <sub>CC1</sub> ) Int. video To video SW Pin 38, 40 V V 10 μF 680 kΩ | Internal video input pin 1: Input pin for the signal detected by VIF circuit (internal video signal). DC cut input. Typical 1 V[p-p] | AC 1 V[p-p] (compost) DC level approx. 1.6 V | # ■ Terminal Equivalent Circuits (continued) | Pin No. | Equivalent circuit | Description | voltage | |---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | 39 | P.C. (4 MHz to 7 MHz)<br>8.4 kΩ 7.5 kΩ<br>800 μA To audio SW<br>13 kΩ 39<br>2 pF 5.6 kΩ 1 000 pF<br>72 μΑ 200 μΑ | SIF APC filter pin: Filter pin for SIF APC circuit. | DC | | 40 | 50 μA 3.0 V (V <sub>CCI</sub> ) To video SW Pin 38, 40 V V 10 μF 680 kΩ | Internal video input pin 2: Input pin for the signal detected by VIF circuit (internal video signal). DC cut input. Typical 1 V[p-p]. | AC 1 V[p-p] (compost) DC level approx. 1.6 V | | 41 | 75 μA (V <sub>CC1</sub> ) | VIF detection output pin: Adjust at 2 V[p-p] by I <sup>2</sup> C bus (upper 4-bit of 0 A is used). Note) At AV mode, VIF detection signal output is not given. | AC<br>2 V[p-p] | | 42 | 50 μA (V <sub>CC3</sub> ) 50 μA (V <sub>CC3</sub> ) 50 μΑ | APC1 filter pin: Filter pin for APC1 circuit of VIF. Lock detection circuit of VCO is built in the IC inside and the time constant of APC filter is changed over. When locked SW: 0 When not locked SW: 1 | DC<br>approx. 2.5 V | 24 # ■ Terminal Equivalent Circuits (continued) | Pin No. | Equivalent circuit | Description | voltage | |---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | 43 | 5.V <sub>CC3</sub> ) 100 Ω 300 Ω 43 800 μΑ 400 μΑ 11 100 μΑ | VIF oscillation pin: Depending on VIF frequency, change oscillation coil. The oscillation frequency is $1/2$ of $f_P$ . | $AC \\ f = f_P /2 \\ approx. \\ 0.7 V[p-p] \\ DC level \\ approx. 3.9 V$ | | 44 | 9 V<br>(V <sub>CC1</sub> )<br>400 μA | Video output pin: This pin outputs int.video 1, int. video 2 or ext. video signal selected by AV SW. | AC<br>2 V[p-p]<br>U-1<br>DC level<br>approx. 4.5 V | | 45 | 9 V<br>(V <sub>CC1</sub> )<br>47 kΩ<br>50 μΑ<br>1.8 kΩ<br>10 μΑ<br>10 μΑ<br>10 μΑ<br>10 μΑ | Video input pin: Input pin for video signal (composite video also available). Typical input 0.6 V[p-p]. Sync. top is clamped at 3.5 V. The video signal should be inputted with low impedance. | AC<br>0.6 V[p-p] | | 46 | $\begin{array}{c c} & 5 \text{ V} \\ \hline 12 \text{ V[p-p]} & 16 \text{ k}\Omega & 16 \text{ k}\Omega \\ \hline & & & & & & & \\ \hline & & & & & & \\ \hline & & & &$ | Vertical and horizontal sync. separation input pin: Sync. top is clamped at 1.3 V. | AC<br>2 V[p-p] | | 47 | _ | V <sub>CC3-2</sub> (5 V typ.) For chroma jungle circuit. | DC<br>5 V | | Pin No. | Equivalent circuit | Description | voltage | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------| | 48 | Chroma signal 1 000 pF 12.5 pF 15 kΩ To chroma amp. 10 kΩ To chroma amp. 2.5 V TO chroma amp. 10 kΩ V (V <sub>CC1</sub> ) 10 kΩ V (V <sub>CC1</sub> ) 10 kΩ V (V <sub>CC1</sub> ) 10 kΩ V (V <sub>CC1</sub> ) 10 kΩ V (V <sub>CC1</sub> ) | Chroma signal input pin Black extension start point adjusting pin: Pin 48 is chroma signal input pin, and the black extension start point is adjusted by DC voltage applied from the outside. | AC+DC<br>burst<br>150 mV[p-p] typ.<br>DC<br>4.5 V typ. | | 49 | | GND: For video chroma jungle circuit. | DC<br>0 V | | 50 | 1.9 V<br>24 kΩ To<br>AFC<br>0.7 V<br>60 H-BLK<br>40 Hα<br>1.9 V<br>50 μΑ | FBP input pin: FBP input pin for horizontal blanking and AFC circuit. Threshold level H-BLK: 0.7 V AFC: 1.9 V It becomes all blanking when DC 1.3 V is applied from the outside. | AC<br>FBP | | 51 | $ \begin{array}{c c} I_{51} & V_{CC2} \\ \hline 15 & M & typ. \end{array} $ To hor. OSC $ 47 \mu F \frac{\pi^{2}}{177} \qquad 777 $ | Horizontal stabilized power supply pin: Stabilized power supply for starting up the horizontal circuit that has a zener circuit inside. $V_{51} = \underbrace{V_{51}}_{I_{51}}$ | DC<br>6.3 V | | 52 | $\begin{array}{c} 6.3 \text{ V} \\ \text{(V}_{\text{CC2}}) \\ \text{To hor. out} \\ \text{AFC2} \\ \text{detecter} \\ \text{I k}\Omega \\ \text{777} \\ \text{500 } \mu\text{A max.} \end{array}$ | Horizontal AFC2 filter pin: Comparing the phase of FBP and that of inside pulse of the IC, charge to and discharge from the capacitor connected to pin 52 are done. Performed by charging and discharging in DC current by the screen center position adjusting DAC. V <sub>52</sub> changes depending on the time from H-out to FBP, and the slice level of internal sawtooth waveform changes. | DC<br>1.5 V to<br>3.5 V | # ■ Terminal Equivalent Circuits (continued) | Pin No. | Equivalent circuit | Description | voltage | |---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------| | 53 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Horizontal AFC1 filter pin: Comparing the phase of horizontal sync. signal and that of inside pulse of the IC, charge to and discharge from the capacitor connected to pin 53 are done. R1, R2, C1, and C2 are lag-lead filter for AFC1. Horizontal $\beta$ curve $V_{53}$ | DC<br>4.3 V typ. | | 54 | 54 8 10 10 μA 200 μA 777 220 pF | Horizontal oscillation pin: Oscillate at $32 \times f_H \approx 503$ kHz by means of ceramic oscillator. Horizontal and vertical pulse are generated by means of count down circuit in the IC. | $AC$ $f = 32 f_H$ $\begin{pmatrix} approx. \\ 503 \text{ kHz} \end{pmatrix}$ | | 55 | $4.3 \text{ V} \underbrace{)}_{20 \text{ k}\Omega} \underbrace{)}_{20 \text{ k}\Omega} \underbrace{)}_{40 \text{ k}\Omega} \underbrace{)}_{40 \text{ k}\Omega} \underbrace{)}_{177} \underbrace{)}_{777} \underbrace{)}_{777} \underbrace{)}_{777} \underbrace{)}_{777} \underbrace{)}_{177} \underbrace{)}_{17$ | Overvoltage protection input pin: Input pin for the protect circuit against X-ray due to overvoltage. Shut-down is started by internal logic circuit when H-out pulse is low. (Prevent the horizontal drive Tr destruction.) | DC<br>normally<br>0 V | | 56 | $4.3 \text{ V} \circ \text{ (V_{CC2})}$ $19 \text{ k}\Omega \circ \text{ (V_{CC2})}$ $10 \text{ k}\Omega \circ \text{ (V_{CC2})}$ $2.8 \text{ V} \circ \text{ (V_{CC2})}$ $0 \text{ V} \circ \text{ (Hor. Out)}$ | Horizontal pulse output pin: Duty cycle is approx. 36%. | AC pulse | | Pin No. | Equivalent circuit | Description | voltage | |---------|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------| | 57 | $\begin{array}{c c} & & & & & & & & & & & & & & & & & \\ 4.3 \text{ V} & & & & & & & & & & & & & \\ & & & & & &$ | Vertical sync. signal clamp pin: Peak clamp pin for separating vertical sync. signal. Although the integral amount of vertical sync. signal itself has been determined by the internal time constant, the trigger application timing is determined by selecting external constant R1, C1. R1 must be used at higher than 200 kΩ. R2 is resistor for emitter current restriction. | AC<br>f = f <sub>V</sub> | | 58 | 58<br>4.3 V 43 kΩ<br>0 V 777 777 777 | Vertical pulse output pin: Negative polarity, pulse width of 10H. | AC pulse | | 59 | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | SECAM interface pin: Input and output pin for interfacing with SECAM IC. It becomes the SECAM mode when the current sink from pin 59 is 100 µA or more. At SECAM DC 4.4 V + AC 250 mV[p-p] At non-SECAM DC 1.1 V + AC 250 mV[p-p]: 4.43 MHz or 0 mV[p-p]: 3.58 MHz | AC+DC<br>AC<br>250 mV[p-p]<br>or 0 mV[p-p]<br>DC 4.4 V<br>or 1.1 V | | 60 61 | 100 μA 100 μA (V <sub>CC3</sub> ) -(B-Y) -(R-Y) To 1HDL 1.5 kΩ 1.5 kΩ 2.5 kΩ | Pin60; -(B-Y) output pin Pin61; -(R-Y) output pin: The output circuit turns off at SECAM and becomes a high impedance state. Outputs to 1HDL. | AC -(B-Y) -(R-Y) DC level approx. 2.1 V | ### ■ Terminal Equivalent Circuits (continued) | Pin No. | Equivalent circuit | Description | voltage | |----------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 62 | 737 kΩ 115 kΩ (V <sub>CC3</sub> ) | Sand-castle pulse output pin: The sand-castle pulse is outputted to 1HDL and SECAM IC. | AC<br>pulse | | | $42 \text{ k}\Omega$ $62$ $63 \text{ k}\Omega$ $44 \text{ k}\Omega$ $62$ $63 \text{ k}\Omega$ $63 \text{ k}\Omega$ $64 \text{ k}\Omega$ | | 2.4 V | | 63<br>64 | Pin 63, 64 From 1HDL CCP Pin 63, 64 To color circuit | Pin63; -(B-Y) input pin Pin64; -(R-Y) input pin: The color difference signal outputted from 1HDL is inputted. The pedestal level is clamped at 4 V by means of clamp circuit. | AC -(B-Y) -(R-Y) | | | 7/7<br>200 μA | | DC level<br>4 V | ### ■ Usage Notes 1. The following terminals are not strongly resistant to surge latch-up. The precautions should be observed when using the IC. #### 1) Serge The + side breakdown voltage of pin 22 and pin 23 is approx. 190 V if the surge source capacitance is 200 pF. The + side breakdown voltage of pin 45 is approx. 160 V if the surge source capacitance is 200 pF. Therefore, do not apply a surge stronger than that. #### 2) Latch-up For pin 18, pin 21, pin 22, pin 51, pin 54, pin 55 and pin 56, the latch-up occurs by the + side surge of approx. 150 V (surge source capacitance 200 pF). Therefore, do not apply a surge stronger than each voltage indicated for each pin. Note) The stronger surge common to the above 1) and 2) means that the establishment of either one of the following two cases; the surge source capacitance is larger than the indicated value or the surge voltage is higher than the indicated value. #### ■ Usage Notes (continued) 2. The protection diode of each Pin is as shown in the following table; | | Pin | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | 24 | 25 | 26 | |----------------------------------|-----------------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----| | With ( ● ) or Without | V <sub>CC</sub> | • | • | • | • | • | • | • | • | • | • | • | • | • | × | • | • | • | • | × | • | × | × | × | • | • | × | | ( $\times$ ) Surge diode | GND | • | • | • | • | • | • | • | • | • | • | • | • | • | × | • | • | • | • | × | • | × | × | × | • | • | × | | V <sub>CC</sub> node being conne | ected | 1 | 1 | 1 | 3 | 3 | 3 | 3 | 3 | 1 | 1 | 1 | 1 | 1 | / | 1 | 1 | 1 | 2 | | 1 | | / | / | 3 | 3 | 7 | | | Pin | 27 | 28 | 29 | 30 | 31 | 32 | 33 | 34 | 35 | 36 | 37 | 38 | 39 | 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 50 | 51 | 52 | |----------------------------------|-----------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----------------|----|----|----| | With ( ● ) or Without | V <sub>CC</sub> | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | × | • | × | • | × | • | | ( $\times$ ) Surge diode | GND | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | × | • | × | • | × | • | | V <sub>CC</sub> node being conne | cted | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 3 | 1 | 1 | 3 | 1 | 1 | 1 | 1 | 3 | 3 | 3 | 1 | 1 | / | 3 | $\overline{/}$ | 3 | | 2 | | | Pin | 53 | 54 | 55 | 56 | 57 | 58 | 59 | 60 | 61 | 62 | 63 | 64 | |----------------------------------|-----------------|----|----|----|----|----|----|----|----|----|----|----|----| | With ( • ) or Without | V <sub>CC</sub> | • | • | • | • | • | • | • | • | • | • | • | • | | ( $\times$ ) Surge diode | GND | • | • | • | • | • | • | • | • | • | • | • | • | | V <sub>CC</sub> node being conne | cted | 2 | 2 | 2 | 2 | 3 | 3 | 1 | 3 | 3 | 3 | 1 | 1 | #### ■ Technical Information #### • Explanation of each block #### 1. VIF - 1) Adapting the inter carrier PLL coherent detection method. - 2) The VCO of VIF is controlled by I<sup>2</sup>C bus (7-bit): Oscillation at 1/2 of the f<sub>P</sub> frequency. (2 times multiplier circuit is inside.) Built-in double APC circuit of frequency and phase. - 3) AFT without coil: It is applicable to both VS and FS tuners by amplifying the error voltage of APC and making S-curve to obtain AFT output. The DC offset is controlled by I<sup>2</sup>C bus (9-bit). The AFT defeat is also possible. - 4) Since the VCO oscillates at 1/2 frequency, a high-frequency disturbance such as tweet is reduced. - 5) The video detection output is 2.0 V[p-p] typical: The level adjustment is carried out by I<sup>2</sup>C bus. - 6) The built-in lock detection circuit realizes a stable pulling by the changeover of time constant for APC. - 7) The delay point of RF AGC is adjusted by I<sup>2</sup>C bus (6-bit). #### 2. SIF - 1) The SIF detection uses PLL coherent detection method. - 2) 4 frequencies are changed over for use as the VCO oscillation frequency. At NTSC; 4.5 MHz At PAL; 5.0 MHz, 5.5 MHz, 6.5 MHz - 3) It is possible for the SIF detection output to deal with the difference in deviation of PAL/NTSC by changing over an amplifier of +6 dB. - 4) Built-in video/SIF SW. Video SW; 2 systems (with 6 dB amp.) SIFSW; 3 systems #### ■ Technical Information (continued) - Explanation of each block (continued) - 3. Video - 1) The delay line aperture control (contours emphasis type) is used for sharpness control. The circuit as well as the black extension circuit realizes a high picture quality. - 2) Built-in pedestal clamp filter. - 3) Service SW: (Y contrast min., vertical output stop). #### 4. Chroma - 1) The circuit realizes an adjustment free condition by using base band 1HDL (externally attached). - 2) Incorporation of ACC filter reduces the number of external components. - 3) It is possible to support the other systems by the mode changeover I<sup>2</sup>C bus (1) PAL/NTSC, (2) 4.43 MHz/3.58 MHz, (3) Forced PN/ForcedSECAM. - 4) Equipped with the killer output terminal for system discrimination by microcomputer. (When killer is on $\rightarrow$ 0 V, killer is off $\rightarrow$ 5 V) - 5) The color difference output terminal becomes a high impedance state at SECAM. - 6) Since the circuit is provided with the color difference input terminal, the features of ICs such as the AN5244 (IC for color signal compensation) can be connected. - 7) PAL/NTSC, SECAM interface (pin 59) | Mode | DAC(3.58 MHz/4.43 MHz) | Pin59 output | f <sub>C</sub> | AC level | | |----------|------------------------|---------------|----------------|-------------|--------------------| | PAL/NTSC | 3.58 MHz | Approx. 1.3 V | 3.58 MHz | × | CW output | | | 4.43 MHz | Approx. 1.3 V | 4.43 MHz | 250 mV[p-p] | | | SECAM | 3.58 MHz | Approx. 4.6 V | 4.43 MHz | 250 mV[p-p] | Output for V-blank | | | 4.43 MHz | Approx. 4.6 V | 4.43 MHz | 250mV[p-p] | period only * | Note) \*: AC component of 4.43 MHz is outputted in the vertical sweep period only. #### 5. RGB - 1) It supports not only the OSD but also the teletext signal in an analog input system. (The output level is interlocked with the contrast of TV signal side.) - 2) The white balance (drive, cut-off) adjustment is performed by I<sup>2</sup>C bus. #### 6. Jungle - 1) The horizontal circuit uses the count down method by $32 f_H$ ceramic oscillator. The AFC circuit uses double method. - 2) By the adaption of trigger method count down circuit, the vertical circuit can obtain a stable vertical synchronization without adjustment at all times. The output is pulse signal, so that there is no degradation of interface due to the influence of pattern layout. ### ■ Technical Information (continued) - Explanation of each block (continued) - 6. Jungle (continued) - 3) Built-in frequency discrimination circuit: The circuit outputs the judgment results of 50 Hz/60 Hz in accordance with the frequency of the vertical synchronizing signal. $$(60 \text{ Hz} \rightarrow \text{high})$$ - 4) The output holds the previous state when the input frequency is 45 Hz or less and 65 Hz or more, and the output changes for the first time when judged as 50 Hz or 60 Hz for 3 consecutive vertical periods. - 5) The horizontal detection circuit and X-ray protection circuit (shut-down method) are built in. - 6) The screen center position is adjustable by the $I^2C$ bus. ( $\pm 1.6 \mu s$ ) - 7) For the blue-back in a weak electric field, the stable screen image is held by the vertical trigger off mode ( I<sup>2</sup>C bus). #### 7. I<sup>2</sup>C bus - 1) Incorporating 14 DAC controls and 12 SWs for eliminating the need for the adjustment of set mechanism. - 2) Provided with automatic increment function. - Sub address 0 \*: Automatic increment mode. (When data are sent in regular succession, sub address changes successively and data are inputted.) - Sub address 8 \*: (When data are sent in regular succession, data are inputted with the same sub address.) - 3) I<sup>2</sup>C Bus Protocol - Slave address: 10 001 010 (8AH) - · Slave address format 4) Sub address byte and data byte format The description in ( ) shows the initial state. | Sub address | | | | Data b | oyte | | | | |-------------|-------------------------------------------------|-----------------------------------------------------------|----|--------|------------|----|----|----| | oub address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 00<br>(21H) | $\begin{array}{c} P/N \\ (0 \to P) \end{array}$ | $\begin{array}{c} PN/S \\ (0 \rightarrow PN) \end{array}$ | 4 | | Color | | | - | | 01<br>(21H) | Ver. auto $(0 \rightarrow \text{auto})$ | Ver. TRG $(0 \rightarrow \text{normal})$ | 4 | | Tint | | | - | | 02<br>(41H) | Ver. OSC $(0 \rightarrow 50)$ | - | | | Brightness | | | - | | 03<br>(21H) | SIF<br>SW | Video<br>SW | • | | Contrast | | | - | | 04<br>(81H) | • | | | | Cut off R | | | - | | 05<br>(81H) | • | | | | Cut off G | | | | | 06<br>(81H) | 4 | | | | Cut off B | | | - | ### ■ Technical Information (continued) - Explanation of each block (continued) - 7. I<sup>2</sup>C bus (continued) - 4) Sub address byte and data byte format (continued) The description in ( ) shows the initial state. | Sub address | | | | Data b | yte | | | | |-------------|-----------------------------------|------------------|-----------------|--------|-----------------|----|----------|----| | Sub address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 07<br>(41H) | SIF VCO<br>SW1 | • | | | Drive R | | | - | | 08<br>(41H) | Chroma VCO $(0 \rightarrow 4.43)$ | • | | | Drive B | | | | | 09<br>(01H) | • | | | | AFT<br>offset | | | | | 0A<br>(21H) | 50 Hz/60 Hz<br>killer out<br>SW | SECAM det.<br>SW | - | | RF AGC<br>delay | | | - | | 0B<br>(45H) | SIF/ext.<br>SW | • | Video<br>adjust | - | SIF VCO<br>SW2 | • | H center | | | 0C<br>(C1H) | AFT offset<br>SW | • | | | VIF VCO | | | | - 5) Contents of I2C bus control - (1) The control information is in the direction that the output increases when the datum increases. (Example: Contrast $00 \rightarrow$ contrast min., $3F \rightarrow$ max., brightness $00 \rightarrow$ pedestal level low, $7F \rightarrow$ high) - (2) Supplement of other control - a. 00: Color When data are 00, the color becomes off since the chroma output is decreased completely . b. 01: Tint Data $00 \rightarrow \text{Skin}$ color tends to become reddish, $3F \rightarrow \text{skin}$ color tends to become greenish. c. 04, 05, 06: Cut off R, G, B 8-bit DAC d. 07, 08: Driver R, B 7-bit DAC e. 09: AFT offset adjustment The DC offset of S-curve of AFT output is corrected. Data $01 \rightarrow S$ -curve falls (DC voltage of center frequency drops). Data $FF \rightarrow S$ -curve rises. It becomes AFT defeat mode when data 00, the voltage of AFT out (pin 30) becomes the value in accordance with the external resistor. AFT changes over 8-bit DAC into 2 stages for variable range and improvement of precision for per 1-bit. Example: In the case of AFT ### ■ Technical Information (continued) - Explanation of each block (continued) - 7. I<sup>2</sup>C bus (continued) - 5) Contents of I<sup>2</sup>C bus control (continued) - (2) Supplement of other control (continued) - f. 0A: RF AGC delay point adjustment The same operation as when bias is applied from outside conventionally. Data $00 \rightarrow DC$ -applied bias drops $\rightarrow$ delay point rises Data $3F \rightarrow DC$ -applied bias drops $\rightarrow$ delay point down g. 0B: Video adjustment Data $0^* \to$ detection output min. $7^* \to$ max. to be used for correcting the dispersion of detection output inside the IC. h. 0B: Hor. screen image position Data $*0 \rightarrow$ screen image goes to the left $7 * \rightarrow$ screen image shifts to the right. i. 0C: VCO control Fine control for the oscillation frequency of VCO (1/2 frequency of f<sub>P</sub>) of VIF. #### 8. Supplementary explanation of SW operation | Data-bit | | SW cont | ents | | Co | ncrete contents | |----------|-------------------------------------------------------------------------------|----------------------------------------|----------------------------------|----------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | 00-D7 | $\begin{array}{c} PAL/N \\ (0 \rightarrow I \\ (1 \rightarrow I) \end{array}$ | • | SW | 1)<br>2)<br>3)<br>4) | Tint operation chang | ver (PAL: Wide) killer (PAL: 90 deg./270 deg.) geover (PAL: Tint off) ngeover (PAL: With operation) | | 00-D6 | $(1 \rightarrow f)$ | orced SECA | M mode SW<br>M)<br>mination mode | | Demodulation output<br>The color difference<br>impedance at forced | e output terminal becomes high | | 01-D7 | | nto SW<br>nuto changeo<br>nanual chang | * | 1) | Auto changeover: A internal counter. | liscrimination circuit changeover. utomatic discrimination mode by : Forcibly changeover 50 Hz/60 | | 01-D6 | $(0 \rightarrow r)$ | RG stop SW<br>normal)<br>rigger off) | | 1) | | t inhibit SW. If is the mode to protect from the sed by noise at blue-back. | | 02-D7 | Ver. O $(0 \rightarrow 5)$ $(1 \rightarrow 6)$ | , | | 1) | Vertical frequency of Valid only when 01 | • | | 03-D7 | SIF, ex | ternal AV in | put changeov | er sw | itch | | | 0B-D7 | | 03-D7 | 0B-D7 | | Output signal | | | | | 0 | 0 | SIF1 | (int.) | Power on time | | | | 0 | 1 | SIF2 | (int.) | | | | | 1 | 0 | SIF3 | (int.) | | | | | 1 | 1 | Ext. | (video) | Int. is set at SIF1 | # ■ Technical Information (continued) - Explanation of each block (continued) - 8. Supplementary explanation of SW operation (continued) | Data-bit | SW contents | | | | | Concrete contents | | | | | |----------------|-------------------------------------------------------------------------------------|------------------------|------|------------------|----------------------------|--------------------------------------------------|------------------------------|-------------|--------------------|--| | 03-D6 | Video input changeover switch | | | | | | | | | | | | | 03-D | 6 | Input signal | | | | | | | | | 0 | | | Video1 | | | Power on time | | | | | | | 1 | | 7 | Video2 | 002 | | | | | | | | | | | | | | | | | | 08-D7 | Chroma VCO SW | | | | 1) Chroma oscillation circ | | | uit changeo | ver. | | | | $(0 \rightarrow 4.43 \text{ MHz})$ | | | | out quitab | | | | | | | 0.4. D.7 | $(1 \rightarrow 3.58 \text{ MHz})$<br>50 Hz/60 Hz, killer, SECAM det. | | | | | | | | | | | 0A-D7<br>0A-D6 | 30 HZ/ | | | A-D7 | | Output signal | | | | | | | | 0A-D6 | | • | | | - | | | | | | | 0 | | 0 | 50 Hz/60 Hz o | | | Power on t | ime | | | | | 0 | | 1 Killer out | | | | | | | | | | 1 | | 0 | SECAM det. | ECAM det. out | | | | | | | | | 41 - | | | | | | | | | | | Output Mode<br>H (5 V) | | 50 Hz/ | 60 Hz out | out Killer ou | | SI | ECAM det. out | | | | | | | 60 Hz | | Off (color) | | 1 | SECAM | | | | | L (0 | V) | 50 Hz | | | On (B/W) | | No SECAM | | | 07 D7 | CIE V | CO f | | £ | 11 | | | | | | | 07-D7<br>0B-D3 | SIF VCO free-running frequency, de-emphasis Detection output gain changeover switch | | | | | | | | | | | | | 07-D7 0B-I | | De-emphasis/gain | | Os | Oscillation frequency of VCO | | SIF input terminal | | | | | 1 0 | | NTSC | | + | 4.5 MHz (power on time) | | _ | | | | | 1 1 | | PAL | | 5 | 5.5 MHz | | _ | | | | | 0 | 0 | | PAL | | 5.0 MHz | | _ | | | | | 0 | 1 | | PAL | 6 | 5.5 MHz | | _ | | | 0C-D7 | AFT offset SW 1) For AFT 2-stage changeover. | | | | | | | | | | | | $(0 \rightarrow \text{without offset})$ | | | | | (Power on preset: AFT offset SW $\rightarrow$ 1) | | | | | | | $(1 \rightarrow \text{with offset})$ | | | | | 2) AFT defeat. | | | | | | | | | | | | Defeat comes ettective only when $0C-D7 = 0$ , | | | | | | | | | | | DAC(0 | DAC(09) = 00. | | | | | ### ■ Application Circuit Example