# AU.com HC-MOS Power Dissipation

Fairchild Semiconductor Application Note 303 February 1984



EMICONDUCTOR

www.Dot If there is one single characteristic that justifies the existence of CMOS, it is low power dissipation. In the quiescent state, high-speed CMOS draws five to seven orders of magnitude less power than the equivalent LSTTL function. When switching, the amount of power dissipated by both metal gate and high-speed silicon gate CMOS is directly proportional to the operating frequency of the device. This is because the higher the operating frequency, the more often the device is being switched. Since each transition requires power, power consumption increases with frequency.

> First, one will find a description of the causes of power consumption in HC-CMOS and LSTTL applications. Next will follow a comparison of MM54HC/MM74HC to LSTTL power dissipation. Finally, the maximum ratings for power dissipation imposed by the device package will be discussed.

# **Quiescent Power Consumption**

Ideally, when a CMOS integrated circuit is not switching, there should be no DC current paths from  $V_{cc}$  to ground, and the device should not draw any supply current at all. However, due to the inherent nature of semiconductors, a small amount of leakage current flows across all reverse-biased diode junctions on the integrated circuit. These leakages are caused by thermally-generated charge carriers in the diode area. As the temperature of the diode increases, so do the number of these unwanted charge carriers, hence leakage current increases

Leakage current is specified for all CMOS devices as Icc. This is the DC current that flows from Vcc to ground when all inputs are held at either V<sub>CC</sub> or ground, and all outputs are open. This is known as the quiescent state

For the MM54HC/MM74HC family,  $I_{CC}$  is specified at ambient temperatures (T<sub>A</sub>) of 25°C, 85°C, and 125°C. There are three different specifications at each temperature, dependent ing on the complexity of the device. The number of diode junctions grows with circuit complexity, thereby increasing the leakage current. The worst case Icc specifications for the MM54HC/MM74HC family are summarized in Table 1. In addition, it should be noted that the maximum  $\mathsf{I}_{CC}$  current will decrease as the temperature goes below 25°C

| TABLE 1. Supply Currer | nt (l <sub>ee</sub> ) foi | MM54HC/MM74HC |
|------------------------|---------------------------|---------------|
| Snécifie               | d at Vaa                  | =6V           |

| T <sub>A</sub> | Gate | Buffer | MSI | Unit |
|----------------|------|--------|-----|------|
| 25°C           | 2.0  | 4.0    | 8.0 | μA   |
| 85°C           | 20   | 40     | 80  | μA   |
| 125°C          | 40   | 80     | 160 | μA   |

To obtain the quiescent power consumption for any CMOS device, simply multiply Icc by the supply voltage: DC=ICCVCC

Sample calculations show that at room temperature the maximum power dissipation of gate, buffer, and MSI circuits at V<sub>cc</sub>=6V are 10 µW, 20 µW, and 40 µW, respectively.

© 1998 Fairchild Semiconductor Corporation AN005021

## **Dynamic Power Consumption**

Dynamic power consumption is basically the result of charging and discharging capacitances. It can be broken down into three fundamental components, which are:

- 1. Load capacitance transient dissipation
- 2. Internal capacitance transient dissipation
- 3. Current spiking during switching

#### Load Capacitance Transient Dissipation

The first contributor to power consumption is the charging and discharging of external load capacitances. Figure 1 is a schematic diagram of a simple CMOS inverter driving a capacitive load. A simple expression for power dissipation as a function of load capacitance can be derived starting with:

 $Q_L = C_L V_{CC}$ 

where  $C_{\text{L}}$  is the load capacitance, and  $Q_{\text{L}}\text{is}$  the charge on the capacitor. If both sides of the equation are divided by the time required to charge and discharge the capacitor (one period. T. of the input signal), we obtain:



#### FIGURE 1. Simple CMOS Inverter Driving a Capacitive External Load

Since charge per unit time is current (QL/T=I) and the inverse of the period of a waveform is frequency (1/T=f): IL=CLVccf

To find the power dissipation, both sides of the equation must be multiplied by the supply voltage (P=VI), yielding: PL=CL Vcc2f

One note of caution is in order. If all the outputs of a device are not switching at the same frequency, then the power consumption must be calculated at the proper frequency for each output:

. . +C <sub>Ln</sub>f<sub>n</sub>)  $P_L = V_{CC} 2(C_{L1}f_1 + C_{L2}f_2 + .)$ 

www.fairchildsemi.com Examples of devices for which this may apply are: counters, dual flip-flops with independent clocks, and other integrated circuits containing dual, triple, etc., independent circuits.

### Internal Capacitance Transient Dissipation

Internal capacitance transient dissipation is similar to load capacitance dissipation, except that the internal parasitic "on-chip" capacitance is being charged and discharged. *Figure 2* is a diagram of the parasitic nodal capacitances associated with two CMOS inverters.



#### FIGURE 2. Parasitic Internal Capacitances Associated with Two Inverters

 $C_1$  and  $C_2$  are capacitances associated with the overlap of the gate area and the source and channel regions of the Pand N-channel transistors, respectively.  $C_3$  is due to the overlap of the gate and source (output), and is known as the Miller capacitance.  $C_4$  and  $C_5$  are capacitances of the parasitic diodes from the output to  $V_{CC}$  and ground, respectively. Thus the total internal capacitance seen by inverter 1 driving inverter 2 is:

### C<sub>1</sub>=C<sub>1</sub>+C<sub>2</sub>+2C<sub>3</sub>+C<sub>4</sub>+C<sub>5</sub>

Since an internal capacitance may be treated identically to an external load capacitor for power consumption calculations, the same equation may be used:

### PI=CIVcc2f

At this point, it may be assumed that different parts of the internal circuitry are operating at different frequencies. Although this is true, each part of the circuit has a fixed frequency relationship between it and the rest of the device. Thus, one value of an effective C<sub>c</sub>can be used to compute the internal power dissipation at any frequency. More will be said about this shortly.

### **Current Spiking During Switching**

The final contributor to power consumption is current spiking during switching. While the input to a gate is making a transition between logic levels, both the P- and N-channel transistors are turned partially on. This creates a low impedance path for supply current to flow from V<sub>CC</sub> to ground, as illustrated in *Figure 3*.

For fast input rise and fall times (shorter than 50 ns for the MM54HC/MM74HC family), the resulting power consumption is frequency dependent. This is due to the fact that the more often a device is switched, the more often the input is situated between logic levels, causing both transistors to be partially turned on. Since this power consumption is proportional to input frequency and specific to a given device in any application, as is C <sub>t</sub> it can be combined with C<sub>t</sub> The resulting term is called "C<sub>PD</sub>," the no-load power dissipation capacitance. It is specified for every MM54HC/MM74HC device in the AC Electrical Characteristic section of each data sheet.

It should be noted that as input rise and fall times become longer, the switching current power dissipation becomes more dependent on the amount of time that both the P- and N-channel transistors are turned on, and less related to  $C_{\text{PD}}$ as specified in the data sheets. Figure 4 is a representation of the effective value of  $C_{\rm PD}$  as input rise and fall times increase for the MM54HC/MM74HC08, MM54HC/ MM74HC139, and MM54HC/MM74HC390. To get a fair comparison between the three curves, each is divided by the value of CPD for the particular device with fast input rise and fall times. This is represented by "CPD0," the value of C PD specified in the data sheets for each part. This comparison appears in Figure 5. CPD remains constant for input rise and fall times up to about 20 ns, after which it rises, approaching a linear slope of 1. The graphs do not all reach a slope of 1 at the same time because of necessary differences in circuit design for each part. The MM54HC/MM74HC08 exhibits the greatest change in  $C_{\textbf{PD}},$  while the MM54HC/MM74HC139 shows less of an increase in  $C_{PD}$  at any given frequency. Thus, the power dissipation for most of the parts in the MM54HC/MM74HC family will fall within these two curves. One notable exception is the MM54HC/MM74HCU04.



www.fairchildsemi.com

2



Inputs that do not pull all the way to  $V_{CC}$  or ground can also cause an increase in power consumption, for the same reason given for slow rise and fall times. If the input voltage is between the minimum input high voltage and  $V_{CC}$ , then the input N-channel transistor will have a low impedance (i.e., be "turned on") as expected, but the P-channel transistor will not be completely turned off. Similarly, if the input is between ground and the maximum input low voltage, the P-channel transistor will be fully on and the N-channel transistor will be

ground will occur, resulting in an increase in power consumption. Combining all the derived equations, we arrive at the following:

partially on. In either case, a resistive path from  $V_{\mbox{\scriptsize cc}}$  to

### PTOTAL=(CL+CPD)Vcc2f+lccVcc

This equation can be used to compute the total power consumption of any MM54HC/MM74HC device, as well as any other CMOS device, at any operating frequency. It includes both DC and AC contributions to power usage. C  $_{\rm PD}$  and  $l_{\rm CC}$  are supplied in each data sheet for the particular device, and V\_{\rm CC} and f are determined by the particular application.

# Comparing HC-CMOS to LSTTL

Although power consumption is somewhat dependent on frequency in LSTTL devices, the majority of power dissipated below 1 MHz is due to quiescent supply current. LSTTL contains many resistive paths from V<sub>CC</sub> to ground, and even when it is not switching, it draws several orders of magnitude greater supply current than HC-CMOS. *Figure 6* is a bar graph comparison of quiescent power requirements (V<sub>CC</sub>)x(l<sub>CC</sub>) between LSTTL and HC-CMOS devices.

The reduction in CMOS power consumption as compared to LSTTL devices is illustrated in *Figure 7* and *Figure 8*. These graphs are comparisons of the typical supply current ( $I_{CC}$ ) required for equivalent functions in MM54HC/MM74HC, MM54HC/MM74C, CD4000, and 54LS/74LS logic families. The currents were measured at room temperature (25°C) with a supply voltage of 5V.

Figure 7 represents the supply current required for a quad NAND gate with one gate in the package switching. The MM54HC/MM74HC family draws slightly more supply current than the 54C/74C and CD4000 series. This is mainly due to the large size of the output buffers necessary to source and sink currents characteristic of the LSTTL family. Other reasons include processing differences and the larger internal circuitry required to drive the output buffers at high frequencies. The frequency at which the CMOS device draws as much power as the LSTTL device, known as the power cross-over-frequency, is about 20 MHz.

In *Figure 8*, which is a comparison of equivalent flip-flops (174) and shift registers (164) from the different logic families, the power cross-over frequency again occurs at about 20 MHz.



Quiescent Power Consumption

The power cross-over frequency increases as circuit complexity increases. There are two major reasons for this. First, having more devices on an LSTTL integrated circuit means that more resistive paths between  $V_{cc}$  and ground will occur, and more quiescent current will be required. In a CMOS integrated circuit, although the supply leakage current will integrated circuit.

#### 3

www.fairchildsemi.com

crease, it is of such a small magnitude (nanoAmps per device) that there will be very little increase in total power consumption.



FIGURE 7. Supply Current vs. Input Frequency for Equivalent NAND Gates



FIGURE 8. Supply Current vs. Frequency

Secondly, as system complexity increases, the precentage of the total system operating at the maximum frequency tends to decrease. *Figure 9* shows block diagrams of a CMOS and an equivalent LSTTL system. In this abstract system, there is a block of parts operating at the maximum frequency ( $F_{max}$ ), a block operating at half  $F_{max}$  a block operating at the maximum frequency ( $F_{max}$ ), a block operating at half  $F_{max}$  a block operating at one quarter  $F_{max}$ , and so on. Let us call the power consumed in the first section P1. In a CMOS system, since power consumption is directly proportional to the operating frequency, the amount of power consumed by the second block will be (P1)/2, and the amount used in the third section will be (P1)/4. If the power consumed over a large number of blocks is summed up, we obtain:

 $P_{TOTAL}=P1+(P1)/2+(P1)/4+...+(P1)/(2^{n-1})$ and  $P_{TOTAL}\leq 2(P1)$ 

Now consider the LSTTL system. Again, the power consumed in the first block is P1. The amount of power dissipated in the second block is something less than P1, but greater than (P1)/2. For simplicity, we can assume the best case, that P2=(P1)/2. The power consumption for all system blocks operating at frequencies  $F_{max}/2$  and below will be dominated by quiescent current, which will not change with frequency. The power used by blocks 3 through n will be approximately equal to the power dissipated by block 2, (P1)/2. The total power consumed in the LSTTL system is:

4

P<sub>TOTAL</sub>=(P1+(P1)/2+(P1)/2+...+(P1)/2

P<sub>TOTAL</sub>=P1+(N-1)(P1)/2

and for n>2,  $\mathsf{P}_{\text{TOTAL}} > 2(\mathsf{P1})$  Thus, an LSTTL system will draw more power than an equivalent HC-CMOS system.



FIGURE 9. Comparison of Equivalent CMOS and LSTTL Systems

This effect is further illustrated in *Figure 10*. An arbitrary system is composed of 200 gates, 150 counters, and 150 full adders, with 50 pF loads on all of the outputs. The supply voltage is 5V, and the system is at room temperature. For this system, the worst case power consumption for CMOS is about an order of magnitude lower than the typical LSTTL power requirements. Thus, as system complexity increases, CMOS will save more power.

#### Maximum Power Dissipation Limits

It is important to take into consideration the maximum power dissipation limits imposed on a device by the package when designing with high-speed CMOS. The plastic small-outline (SO) can dissipate up to 500 mW, and the ceramic DIP and plastic DIP can dissipate up to 700 mW. Although this limit will rarely be reached in typical high-speed applications, the MM54HC/MM74HC family has such large output current source and sink capabilities that driving a resistive load could possibly take a device to the 500 or 700 mW limit. This maximum power dissipation rating should be derated, starting at 65°C for the plastic packages and 100°C for the ceramic packages. The derating factor is different for each -8.83 mW/°C; the plastic DIP, -12 mW/°C; and the ceramic package. DIP, -14 mW/°C. This is illustrated in Figures 11, 12. Thus, if a device in a plastic DIP package is operating at 70°C, then the maximum power dissipation rating would be 700 mW - $(70^{\circ}\text{C} - 65^{\circ}\text{C})$  (12 mW/°C) = 640 mW. Note that the maximum ambient temperature is 85°C for plastic packages and 125°C for ceramic packages.



www.fairchildsemi.com



www.fairchildsemi.com

5

## Summary

The MM54HC/MM74HC high-speed silicon gate CMOS family has quiescent (standby) power consumption five to seven orders of magnitude lower than the equivalent LSTTL function. At high frequencies (30 MHz and above), both families consume a similar amount of power for very simple systems. However, as system complexity increases, HC-CMOS uses much less power than LSTTL. To keep power consumption low, input rise and fall times should be fast (less than 50 to 100 ns) and inputs should swing all the way to V  $_{\rm CC}$  and ground.

There is an easy-to-use equation to compute the power consumption of any HC-CMOS device in any application:  $P_{\text{TOTAL}} = (C_{L} + C_{PD}) V_{CC} 2^{f+I} c_{C} V_{CC}$ 

The maximum power dissipation rating is 500 mW per package at room temperature, and must be derated as temperature increases.

# LIFE SUPPORT POLICY

Fairchild Semiconductor

Corporation Americas Customer Response Center Tel: 1-888-522-5372

www.fairchildsemi.com

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMI-CONDUCTOR CORPORATION. As used herein:

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| က  |  |
|----|--|
| 0  |  |
| ကု |  |
| Ζ  |  |
| -  |  |

Fairchild Semiconductor Europe

Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 8 141-35-0 English Tel: +44 (0) 1 793-85-68-56 Italy Tel: +43 (0) 2 57 5631 Fairchild Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: +852 2737-7200 Fax: +852 2314-0061

National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179