# Specification for E-Paper AES200200A00-1.54ENRS Revision 1.3 | А | Orient Display | | | | | | | | | |--------|-----------------------------------------------|--|--|--|--|--|--|--|--| | ES | E-Paper | | | | | | | | | | 200200 | 00200 Resolution 200 x 200 | | | | | | | | | | A00 | Revision A00 | | | | | | | | | | 1.54 | Diagonal: 1.54", Module: 31.80×37.32×0.98 mm | | | | | | | | | | Е | EPD - Electrophoretic Display (Active Matrix) | | | | | | | | | | N | Normal, Top: 0~+50°C; Tstr: -25~+70°C | | | | | | | | | | R | Reflective Polarizer | | | | | | | | | | S | 3-/4-wire SPI Interface | | | | | | | | | | / | Controller SSD1681 Or Compa ble | | | | | | | | | | / | ZIF FPC | | | | | | | | | | / | Ultra Wide Viewing Angle | | | | | | | | | | / | Ultra Low Power Consumption | | | | | | | | | # REVISION HISTORY | Rev | Date | Item | Page | Remark | |-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------| | 1.0 | JUN.04.2020 | New Creation | ALL | | | 1.1 | NOV.23.2020 | Update DC Characteristics Add Packaging | P20<br>P31 | | | 1.2 | JUN.16.2022 | Update Mechanical Drawing of EPD module Update Input /Output Pin Assignment Update Reliability test Delete Block Diagram Update Inspection method and condition Update Packaging | P5 P6 P27 P28 P28-31 P32 | | | 1.3 | OCT.16.2023 | Update Mechanical Drawing of EPD module Update Input /Output Pin Assignment | P5<br>P6 | | # LIST | 1. Over View | (4) | |---------------------------------------------------|---------| | 2. Features | (4) | | 3. Mechanical Specifications | (4) | | 4. Mechanical Drawing of EPD module | (5) | | 5. Input /Output Pin Assignment | (6-7) | | 6.Command Table | (8-19) | | 7. Electrical Characteristics | (20-24) | | 8. Operation Flow and Code Sequence | (25) | | 9. Optical Characteristics | (26) | | 10. Handling, Safety and Environment Requirements | (26) | | 11. Reliability test | (27) | | 12. Inspection method and condition | (28-31) | | 13. Packaging | (32) | #### 1. Over View AES200200A00-1.54ENRS is a TFT active matrix electrophoretic display, with interface and a reference system design. The 1.54" active area contains 200×200 pixels, and has 1-bit black/white full display capabilities. An integrated circuit contains gate buffer, source buffer, interface, timing control logic, oscillator, DC-DC, SRAM, LUT, VCOM and border are supplied with each panel. #### 2.Features - High contrast - High reflectance - Ultra wide viewing angle - Ultra low power consumption - Pure reflective mode - Bi-stable - Commercial temperature range - Landscape, portrait mode - Antiglare hard-coated front-surface - Low current sleep mode - On chip display RAM - Serial peripheral interface available - On-chip oscillator - On-chip booster and regulator control for generating VCOM, Gate and source driving voltage - I<sup>2</sup>C Signal Master Interface to read external temperature sensor - Available in COG package IC thickness 300um #### 3. Mechanical Specifications | Parameter | Specifications | Unit | Remark | |---------------------|------------------------------------------|-------|---------| | Screen Size | 1.54 | Inch | | | Display Resolution | 200(H)×200(V) | Pixel | Dpi:188 | | Active Area | $27.0(H) \times 27.0(V)$ | mm | | | Pixel Pitch | $0.135 \times 0.135$ | mm | | | Pixel Configuration | Square | | | | Outline Dimension | $31.80(H) \times 37.32(V) \times 1.0(D)$ | mm | | | Weight | $2.18 \pm 0.5$ | g | | # 4. Mechanical Drawing of EPD module # 5. Input /Output Pin Assignment # 5-1) Pin out List | No. | Name | I/O | Description | Remark | |-----|-------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | 1 | NC | | Do not connect with other NC pins | Keep Open | | 2 | GDR | О | N-Channel MOSFET Gate Drive Control | | | 3 | RESE | I | Current Sense Input for the Control Loop | | | 4 | NC | | Do not connect with other NC pins | Keep Open | | 5 | VSH2 | С | Positive Source driving voltage | | | 6 | TSCL | 0 | This pin is I <sup>2</sup> C Interface to digital temperature sensor Clock pin. External pull up resistor is required when connecting to I <sup>2</sup> C slave. When not in use: Open | | | 7 | TSDA | I/O | This pin is I <sup>2</sup> C Interface to digital temperature sensor Data pin. External pull up resistor is required when connecting to I <sup>2</sup> C slave. When not in use: Open | | | 8 | BS1 | I | Bus Interface selection pin | Note 5-5 | | 9 | BUSY | О | Busy state output pin | Note 5-4 | | 10 | RES# | I | Reset signal input. Active Low. | Note 5-3 | | 11 | D/C# | I | Data /Command control pin | Note 5-2 | | 12 | CS# | I | Chip select input pin | Note 5-1 | | 13 | SCL | I | Serial Clock pin (SPI) | | | 14 | SDA | I | Serial Data pin (SPI) | | | 15 | VDDIO | P | Power Supply for interface logic pins It should be connected with VCI | | | 16 | VCI | P | Power Supply for the chip | | | 17 | VSS | P | Ground | | | 18 | VDD | С | Core logic power pin VDD can be regulated internally from VCI. A capacitor should be connected between VDD and VSS | | | 19 | VPP | P | Power Supply for OTP Programming. | | | 20 | VSH1 | C | Positive Source driving voltage | | | 21 | VGH | C | Positive Gate driving voltage. | | | 22 | VSL | С | Negative Source driving voltage | | | 23 | VGL | С | Negative Gate driving voltage. | | | 24 | VCOM | С | VCOM driving voltage | | |----|------|---|----------------------|--| |----|------|---|----------------------|--| - Note 5-1: This pin (CS#) is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled Low. - Note 5-2: This pin (D/C#) is Data/Command control pin connecting to the MCU. When the pin is pulled High, the data will be interpreted as data. When the pin is pulled Low, the data will be interpreted as command. - Note 5-3: This pin (RES#) is reset signal input. The Reset is active low. - Note 5-4: This pin (BUSY) is Busy state output pin. When Busy is Low, the operation of chip should not be interrupted and any commands should not be issued to the module. The driver IC will put Busy pin Low when the driver IC is working such as: - Outputting display waveform; or - Communicating with digital temperature sensor - Note 5-5: This pin (BS1) is for 3-line SPI or 4-line SPI selection. When it is "Low", 4-line SPI is selected. When it is "High", 3-line SPI (9 bits SPI) is selected. Please refer to below Table. | BS1 State | MCU Interface | |-----------|--------------------------------------------------------| | L | 4-lines serial peripheral interface(SPI) - 8 bits SPI | | Н | 3- lines serial peripheral interface(SPI) - 9 bits SPI | #### 6.Command Table | | man | - | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Command | Descripti | on | | | |-----|------|-----|----------------|----------------|----------------|-----|----------------|----------------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 01 | | 0 | 0 | 0 | 0 | 0 | 0 | | A CONTRACTOR OF THE | Gate setti | - | | | | 770 | - 33 | UT | 0 | - 50 | 100 | 373 | 200 | | 3333 | 1 | Driver Output control | | | , 200 MUX | <b>C</b> | | 0 | 1 | - 6 | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A4 | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | Ao | | | | tting as (A | | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A <sub>8</sub> | - | The second | | | Asserted P.A. | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | B <sub>2</sub> | B <sub>1</sub> | Во | | B[2]: GD<br>Selects th<br>GD=0 [P0<br>G0 is the<br>output ser<br>GD=1,<br>G1 is the<br>output ser<br>B[1]: SM<br>Change's<br>SM=0 [P0 | nning sequence is together the control of contr | uence and | nnel, gate<br>2, G3,<br>nnel, gate<br>53, G2,<br>te driver. | | 0 | 0 | 03 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Gate Driving voltage | B[0]: TB<br>TB = 0 [P<br>TB = 1, so | OR], scar<br>can from o | | to G199 | | 0 | 1 | | 0 | 0 | 0 | A4 | Аз | A <sub>2</sub> | A <sub>1</sub> | Ao | Control | A[4:0] = 0 | | | 8 | | | | | | | | | | | | | | | | 0V to 20V | M. C. CANDELLINOS CO. | | | | | | | | | | | | | | A[4:0]<br>00h | VGH<br>20 | A[4:0]<br>0Dh | VGH<br>15 | | | | | | | | | | | | | | 03h | 10 | 0Eh | 15.5 | | | | | | | | | | | | | | 03h | 10.5 | 0 10000 10000 | A COUNTY OF THE PERSON NAMED IN COUN | | | | | | | | | | | | | | 04h | 10.5 | 0Fh<br>10h | 16<br>16.5 | | | | | | | | | | | | | | 200000000000000000000000000000000000000 | | 0.000 | 17 | | | | | | | | | | | | | | 06h | 11.5 | 11h | | | | | | I | | | | | | | | | 07h | 12 | 12h | 17.5 | | | | | | | | 1 | | | | | | 08h | 12.5 | 13h | 18 | | | | | | | | | | | | | | 11 (1/16) | 12 | 14h | | | | | | | | | | | | | | | 07h | - | (2) (2) (3) (3) (3) (4) (4) (4) (4) (4) (4) (4) (4) (4) (4 | 18.5 | | | | | | | | | | | | | | 08h | 12.5 | 15h | 19 | | | | | | | | | | | | | | 08h<br>09h | 12.5<br>13 | 15h<br>16h | 19<br>19.5 | | | | | | | | | | | | | | 08h<br>09h<br>0Ah | 12.5<br>13<br>13.5 | 15h<br>16h<br>17h | 19<br>19.5<br>20 | | | | | | | | | | | | | | 08h<br>09h | 12.5<br>13 | 15h<br>16h | 19<br>19.5 | | - | man | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Comm | nand | | Description | |------|------------|-------|----------------|----------------|----------------|----------------|----------------|--------------------|----------------|----------------|-------------|---------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 232.1 | 04 | 0 | 0 | 0 | 20.20 | 0 | 18 30 | | 10.00 | STATISTICS. | 1000 C | voltage | | | | 0 | 04 | - | - | 10.00 | 0 | 0.50 | 1 | 0 | 0 | Contro | e Driving | voitage | Set Source driving voltage<br>A[7:0] = 41h [POR], VSH1 at 15V | | 0 | 1 | | <b>A</b> 7 | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | - Sonia C | | | B[7:0] = A8h [POR], VSH2 at 5V. | | 0 | 1 | | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | | | | C[7:0] = 32h [POR], VSL at -15V | | 0 | 1 | | C <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | Сз | C <sub>2</sub> | C <sub>1</sub> | Co | | | | Remark: VSH1>=VSH2 | | A[7] | /B[7] | = 1. | | | | | | Aſ | 7]/B[7 | 7] = ( | ). | | | C[7] = 0, | | | | | oltag | e se | tting | from | 2.4V | | | | | e setting | from 9V | VSL setting from -5V to -17V | | | .8V | | | | - | | | | 17V | | | • | | 5.550 to the control of the second control of the c | | A/ | B[7:0] | VSH | 1/VSH2 | A/B | [7:0] | VSH1 | /VSH2 | | A/B[7:0] | VS | H1/VSH2 | A/B[7:0] | VSH1/VSH | 2 C[7:0] VSL | | _ | 8Eh | _ | 2.4 | | Fh | | .7 | | 23h | | 9 | 3Ch | 14 | 0Ah -5 | | _ | 8Fh | - | 2.5 | | 0h | 2.00 | .8 | | 24h | - | 9.2 | 3Dh | 14.2 | 0Ch -5.5 | | | 90h<br>91h | _ | 2.6 | | 1h<br>2h | _ | .9 | 8 8 <mark></mark> | 25h<br>26h | - | 9.4 | 3Eh<br>3Fh | 14.4 | 0Eh -6 | | _ | 92h | _ | 2.8 | _ | 3h | 6 | $\overline{}$ | : 1 | 27h | | 9.8 | 40h | 14.8 | 10h -6.5 | | _ | 93h | - | 2.9 | | 4h | _ | .2 | | 28h | 1 | 10 | 41h | 15 | 12h -7 | | | 94h | Ĩ | 3 | | 5h | _ | .3 | | 29h | | 10.2 | 42h | 15.2 | 14h -7.5 | | _ | 95h | _ | 3.1 | _ | 6h | _ | .4 | | 2Ah | - | 10.4 | 43h | 15.4 | 16h -8 | | _ | 96h<br>97h | _ | 3.2 | | 7h<br>8h | _ | .6 | <u> </u> | 2Bh<br>2Ch | 17 | 10.6 | 44h<br>45h | 15.6<br>15.8 | 18h -8.5 | | _ | 9/n<br>98h | _ | 3.4 | _ | 9h | | .7 | - | 2Dh | 71 | 11 | 45h | 15.8 | 1Ah -9 | | | 99h | - | 3.5 | _ | Ah | | .8 | | 2Eh | 8 | 11.2 | 47h | 16.2 | 1Ch -9.5<br>1Eh -10 | | , | 9Ah | J 8 | 3.6 | В | Bh | _ | .9 | | 2Fh | | 11.4 | 48h | 16.4 | 20h -10.5 | | _ | 9Bh | _ | 3.7 | | Ch | _ | 7 | | 30h | $\perp$ | 11.6 | 49h | 16.6 | 20n -10.5<br>22h -11 | | _ | 9Ch | _ | 3.8 | | Dh | 7 | | | 31h | | 11.8 | 4Ah | 16.8 | 24h -11.5 | | | 9Dh<br>9Eh | 100 | 3.9 | _ | Eh<br>Fh | _ | .2 | 8 8 <mark>—</mark> | 32h<br>33h | - | 12.2 | 48h<br>Other | 17<br>NA | 26h -12 | | _ | 9Fh | J is | 4.1 | _ | Oh | _ | .4 | - | 34h | | 12.4 | Other | INA | 28h -12.5 | | | AOh | 1 | 4.2 | C | 1h | _ | .5 | | 35h | | 12.6 | | | 2Ah -13 | | | A1h | _ | 4.3 | _ | 2h | _ | .6 | | 36h | 8 | 12.8 | | | 2Ch -13.5 | | | A2h | _ | 4.4 | | 3h | _ | .7 | | 37h | - 2 | 13 | | | 2Eh -14 | | _ | A3h | _ | 4.5<br>4.6 | _ | :4h<br>:5h | _ | .8 | - | 38h | - 8 | 13.2 | | | 30h -14.5 | | _ | A4h<br>A5h | _ | 4.7 | | 6h | - | .9 | - | 39h<br>3Ah | - | 13.6 | | | 32h -15 | | | A6h | - | 4.8 | | 7h | | .1 | | 3Bh | _ | 13.8 | | | 34h -15.5 | | - | A7h | Ĩ W | 4.9 | С | 8h | 8 | .2 | - | | | | | | 36h -16 | | _ | A8h | | 5 | _ | 9h | _ | .3 | | | | | | | 38h -16.5 | | | A9h | _ | 5.1 | _ | Ah | _ | .4 | | | | | | | 3Ah -17 | | | AAh<br>ABh | _ | 5.2<br>5.3 | _ | Bh<br>Ch | _ | .6 | | | | | | | Other NA | | _ | ACh | - | 5.4 | _ | Dh | _ | .7 | | | | | | | | | | ADh | _ | 5.5 | _ | Eh | _ | .8 | | | | | | | | | , | AEh | 1 88 | 5.6 | O | ther | N | IA | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 08 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | Code Set | ting | Program Initial Code Setting | | | | | | | | | | | | | OTPF | Program | | The command required CLKEN=1. Refer to Register 0x22 for detail. BUSY pad will output high during | | | | | | | | | | | | | | | | operation. | | 0 | 0 | 09 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | Write I | Register | for Initial | Write Register for Initial Code Setting | | 0 | 1 | 77100 | A7 | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | | Setting | | Selection | | - | | | | 100000 | | | | | | 10000 | | | | A[7:0] ~ D[7:0]: Reserved | | 0 | 1 | | B <sub>7</sub> | B <sub>6</sub> | Вo | B <sub>4</sub> | B <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | - | | | Details refer to Application Notes of Init | | 0 | 1 | | C <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | Сз | C <sub>2</sub> | C <sub>1</sub> | Co | | | | Code Setting | | 0 | 1 | | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | Dз | $D_2$ | D <sub>1</sub> | Do | | | | 200 | | | | | | | | | | | | | | | | | | 0 | 0 | 0A | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | Register<br>Setting | for Initial | Read Register for Initial Code Setting | | Com | DIO | 101000 | D7 | Do | Dr | Die | Da | - | D.4 | De | 0 | D | | |-------------|------|-----------|-----|----------------|-----------------------|----------------|----------------|----------------|----------------|----------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *********** | D/C# | 100000000 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | with the control of t | | 0 | 0 | 0C | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | Booster Soft start | Booster Enable with P<br>for soft start current a | hase 1, Phase 2 and Phase od duration setting | | 0 | 1 | | 1 | A <sub>6</sub> | A5 | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Control | | | | 0 | 1 | | 1 | B <sub>6</sub> | <b>B</b> <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | Bı | Bo | | A[7:0] -> Soft start set<br>= 8Bh [POR | | | 0 | 1 | | 1 | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | C <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | Co | | B[7:0] -> Soft start set | | | 0 | 1 | | 0 | 0 | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | Do | | = 9Ch [POF | | | | 1.50 | | 678 | 157 | 375-20 | 575480 | - | 777.50 | 100 M | | | C[7:0] -> Soft start set<br>= 96h [POR | | | | | | | | | | | | | | | D[7:0] -> Duration set | | | | | | | | | | | | | | | = 0Fh [POR | | | | | | | | | | | | | | | Bit Description of | | | | | | | | | | | | | | | A[6:0] / B[6:0] / ( | Driving Strength | | | | | | | | | | | | | | Bit[6:4] | Selection | | | | | | | | | | | | | | 000 | 1(Weakest) | | | | | | | | | | | | | | 001 | 2 | | | | | | | | | | | | | | 010 | 3 | | | | | | | | | | | | | | 011 | 4 | | | | | | | | | | | | | | 100 | 5 | | | | | | | | | | | | | | 101 | 6 | | | | | | | | | | | | | | 110 | 7 | | | | | | | | | | | | | | 111 | 8(Strongest) | | | | | | | | | | | | | | T Mir | Off Time Setting of GDR | | | | | | | | | | | | | | Віцз.ој | [ Time unit ] | | | | | | | | | | | | | | 0000 | NA | | | | | | | | | | | | | | 0011 | INA | | | | | | | | | | | | | | 0100 | 2.6 | | | | | | | | | | | | | | 0101 | 3.2 | | | | | | | | | | | | | | 0110 | 3.9 | | | | | | | | | | | | | | 0111 | 4.6 | | | | | | | | | | | | | | 1000 | 5.4 | | | | | | | | | | | | | | 1001 | 6.3 | | | | | | | | | | | | | | 1010 | 7.3 | | | | | | | | | | | | | | 1011 | 8.4 | | | | | | | | | | | | | | 1100 | 9.8 | | | | | | | | | | | | | | 1101 | 11.5 | | | | | | | | | | | | | | 1110 | 13.8 | | | | | | | | | | | | | | 1111 | 16.5 | | | | | | | | | | | | | | D[3:2]; duration | setting of phase<br>setting of phase 3<br>setting of phase 2<br>setting of phase 1 | | | | | | | | | | | | | | Bit[1:0] | Duration of Phase | | | | | | | | | | | | | | | [Approximation] | | | | | | | | | | | | | | 00 | 10ms | | | | | | | | | | | | | | 01 | 20ms | | | | | | | | | | | | | | 10 | 30ms | | | | | | | 17 | Ju | | | | | | | 40ms | | 0 | 0 | 10 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 [ | eep Sleep mode | Deep Sleep mode | Control: | | 0 | 1 | 10 | 0 | 0 | 0 | 0 | 0 | - 3 | - | A <sub>0</sub> | roop Gloep Illoue | A[1:0]: Descrip | | | U | | | U | V | U | U | U | 0 | 11 | -10 | | | Mode [POR] | | | | | | | | | | | | | | | Deep Sleep Mode 1 | | | | | | | | | | | | | | A CONTRACTOR OF THE PROPERTY O | Deep Sleep Mode 2 | | | | | | | | | | | | | | After this comman enter Deep Sleep keep output high. Remark: | d initiated, the chip wi<br>Mode, BUSY pad will | | | | | | | | | | | | | | To Exit Deep Slee | p mode, User require | | | | | | | | - 1 | - 1 | | | - 1 | | to send HWRESE | MAGU 89 2000 | | D/C#<br>0 | Sec. 1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Cammana | | |-----------|----------------------------|-------------------------------------------------------|-----------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | | 00035 | 27.7 | 7.22 | - 20 | 2250 | | - | 1.72 | Command | Description | | | 14 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | HV Ready Detection | HV ready detection A[7:0] = 00h [POR] The command required CLKEN=1 and ANALOGEN=1. Refer to Register 0x22 for detail. After this command initiated, HV Ready detection starts. BUSY pad will output high during detection. The detection result can be read from the Status Bit Read (Command 0x2F). | | 1 | | 0 | A <sub>6</sub> | A <sub>5</sub> | A4 | 0 | A <sub>2</sub> | A <sub>1</sub> | Ao | | A[6:4]=n for cool down duration: 10ms x (n+1) A[2:0]=m for number of Cool Down Loop to detect. The max HV ready duration is 10ms x (n+1) x (m) HV ready detection will be trigger after each cool down time. The detection will be completed when HV is ready. For 1 shot HV ready detection, A[7:0] can be set as 00h. | | 0 | 15 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | VCI Detection | VCI Detection | | 1 | 15 | 0 | 0 | 0 | 0 | 0 | A2 | A <sub>1</sub> | Ao | VCI Detection | A[2:0] = 100 [POR] , Detect level at 2.3V A[2:0] : VCI level Detect A[2:0] : VCI level Detect A[2:0] : VCI level 011 | | 0 | 18 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Temperature Sensor | Temperature Sensor Selection | | 1 | 10 | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | Ao | Control | A[7:0] = 48h [POR], external temperatrure sensor A[7:0] = 80h Internal temperature sensor | | 0 | 1A | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | Temperature Sensor | Write to temperature register. | | 1 | | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | Aa | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | Control (Write to | A[11:0] = 7FFh [POR] | | 1 | | Аз | A <sub>2</sub> | Aı | A <sub>0</sub> | 0 | 0 | 0 | 0 | temperature register) | | | n | 1B | n | 0 | 0 | 1 | 1 | 0 | 1 | 1 | Temperature Sensor | Read from temperature register. | | 1 | 10 | 77.0 | | 1100 | 0 0 | 7.07 | - 1 | 200 | _ | Control (Read from | Toda irom temperature register. | | 1 | | A <sub>3</sub> | A <sub>2</sub> | Aı | A <sub>0</sub> | 0 | 0 | 0 | 0 | temperature register) | | | 0 | 12 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | SW RESET | It resets the commands and parameters to their S/W Reset default values except R10h-Deep Sleep Mode During operation, BUSY pad will output high. Note: RAM are unaffected by this | | | 0<br>1<br>1<br>0<br>1<br>1 | 0 15<br>1 0 1A<br>1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 0 15 0<br>1 0<br>1 A7 | 0 15 0 0 1 0 0 1 A7 A6 0 1A 0 0 1 A11 A10 1 A3 A2 0 1B 0 0 1 A11 A10 1 A3 A2 | 0 15 0 0 0 0 1 0 0 1 A <sub>11</sub> A <sub>10</sub> A <sub>9</sub> 1 A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> | 0 15 0 0 0 1 1 0 0 0 0 0 1 1 A7 A6 A5 A4 0 1A 0 0 0 1 1 A1 A10 A9 A8 1 A3 A2 A1 A0 0 1B 0 0 0 1 1 A11 A10 A9 A8 1 A3 A2 A1 A0 | 0 15 0 0 0 1 0 1 0 0 0 0 0 0 1 0 0 0 0 1 1 1 1 0 0 0 1 1 1 1 0 0 0 1 1 1 1 0 0 0 1 1 1 1 0 0 0 1 1 1 1 0 0 0 1 1 1 1 0 0 0 1 1 1 1 0 0 0 1 1 1 1 0 0 0 1 1 1 1 0 0 0 0 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 15 0 0 0 1 0 1 1 0 0 0 0 0 0 0 A2 0 18 0 0 0 0 1 1 0 1 A7 A6 A5 A4 A3 A2 0 1A 0 0 0 1 1 0 1 A3 A2 A1 A0 0 0 1 A3 A2 A1 A0 0 0 1 A3 A2 A1 A0 0 0 1 A3 A2 A1 A0 0 0 | 0 15 0 0 0 1 0 1 0 1 0 0 0 0 0 0 0 A2 A1 0 18 0 0 0 1 1 0 0 A2 A1 0 18 0 0 0 1 1 0 0 0 0 0 1 0 0 0 0 1 0 0 0 1 0 0 1 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 <t< td=""><td>0 15 0 0 0 1 0 1 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</td><td>0 15 0 0 0 1 0 1 0 1 VCI Detection 1 0 0 0 0 0 0 0 A2 A1 A0 0 18 0 0 0 1 1 0 0 0 Temperature Sensor 1 A7 A6 A5 A4 A3 A2 A1 A0 Control 0 1A 0 0 0 1 1 0 1 0 Temperature Sensor 1 A11 A10 A3 A6 A7 A6 A5 A4 1 A3 A2 A1 A0 0 0 0 0 1 Temperature Sensor Control Temperature Sensor Control (Write to temperature register)</td></t<> | 0 15 0 0 0 1 0 1 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 15 0 0 0 1 0 1 0 1 VCI Detection 1 0 0 0 0 0 0 0 A2 A1 A0 0 18 0 0 0 1 1 0 0 0 Temperature Sensor 1 A7 A6 A5 A4 A3 A2 A1 A0 Control 0 1A 0 0 0 1 1 0 1 0 Temperature Sensor 1 A11 A10 A3 A6 A7 A6 A5 A4 1 A3 A2 A1 A0 0 0 0 0 1 Temperature Sensor Control Temperature Sensor Control (Write to temperature register) | | | man<br>D/C# | - | | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | |---|-------------|----|-----------------------|---------------------|---------------------|---------------------|---------------------|----------------|---------------------|----------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 1C | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | Temperature Sensor | Write Command to External temperature | | 0 | 1 | 10 | A <sub>7</sub> | Α <sub>δ</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | Ao | Control (Write Command | sensor. | | 0 | 1 | 8 | B <sub>7</sub> | Be | B <sub>5</sub> | B <sub>4</sub> | B <sub>3</sub> | B <sub>2</sub> | Bı | Bo | to External temperature sensor) | A[7:0] = 00h [POR],<br>B[7:0] = 00h [POR]. | | 0 | 1 | 3 | <b>C</b> <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub> | C4 | Сз | Cz | C <sub>1</sub> | Co | - Serisory | C[7:0] = 00h [POR], | | | | | | | | | | | | | | A[7:6] A[7:6] Select no of byte to be sent 00 Address + pointer 01 Address + pointer + 1st parameter 10 Address + pointer + 1st parameter + 2nd pointer 11 Address A[5:0] - Pointer Setting B[7:0] - 1st parameter C[7:0] - 2nd parameter The command required CLKEN=1. Refer to Register 0x22 for detail. After this command initiated, Write Command to external temperature senso starts. BUSY pad will output high during operation. | | 0 | 0 | 20 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Master Activation | Activate Display Update Sequence | | | | | | | | | | | | | | The Display Update Sequence Option is located at R22h. | | | | | | | | | | | | | | BUSY pad will output high during operation. User should not interrupt this operation to avoid corruption of panel images. | | | | | | | | | | | | | | | | 0 | 1 | 21 | 0<br>A <sub>7</sub> | 0<br>A <sub>6</sub> | 1<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 0<br>A <sub>3</sub> | 0<br>A₂ | 0<br>A <sub>1</sub> | A <sub>0</sub> | Display Update Control 1 | RAM content option for Display Update<br>A[7:0] = 00h [POR]<br>B[7:0] = 00h [POR] | | | | | 7 | | | | | | | | | A[7:4] Red RAM option 0000 Normal 0100 Bypass RAM content as 0 1000 Inverse RAM content A[3:0] BW RAM option 0000 0000 Normal 0100 Bypass RAM content as 0 1000 Inverse RAM content | | 0 | 0 | 11 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | Data Entry mode setting | Define data entry sequence | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | A2 | Aı | Ao | | A[2:0] = 011 [POR] A [1:0] = ID[1:0] Address automatic increment / decrement setting The setting of incrementing or decrementing of the address counter can be made independently in each upper an lower bit of the address. 00 —Y decrement, X decrement, 01 —Y decrement, X increment, 10 —Y increment, X increment, 11 —Y increment, X increment [POR] A[2] = AM Set the direction in which the address counter is updated automatically after darare written to the RAM. AM= 0, the address counter is updated in the X direction. [POR] AM = 1, the address counter is updated in | | | man | | | | | | | | | | , | <u></u> | | |------|------|-----|---------------------|---------------------|---------|---------------------|----------------------------|----------------------------|---------------------|---------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------| | R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | | | 0 | 0 | 22 | 0<br>A <sub>7</sub> | 0<br>A <sub>6</sub> | 1<br>Aa | 0<br>A <sub>4</sub> | 0<br><b>A</b> <sub>3</sub> | 0<br><b>A</b> <sub>2</sub> | 1<br>A <sub>1</sub> | 0<br>A <sub>0</sub> | Display Update<br>Control 2 | Display Update Sequence Opti<br>Enable the stage for Master Ad<br>A[7:0]= FFh (POR) | | | | | | | | | | | | | | | Operating sequence | Parameter<br>(in Hex) | | | | | | | | | | | | | | Enable clock signal | 80 | | | | | | | | | | | | | | Disable clock signal | 01 | | | | | | | | | | | | | | Enable clock signal → Enable Analog | CO | | | | | | | | | | | | | | Disable Analog → Disable clock signal | 03 | | | | | | | | | | | | | | Enable clock signal → Load LUT with DISPLAY Mode 1 → Disable clock signal | 91 | | | | | | | | | | | | | | Enable clock signal → Load LUT with DISPLAY Mode 2 → Disable clock signal | 99 | | | | | | | | | | | | | | Enable clock signal → Load temperature value → Load LUT with DISPLAY Mode 1 → Disable clock signal | B1 | | | | | | | | | | | | | | Enable clock signal → Load temperature value → Load LUT with DISPLAY Mode 2 → Disable clock signal | B9 | | | | | | | | | | | | | | Enable clock signal → Enable Analog → Display with DISPLAY Mode 1 → Disable Analog → Disable OSC | C7 | | | | | | | | | | | | | | Enable clock signal → Enable Analog → Display with DISPLAY Mode 2 → Disable Analog → Disable OSC | CF | | | | | | | | | | | | | | Enable clock signal → Enable Analog → Load temperature value → DISPLAY with DISPLAY Mode 1 → Disable Analog → Disable OSC | F7 | | | | | | | | | | | F 0 | | | Enable clock signal Enable Analog Load temperature value DISPLAY with DISPLAY Mode 2 Disable Analog Disable OSC | FF | | 0 | 0 | 24 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | Write RAM (Black White)<br>/ RAM 0x24 | After this command, data entrice written into the BW RAM until a command is written. Address padvance accordingly | another | | | | | | | | | | | | | | For Write pixel: Content of Write RAM(BW) = For Black pixel: Content of Write RAM(BW) = | | | | helicate (annual annual | d Ta | | | HORSEL | 150eean | 1 | 1100000 | - Disease | 1,000 | Teorem and the second | | |-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|--------|---------|----------------|----------------|----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | /W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | | 0 | 0 | 26 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | Write RAM (RED)<br>/ RAM 0x26 | After this command, data entries will be written into the RED RAM until another command is written. Address pointers will advance accordingly. | | | 1 2 | | 3 2 | | į. | | | | 9 | | | For Red pixel: Content of Write RAM(RED) = 1 For non-Red pixel [Black or White]: Content of Write RAM(RED) = 0 | | 0 | 0 | 27 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | Read RAM | After this command, data read on the MCU bus will fetch data from RAM. According to parameter of Register 41h to select reading RAM0x24/ RAM0x26, until another command is written. Address pointers will advance accordingly. | | | | | | | | | | | | | 000 | The 1st byte of data read is dummy data. | | 0 | 0 | 28 | 0 | 0 | *** | 0 | 1 | 0 | 0 | 0 | VCOM Sense | Enter VCOM sensing conditions and hold for duration defined in 29h before reading VCOM value. The sensed VCOM voltage is stored in register The command required CLKEN=1 and ANALOGEN=1 Refer to Register 0x22 for detail. | | | | | | | | | | | | | | BUSY pad will output high during operation. | | 0 | 0 | 29 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | VCOM Sense Duration | Stabling time between entering VCOM | | 0 | 1 | 29 | 0 | 1 | 0 | 0 | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | Ao | VCOM Sense Duration | sensing mode and reading acquired. | | | | | | | | | 1023 | = | 100 | | | A[3:0] = 9h, duration = 10s.<br>VCOM sense duration = (A[3:0]+1) sec | | 0 | 0 | 2A | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | Program VCOM OTP | Program VCOM register into OTP | | | | | | | | | | | | | | The command required CLKEN=1.<br>Refer to Register 0x22 for detail. | | | | | | | | | | | | | | BUSY pad will output high during operation. | | 0 | 0 | 2B | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 1 | Write Register for VCOM | This command is used to reduce glitch | | 86 | 1 | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Control | when ACVCOM toggle. Two data bytes | | 0 | | | 12.5 | 17.057.5 | (3.50) | 1857 | (1)(70) | 1000 | 177.6 | 100770 | A. Company of the Com | D04h and D63h should be set for this | | | man | - | | De | DE | D4 | Da | Da | D4 | DO | Command | December | | | | |---------------------------|---------------------|-----------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------|-------------------------|------------------------------------|-------------------------| | Ser Bright | D/C# | (FIRST SERVICE) | HEROSEN . | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Descript | Maria Paris | and a second | | | 0 | 1 | 2C | 0<br>A <sub>7</sub> | 0<br>A <sub>6</sub> | 1<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 1<br>A <sub>3</sub> | 1<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | 0<br>A <sub>0</sub> | Write VCOM register | | OM regist | | ICU interface | | | | | | | | | | | | | | A[7:0] | VCOM | A[7:0] | VCOM | | | | | | | | | | | | | | 08h | -0.2 | 44h | -1.7 | | | | | | | | | | | | | | 0Ch | -0.3 | 48h | -1.8 | | | | | | | | | | | | | | 10h | -0.4 | 4Ch | -1.9 | | | | | | | | | | | | | | 14h | -0.5 | 50h | -2 | | | | | | | | | | | | | | 18h | -0.6 | 54h | -2.1 | | | | | | | | | | | | | | 1Ch | -0.7 | 58h | -2.2 | | | | | | | | | | | | | | 20h | -0.8 | 5Ch | -2.3 | | | | | | | | | | | | | | 24h | -0.9 | 60h | -2.4 | | | | | | | | | | | | | | 28h | -1 | 64h | -2.5 | | | | | | | | | | | | | | 2Ch | -1.1 | 68h | -2.6 | | | | | | | | | | | | | | 30h | -1.2 | 6Ch | -2.7 | | | | | | | | | | | | | | 34h | -1.3 | 70h | -2.8 | | | | | | | | | | | | | | 38h | -1.4 | 74h | -2.9 | | | | | | | | | | | | | | 3Ch | -1.5 | 78h | -3 | | | | | | | | | | | | | | 40h | -1.6 | Other | NA | | 1 1 1 1 1 1 1 1 1 1 1 1 1 | 1 1 1 1 1 1 1 1 1 1 | | A7<br>B7<br>C7<br>D7<br>E7<br>F7<br>G7<br>H7<br>J7 | A <sub>6</sub> B <sub>6</sub> C <sub>6</sub> D <sub>6</sub> E <sub>6</sub> F <sub>6</sub> G <sub>6</sub> H <sub>6</sub> I <sub>5</sub> J <sub>6</sub> | A <sub>5</sub> B <sub>5</sub> C <sub>5</sub> D <sub>5</sub> E <sub>5</sub> F <sub>5</sub> G <sub>5</sub> H <sub>5</sub> I <sub>5</sub> S <sub>6</sub> | A <sub>4</sub> B <sub>4</sub> C <sub>4</sub> D <sub>4</sub> E <sub>4</sub> F <sub>4</sub> G <sub>4</sub> H <sub>4</sub> I <sub>4</sub> J <sub>4</sub> | A <sub>3</sub> B <sub>3</sub> C <sub>3</sub> D <sub>3</sub> E <sub>3</sub> F <sub>3</sub> G <sub>3</sub> H <sub>3</sub> I <sub>3</sub> I <sub>3</sub> | A <sub>2</sub> B <sub>2</sub> C <sub>2</sub> D <sub>2</sub> E <sub>2</sub> F <sub>2</sub> G <sub>2</sub> H <sub>2</sub> I <sub>2</sub> L <sub>2</sub> K <sub>2</sub> | A <sub>1</sub> B <sub>1</sub> C <sub>1</sub> D <sub>1</sub> E <sub>1</sub> F <sub>1</sub> G <sub>1</sub> H <sub>1</sub> I <sub>1</sub> J <sub>1</sub> K <sub>1</sub> | A <sub>0</sub> B <sub>0</sub> C <sub>0</sub> D <sub>0</sub> E <sub>0</sub> F <sub>0</sub> G <sub>0</sub> H <sub>0</sub> I <sub>0</sub> K <sub>0</sub> | Display Option | (Comm<br>B[7:0]:<br>(Comm<br>C[7:0]~<br>(Comm<br>[5 bytes<br>H[7:0]~ | K[7:0]: Wa<br>and 0x37, | Byte A) gister splay Mod Byte B to | le<br>Byte F)<br>ersion | | 0 | 0 | 2E | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | User ID Read | | | | d in OTP: | | 1 | 1 | | <b>A</b> 7 | A <sub>6</sub> | A <sub>5</sub> | A4 | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | Ao | | | | rID (R38, | Byte A and | | 1 | 1 | | B <sub>7</sub> | Be | B <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | B₁ | Во | | Byte J) | [10 bytes] | | | | 1 | 1 | | C <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | C <sub>3</sub> | C <sub>2</sub> | Cı | Co | 5 | | | | | | 1 | 1 | | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | Do | | | | | | | 1 | 1 | | E <sub>7</sub> | Ee | E <sub>5</sub> | E <sub>4</sub> | E <sub>3</sub> | E <sub>2</sub> | E <sub>1</sub> | Εo | 3 | | | | | | 1 | 1 | 0 1 | F <sub>7</sub> | F <sub>6</sub> | F <sub>5</sub> | F <sub>4</sub> | F <sub>3</sub> | F <sub>2</sub> | F1 | Fo | | | | | | | 1 | 1 | | G <sub>7</sub> | G <sub>6</sub> | G <sub>5</sub> | G <sub>4</sub> | G <sub>3</sub> | G <sub>2</sub> | G <sub>1</sub> | Go | | | | | | | 1 | 1 | | H <sub>7</sub> | He | H <sub>5</sub> | H <sub>4</sub> | Нз | H <sub>2</sub> | H <sub>1</sub> | Ho | | | | | | | 107 | | | ongove - | 16 | 15 | 14 | l <sub>3</sub> | l <sub>2</sub> | l <sub>1</sub> | lo | | | | | | | 1 | 1 | | 17 | 8 | 2 | | | | | | | | | | | | | man<br>D/C# | | | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | |-----------|-------------|----|-----------------|----------------|----------------------------------|----------------|----------------|-----------------|----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 2F | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | Status Bit Read | Read IC status Bit [POR 0x01] | | 1 | 1 | 25 | 0 | 0 | A <sub>5</sub> | A4 | 0 | 0 | Aı | Ao | Status Bit Read | A[5]: HV Ready Detection flag [POR=0] 0: Ready 1: Not Ready A[4]: VCI Detection flag [POR=0] 0: Normal 1: VCI lower than the Detect level A[3]: [POR=0] A[2]: Busy flag [POR=0] 0: Normal 1: BUSY A[1:0]: Chip ID [POR=01] Remark: A[5] and A[4] status are not valid after RESET, they need to be initiated by command 0x14 and command 0x15 respectively. | | 0 | 0 | 30 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | Program WS OTP | Program OTP of Waveform Setting The contents should be written into RAM before sending this command. | | | | | | | | | | | | | | The command required CLKEN=1. Refer to Register 0x22 for detail. BUSY pad will output high during operation. | | 0 | 0 | 31 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | Load WS OTP | Load OTP of Waveform Setting | | U | U | 31 | U | 0 | | 1 | | 0 | U | 3.46 | Load WS OTP | The command required CLKEN=1. Refer to Register 0x22 for detail. BUSY pad will output high during operation. | | _ | | | | | | | | | | | De Colonia | | | 0 | 0 | 32 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | Write LUT register | Write LUT register from MCU interface [153 bytes], which contains the content of | | 0 | 1 | | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub><br>B <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | T. | VS[nX-LUTm], TP[nX], RP[n], SR[nXY], | | 0 | 1 | | : | : | D5 | | :<br>: | | : | <b>D</b> 0 | is a | and FR[n] Refer to Session 6.7 WAVEFORM | | 0 | 1 | | | ** | 114 | * | 2002 | | ** | 000<br>000 | | SETTING | | 0 | 0 | 34 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | CRC calculation | CRC calculation command For details, please refer to SSD1681 application note. BUSY pad will output high during operation. | | Section 1 | i i | | | 1 1820 | o<br>F | | 10000 | | (NGA) | iganit. | Tarana and an analysis | To a construction of | | 0 | 0 | 35 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | CRC Status Read | CRC Status Read A[15:0] is the CRC read out value | | 1 | 1 | | A <sub>15</sub> | 155 | A <sub>13</sub> | | - | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub> | 10 | A[ 15.0] is the CRC read out value | | 1 | 1 | | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | Ao | | | | manufacture in | D/C# | d Ta | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | |----------------|------|-----------|-----------------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 02900 | | MARKET IN | 200 | | 17965 | 2.92 | 2.1 | F-40 | 1000 | 12.0 | | I SOUTH COME OF THE PROPERTY O | | 0 | 0 | 36 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | Program OTP selection | Program OTP Selection according to the OTP Selection Control [R37h and R38h] | | | | | | | | | | | | | | The command required CLKEN=1. Refer to Register 0x22 for detail. | | | S 33 | | | c | , | | | | ge: | | | BUSY pad will output high during operation. | | 0 | 0 | 37 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | Write Register for Display | Write Register for Display Option | | 0 | 1 | | A <sub>7</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Option | A[7] Spare VCOM OTP selection | | 0 | 1 | | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | Вı | B <sub>0</sub> | | 0: Default [POR]<br>1: Spare | | 0 | 1 | | C <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | C <sub>3</sub> | C2 | C <sub>1</sub> | Co | | 1. Spare | | 0 | 1 | | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | Dз | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | | B[7:0] Display Mode for WS[7:0] | | 0 | 1 | | E <sub>7</sub> | E <sub>6</sub> | E <sub>5</sub> | E <sub>4</sub> | Ез | E <sub>2</sub> | E <sub>1</sub> | E <sub>0</sub> | | C[7:0] Display Mode for WS[15:8] | | 0 | 1 | | 0 | F <sub>6</sub> | 0 | 0 | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | Fo | - | D[7:0] Display Mode for WS[23:16]<br>E[7:0] Display Mode for WS[31:24] | | 0 | 1 | | G <sub>7</sub> | G <sub>6</sub> | G <sub>5</sub> | G <sub>4</sub> | Gз | G <sub>2</sub> | G <sub>1</sub> | G₀ | | F[3:0 Display Mode for WS[35:32] | | 0 | 1 | | H <sub>7</sub> | H <sub>6</sub> | H <sub>5</sub> | H <sub>4</sub> | Нз | H <sub>2</sub> | H <sub>1</sub> | Ho | | 0: Display Mode 1 | | 0 | 1 | | 17 | I <sub>6</sub> | 15 | 14 | l <sub>3</sub> | l <sub>2</sub> | I <sub>1</sub> | lo | | 1: Display Mode 2 | | 0 | 1 | | J <sub>7</sub> | J <sub>6</sub> | J <sub>5</sub> | <b>J</b> <sub>4</sub> | J <sub>3</sub> | J <sub>2</sub> | J <sub>1</sub> | Jo | - | F[6]: PingPong for Display Mode 2 | | | 72 | | | RO | 5317.4 | 256.0 | 776-3 | 8.8 | SSA | 10000 | | 0: RAM Ping-Pong disable [POR] | | | | | | | | | | | | | | 1: RAM Ping-Pong enable | | | | | | | | | | | | | | G[7:0]~J[7:0] module ID /waveform version. | | | | | | | | | | | | | | Remarks: | | | | | | | | | | | | | | 1) A[7:0]~J[7:0] can be stored in OTP 2) RAM Ping-Pong function is not suppor for Display Mode 1 | | | | | | | _ | | | | | | | Tot Biopidy Wodo 1 | | 0 | 0 | 38 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | Write Register for User ID | Write Register for User ID | | 0 | 1 | | A <sub>7</sub> | A <sub>6</sub> | Ao | <b>A</b> <sub>4</sub> | Аз | Az | A <sub>1</sub> | A <sub>0</sub> | The street of the second stree | A[7:0]]~J[7:0]: UserID [10 bytes] | | 0 | 1 | | В7 | <b>B</b> <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | | Remarks: A[7:0]~J[7:0] can be stored in | | 0 | 1 | | C <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | Сз | C <sub>2</sub> | C <sub>1</sub> | Co | | OTP | | 0 | 1 | ì | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | Dз | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | | | | 0 | 1 | | E <sub>7</sub> | E <sub>6</sub> | E <sub>5</sub> | E <sub>4</sub> | Ез | E <sub>2</sub> | E <sub>1</sub> | Εo | | | | 0 | 1 | | F <sub>7</sub> | F <sub>6</sub> | F <sub>5</sub> | F <sub>4</sub> | Fз | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | | | | 0 | 1 | | G <sub>7</sub> | G <sub>6</sub> | G <sub>5</sub> | G <sub>4</sub> | G₃ | G <sub>2</sub> | G <sub>1</sub> | Go | | | | 0 | 1 | | H <sub>7</sub> | Нв | H <sub>5</sub> | H <sub>4</sub> | Нз | H <sub>2</sub> | H <sub>1</sub> | Ho | | | | 0 | 1 | | 17 | l <sub>6</sub> | 15 | 14 | I <sub>3</sub> | 12 | h | lo | | | | 0 | 1 | | <b>J</b> <sub>7</sub> | <b>J</b> <sub>6</sub> | <b>J</b> 5 | J <sub>4</sub> | J <sub>3</sub> | J <sub>2</sub> | J <sub>1</sub> | <b>J</b> <sub>0</sub> | 1 | | | 0 | 0 | 39 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | OTP program mode | OTP program mode | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | A <sub>1</sub> | Ao | | A[1:0] = 00: Normal Mode [POR]<br>A[1:0] = 11: Internal generated OTP<br>programming voltage | | | | | | | | | | | | | | Remark: User is required to EXACTLY follow the reference code sequences | | | man | | | D6 | D5 | D4 | D3 | D2 | D1 | DO | Command | Description | | |------------------|----------|----|-------------------------------|------------------------------------|------------------------------------------------|------------------------------------------------|---------------------------------|---------------------------------|--------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | _ | | | | | | | | | | _ | | Description | | | 0 | 1 | 3C | 0<br>A <sub>7</sub> | 0<br>A <sub>6</sub> | 1<br>A <sub>5</sub> | 1<br>A <sub>4</sub> | 0 | 1<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | O<br>Ao | Border Waveform Control | A[7:0] = C0 | h [POR], set VBD as HIZ. | | | | | | | | | | | | | | | ect VBD option | | | | | | | | | | | | | | A[7:6] | Select VBD as | | | | | | | | | | | | | | 00 | GS Transition, | | | | | | | | | | | | | | | Defined in A[2] and | | | | | | | | | | | | | | | A[1:0] | | | | | | | | | | | | | | 01 | Fix Level, | | | | | | | | | | | | | | | Defined in A[5:4] | | | | | | | | | | | | | | 10 | VCOM | | | | | | | | | | | | | | 11[POR] | HiZ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | evel Setting for VBD | | | | | | | | | | | | | | A[5:4] | VBD level | | | | | | | | | | | | | | 00 | VSS | | | | | | | | | | | | | | 01 | VSH1 | | | | | | | | | | | | | | 10 | VSL | | | | | | | | | | | | | | 11 | VSH2 | | | | | | | | | | | | | | Area oo T | | | | | | | | | | | | | | | | ansition control | | | | | | | | | | | | | | | GS Transition control | | | | | | | | | | | | | | | Follow LUT | | | | | | | | | | | | | | | (Output VCOM @ RED) | | | | | | | | | | | | | | 1 | Follow LUT | | | | | | | | | | | | | | A [4.0] 00 | T | | | | | | | | | | | | | | | Transition setting for VBD | | | | | | | | | | | | | | A[1:0] | VBD Transition | | | | | | | | | | | | | | 00 | LUT0 | | | | | | | | | | | | | | 01 | LUT1 | | | | | | | | | | | | | | 10 | LUT2 | | | <u> </u> | ļ | | | L | | | | | | I, | 11 | LUT3 | | 0 | 0 | 3F | 0 | 0 | | 1 | 1 | 1 | 4 | 1 | End Ontion (EODT) | Ontion for I | LIT and | | | 177 | SF | 07700 | - 55 | 1 | - 25 | 111 | 25 | 1 | - 13 | End Option (EOPT) | Option for L<br>A[7:0]= 02h | | | 0 | 1 | | A <sub>7</sub> | A <sub>6</sub> | A5 | A <sub>4</sub> | Аз | $A_2$ | A <sub>1</sub> | Ao | | | mal. | | | | | | | | | | | | | | | irce output level keep | | | | | | | | | | | | | | | vious output before power off | | | | | | | | | | | | | | pio | vious surpar pereiro perreiron | | 0 | 0 | 41 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | Read RAM Option | Read RAM | Option | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Ao | | A[0] = 0 [PO | | | • | - 62 | | 150 | Š | * | - 3 | - | | | , | | | AM corresponding to RAM0x2 | | | | | | | | | | | | | | 1 : Read RA | AM corresponding to RAM0x2 | | | | | | 6 | | | ē | 3 P | | | | 5 | | | | | | | | 022 | 0 | 0 | 1 | 0 | 0 | Set RAM X - address | Specify the | start/end positions of the | | 0 | 0 | 44 | 0 | 1 | 0 | | _ | | A <sub>1</sub> | Ao | Start / End position | window add | lress in the X direction by an | | 250 | 0.00 | 44 | 215955 | 1 | 72235 | 700 | Aa | A | | | | addrage uni | | | 0 | 1 | 44 | 0 | 0 | A <sub>5</sub> | <b>A</b> <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | 1000 | 170,000.0 | | address uni | t for RAM | | | 0.00 | 44 | 215955 | 107 | 72235 | 700 | A <sub>3</sub> | A <sub>2</sub> | B <sub>1</sub> | Bo | | 111 | t for RAM | | 0 | 1 | 44 | 0 | 0 | A <sub>5</sub> | <b>A</b> <sub>4</sub> | 123 200 | | 1000 | 170,000.0 | | A[5:0]: XSA | it for RAM<br>[5:0], XStart, POR = 00h | | 0 | 1 | 44 | 0 | 0 | A <sub>5</sub> | <b>A</b> <sub>4</sub> | 123 200 | | 1000 | 170,000.0 | | A[5:0]: XSA | t for RAM | | 0 | 1 | 44 | 0 | 0 | A <sub>5</sub> | <b>A</b> <sub>4</sub> | 123 200 | | 1000 | 170,000.0 | Set Ram Y- address | A[5:0]: XSA<br>B[5:0]: XEA | it for RAM<br>[5:0], XStart, POR = 00h<br>[5:0], XEnd, POR = 15h | | 0 | 1 1 | | 0 0 | 0 0 | A <sub>5</sub> B <sub>5</sub> | A <sub>4</sub> B <sub>4</sub> | B <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | Set Ram Y- address<br>Start / End position | A[5:0]: XSA<br>B[5:0]: XEA<br>Specify the<br>window add | it for RAM [5:0], XStart, POR = 00h [5:0], XEnd, POR = 15h start/end positions of the dress in the Y direction by an | | 0 | 0 1 | | 0<br>0<br>0<br>A <sub>7</sub> | 0<br>0<br>1<br>A <sub>6</sub> | A <sub>5</sub> B <sub>5</sub> 0 A <sub>5</sub> | A <sub>4</sub> B <sub>4</sub> O A <sub>4</sub> | B <sub>3</sub> 0 A <sub>3</sub> | B <sub>2</sub> 1 A <sub>2</sub> | 0<br>A <sub>1</sub> | 1 A <sub>0</sub> | STATE OF THE PROPERTY P | A[5:0]: XSA<br>B[5:0]: XEA<br>Specify the | it for RAM [5:0], XStart, POR = 00h [5:0], XEnd, POR = 15h start/end positions of the dress in the Y direction by an | | 0<br>0<br>0<br>0 | 0 1 1 | | 0<br>0<br>A <sub>7</sub><br>0 | 0<br>0<br>1<br>A <sub>6</sub><br>0 | 0<br>A <sub>5</sub><br>0 | 0<br>A <sub>4</sub><br>0 | 0<br>A <sub>3</sub> | 1<br>A <sub>2</sub><br>0 | 0<br>A <sub>1</sub><br>0 | 1 A <sub>0</sub> A <sub>8</sub> | STATE OF THE PROPERTY P | A[5:0]: XSA<br>B[5:0]: XEA<br>Specify the<br>window add<br>address uni | it for RAM [5:0], XStart, POR = 00h [5:0], XEnd, POR = 15h start/end positions of the dress in the Y direction by an it for RAM | | 0 0 0 | 0 1 | | 0<br>0<br>0<br>A <sub>7</sub> | 0<br>0<br>1<br>A <sub>6</sub> | A <sub>5</sub> B <sub>5</sub> 0 A <sub>5</sub> | A <sub>4</sub> B <sub>4</sub> O A <sub>4</sub> | B <sub>3</sub> 0 A <sub>3</sub> | B <sub>2</sub> 1 A <sub>2</sub> | 0<br>A <sub>1</sub> | 1 A <sub>0</sub> | STATE OF THE PROPERTY P | A[5:0]: XSA<br>B[5:0]: XEA<br>Specify the<br>window add<br>address uni<br>A[8:0]: YSA | it for RAM [5:0], XStart, POR = 00h [5:0], XEnd, POR = 15h start/end positions of the dress in the Y direction by an | | A. D. Colonial P. | Section 15 of | d Ta | Contract Contract | De | D5 | D4 | D2 | D2 | D1 | DO | Command | Descripti | | | | |-------------------|---------------|------------|---------------------|---------------------|---------------------|---------------------|-----------------------|---------------------|---------------------|---------------------|-------------------------------------------|----------------------------------------------------|---------------------------|----------------------------|--------------------------------------------| | | The same | 10000000 | 10.550 | D6 | 12000 | D4 | D3 | [HA999] | | D0 | Command Auto Write PED DAM for | Description Auto Write RED RAM for Regular Patt | | ular Datter | | | 0 | 1 | 46 | 0<br>A <sub>7</sub> | 1<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 0 | 1<br>A <sub>2</sub> | 1<br>A <sub>1</sub> | O<br>Ao | Auto Write RED RAM for Regular Pattern | | A[7:0] = 00h [POR] | | | | | | | | | | | | | | | | A[7]: The<br>A[6:4]: Ste<br>Step of all<br>to Gate | ep Height, | POR= 00 | R = 0<br>00<br>on acc <mark>ordi</mark> ng | | | | | | | | | | | | | | A[6:4] | Height | A[6:4] | Height | | | | | | | | | | | | | | 000 | 8 | 100 | 128 | | | | | | | | | | | | | | 001 | 16 | 101 | 200 | | | | | | | | | | | | | | 010 | 32 | 110 | 200 | | | | | | | | | | | | | | 011 | 64 | 111 | 200 | | | | | | | | | | | | | | A[2:0]: Sto<br>Step of all<br>to Source | | | 0<br>on according | | | | | | | | | | | | | | A[2:0] | Width | A[2:0] | Width | | | | | | | | | | | | | | 000 | 8 | 100 | 128 | | | | | | | | | | | | | | 001 | 16 | 101 | 200 | | | | | | | | | | | | | | 010 | 32 | 110 | 200 | | | | | | | | | | | | | | 010 | 64 | 111 | 200 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | BUSY par<br>operation | | ut high du | ring | | 0 | 0 | 47 | 0<br>A <sub>7</sub> | 1<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 0 | 1<br>A <sub>2</sub> | 1<br>A <sub>1</sub> | 1<br>A <sub>0</sub> | Auto Write B/W RAM for<br>Regular Pattern | Auto Write<br>A[7:0] = 0 | | M for Reg | ula <mark>r Pattern</mark> | | | | | | | | | | | | | | A[6:4]: Ste | | POR= 00 | | | | | | | | | | | | | | | A[6:4] | Height | A[6:4] | Height | | | | | | | | | | | | | | 000 | 8 | 100 | 128 | | | | | | | | | | | | | | 001 | 16 | 101 | 200 | | | | | | | | | | | | | | 010 | 32 | 110 | 200 | | | | | | | | | | | | | | 011 | 64 | 111 | 200 | | | | | | | | | | | | | | to Source | ter RAM ir | X-directi | on accordin | | | | | | | | | | | | | | A[2:0] | Width | A[2:0] | Width | | | | | | | | | | | | | | 000 | 8 | 100 | 128 | | | | | | | | | | | | | | 001 | 16 | 101 | 200 | | | | | | | | | | | | | | 010 | 32 | 110 | 200 | | | | | | | | | | | | | | 011 | 64 | 111 | 200 | | | | | | | | | | | | | | During op<br>high. | eration, B | USY pad | will output | | 0 | 0 | 4E | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 0 | Set RAM X address | Make initi | | | | | 0 | 1 | | 0 | 0 | A <sub>5</sub> | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | counter | address in<br>A[5:0]: 00 | | ess count | er (AC) | | | | | | | | | | | | | | | | | | | 0 | 0 | 4F | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | Set RAM Y address | Make initi | | | | | 0 | 1 | | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | counter | A[8:0]: 00 | the addr | | er (AC) | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A <sub>8</sub> | | ~[0.0]. 00 | on [FOR]. | 60 | | | 0 | 0 | <u>7</u> F | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | NOP | does not module. | have any d<br>it can be u | effect on t<br>used to ter | | | | | | | | | | | | | | | Comman | | | | # 7. Electrical Characteristics 7-1) Absolute maximum rating | Parameter | Symbol | Rating | Unit | |--------------------------|--------|------------------|------| | Logic supply voltage | VCI | -0.5 to +6.0 | V | | Logic Input voltage | VIN | -0.5 to VCI +0.5 | V | | Logic Output voltage | VOUT | -0.5 to VCI +0.5 | V | | Operating Temp range | TOPR | 0 to +50 | ° C | | Storage Temp range | TSTG | -25 to+70 | ° C | | Optimal Storage Temp | TSTGo | 23±2 | ° C | | Optimal Storage Humidity | HSTGo | 55±10 | %RH | #### 7-2) Panel DC Characteristics The following specifications apply for: VSS=0V, VCI=3.0V, TOPR =23°C | Parameter | Symbol | Conditions | Applica<br>ble pin | Min. | Typ. | Max | Units | |---------------------------|-----------------------|------------------------------------------------------|--------------------|-----------------------|-------|-----------------------|-------| | Single ground | $V_{SS}$ | - | | - | 0 | - | V | | Logic supply voltage | $V_{\mathrm{CI}}$ | - | VCI | 2.2 | 3.0 | 3.7 | V | | Core logic voltage | $V_{ m DD}$ | | VDD | 1.7 | 1.8 | 1.9 | V | | High level input voltage | $V_{\mathrm{IH}}$ | - | - | $0.8~\mathrm{V_{CI}}$ | - | - | V | | Low level input voltage | $V_{\rm IL}$ | - | - | - | - | $0.2~\mathrm{V_{CI}}$ | V | | High level output voltage | $V_{\mathrm{OH}}$ | IOH = -100uA | - | 0.9 VCI | - | - | V | | Low level output voltage | $ m V_{OL}$ | IOL = 100uA | - | - | - | $0.1~\mathrm{V_{CI}}$ | V | | Typical power | $P_{TYP}$ | $V_{CI} = 3.0 V$ | - | - | 4.5 | - | mW | | Deep sleep mode | P <sub>STPY</sub> | $V_{CI} = 3.0 V$ | - | - | 0.003 | - | mW | | Typical operating current | Iopr_V <sub>CI</sub> | $V_{CI} = 3.0 V$ | - | - | 1.5 | - | mA | | Image update time | - | 25 °C | - | - | 3 | - | sec | | Sleep mode current | Islp_V <sub>CI</sub> | DC/DC off No clock No input load Ram data retain | - | - | 20 | | uA | | Deep sleep mode current | Idslp_V <sub>CI</sub> | DC/DC off No clock No input load Ram data not retain | - | - | 1 | 5 | uA | - The Typical power consumption is measured with following pattern transition: from horizontal 2 gray scale pattern to vertical 2 gray scale pattern.(Note 7-1) - The standby power is the consumed power when the panel controller is in standby mode. - The listed electrical/optical characteristics are only guaranteed under the controller & waveform provided by ODNA. - Vcom is recommended to be set in the range of assigned value $\pm\,0.1V$ . Note 7-1 The Typical power consumption 7-3) Panel AC Characteristics 7-3-1) MCU Interface #### 7-3-1-1) MCU Interface selection The module can support 3-wire/4-wire serial peripheral. MCU interface is pin selectable by BS1 shown in Table 7-1. | | Pin Name | | | | | | | | | | |-------------------------------------------------------|----------|------|-----|------|-----|-----|--|--|--|--| | MCU Interface | BS1 | RES# | CS# | D/C# | SCL | SDA | | | | | | 4-wire serial peripheral interface (SPI) | L | RES# | CS# | DC# | SCL | SDA | | | | | | 3-wire serial peripheral interface (SPI) – 9 bits SPI | Н | RES# | CS# | L | SCL | SDA | | | | | Table 7-1: Interface pins assignment under different MCU interface Note (1) L is connected to $V_{SS}$ and H is connected to $V_{DDIO}$ #### 7-3-1-2) MCU Serial Interface (4-wire SPI) The 4-wire SPI consists of serial clock SCL, serial data SDA, D/C# and CS#. The control pins status in 4-wire SPI in writing command/data is shown in Table 6-2 and the write procedure 4-wire SPI is shown in Table 7-2 | Function | SCL pin | SDA pin | D/C# pin | CS# pin | |---------------|----------|-------------|----------|---------| | Write command | <b>↑</b> | Command bit | L | L | | Write data | <u> </u> | Data bit | Н | L | Table 7-2: Control pins status of 4-wire SPI #### Note: - (1) L is connected to VSS and H is connected to VDDIO - (2) ↑ stands for rising edge of signal - (3) SDA (Write Mode) is shifted into an 8-bit shift register on every rising edge of SCL in the order of D7, D6, ... D0. The level of D/C# should be kept over the whole byte. The data byte in the shift register is written to the Graphic Display Data RAM (RAM)/Data Byte register or command Byte register according to D/C# pin. Figure 7-1: Write procedure in 4-wire SPI mode In the read operation (Command 0x1B, 0x27, 0x2D, 0x2E, 0x2F, 0x35). After CS# is pulled low, the first byte sent is command byte, D/C# is pulled low. After command byte sent, the following byte(s) read are data byte(s), so D/C# bit is then pulled high. An 8-bit data will be shifted out on every clock falling edge. The serial data SDA bit shifting sequence is D7, D6, to D0 bit. Figure 6-2 shows the read procedure in 4-wire SPI. Figure 7-2: Read procedure in 4-wire SPI mode #### 7-3-1-3) MCU Serial Peripheral Interface (3-wire SPI) The 3-wire SPI consists of serial clock SCL, serial data SDA and CS#. The operation is similar to 4-wire SPI while D/C# pin is not used and it must be tied to LOW. The control pins status in 3-wire SPI is shown in Table 7-3. In the write operation, a 9-bit data will be shifted into the shift register on every clock rising edge. The bit shifting sequence is D/C# bit, D7 bit, D6 bit to D0 bit. The first bit is D/C# bit which determines the following byte is command or data. When D/C# bit is 0, the following byte is command. When D/C# bit is 1, the following byte is data. Table 6-3 shows the write procedure in 3-wire SPI | Function | SCL pin | SDA pin | D/C# pin | CS# pin | |---------------|---------|-------------|----------|---------| | Write command | 1 | Command bit | Tie LOW | L | | Write data | 1 | Data bit | Tie LOW | L | Table 7-3: Control pins status of 3-wire SPI Note: - (1) L is connected to VSS and H is connected to VDDIO - (2) ↑ stands for rising edge of signal Figure 7-3: Write procedure in 3-wire SPI In the read operation (Register 0x1B, 0x27, 0x2D, 0x2E, 0x2F, 0x35). SDA data are transferred in the unit of 9 bits. After CS# pull low, the first byte is command byte, the D/C# bit is as 0 and following with the register byte. After command byte send, the following byte(s) are data byte(s), with D/C# bit is 1. After D/C# bit sending from MCU, an 8-bit data will be shifted out on every clock falling edge. The serial data SDA bit shifting sequence is D7, D6, to D0 bit. Figure 7-4 shows the read procedure in 3-wire SPI. Figure 7-4: Read procedure in 3-wire SPI mode #### 7-3-2)Serial Peripheral Interface #### Write mode | Symbol | Parameter | Min | Тур | Max | Unit | |----------|------------------------------------------------------------------------------|-----|---------------|------|------| | fscL | SCL frequency (Write Mode) | 170 | 857-8 | 20 | MHz | | tessu | Time CS# has to be low before the first rising edge of SCLK | 60 | - | | ns | | tcshld | Time CS# has to remain low after the last falling edge of SCLK | 65 | - | 9-1 | ns | | tcsnigh | Time CS# has to remain high between two transfers | 100 | - | 300 | ns | | tsclhigh | Part of the clock period where SCL has to remain high | 25 | - | , 19 | ns | | tscllow | Part of the clock period where SCL has to remain low | 25 | - 1 | - 64 | ns | | tsisu | Time SI (SDA Write Mode) has to be stable before the next rising edge of SCL | 10 | - | 12 | ns | | tsihld | Time SI (SDA Write Mode) has to remain stable after the rising edge of SCL | 40 | 10 <u>2</u> : | 4.1 | ns | #### Read mode | Symbol | Parameter | Min | Тур | Max | Unit | |----------|--------------------------------------------------------------------------|----------------|-----|-------|------| | fscL | SCL frequency (Read Mode) | 1 1 <u>2</u> 9 | 2 | 2.5 | MHz | | tossu | Time CS# has to be low before the first rising edge of SCLK | 100 | 22 | 120 | ns | | tcshld | Time CS# has to remain low after the last falling edge of SCLK | 50 | _ D | - | ns | | tсsнівн | Time CS# has to remain high between two transfers | 250 | - 5 | | ns | | tscluigh | Part of the clock period where SCL has to remain high | 180 | | 170 | ns | | tscllow | Part of the clock period where SCL has to remain low | 180 | 5 | 152 | ns | | tsosu | Time SO(SDA Read Mode) will be stable before the next rising edge of SCL | - | 50 | 15-51 | ns | | tsohld | Time SO (SDA Read Mode) will remain stable after the falling edge of SCL | - | 0 | 1-1 | ns | Note: All timings are based on 20% to 80% of VDDIO-VSS Table 7-4: Serial Peripheral Interface Timing Characteristics Figure 7-5: SPI timing diagram ## 7-4) Reference Circuit | Part Name | Value | Requirements/Reference Part | |-----------|------------------|--------------------------------------------------------------------------------------------------------------------------------| | C0-C1 | 1uF | X5R/X7R; Voltage Rating: 6V or 25V | | C2-C7 | 1uF | 0402/0603/0805; X5R/X7R; Voltage Rating : 25V | | C8 | 1uF | 0402/0603/0805; X5R/X7R; Voltage Rating : 25V | | R1 | 2.2 ohm | 0402/0603/0805; 1% variation, ≥ 0.05W | | D1-D3 | Diode | MBR0530 1) Reverse DC voltage ≥ 30V 2) lo ≥ 500mA 3) Forward voltage ≤ 430mV | | Q1 | NMOS | Si1304BDL/NX3008NBK 1) Drain-Source breakdown voltage ≥ 30V 2) Vgs(th) = 0.9V (Typ), 1.3V (Max) 3) Rds on ≤ 2.1Ω @ Vgs = 2.5V | | L1 | 47uH | CDRH2D18 / LDNP-470NC<br>lo= 500mA (Max) | | U1 | 0.5mm ZIF socket | 24pins, 0.5mm pitch | #### Remarks: - 1) The recommended component value and reference part in Table is subject to change depending on panel loading. - 2) Customer is required to review if the selected component value and part is suitable for their application. # 8. Operation Flow and Code Sequence 8-1) General operation flow to drive display panel # 9. Optical Specifications #### 9-1) Specifications Measurements are made with that the illumination is under an angle of 45 degree, the detection is perpendicular unless otherwise specified | Symbol | Parameter | Conditions | Min | Typ. | Max | Units | Notes | |----------|--------------------|------------|-----|------------------------|-----|-------|-------| | R | White Reflectivity | White | 30 | 35 | ı | % | 9-1 | | CR | Contrast Ratio | Indoor | 8:1 | | - | | 9-2 | | GN | 2Grey Level | - | | DS+(WS-DS)*n(m-1) | | | 9-3 | | T update | Image update time | at 25 °C | | 3 | - | sec | | | Life | | Topr | | 1000000times or 5years | | | | Notes: 9-1. Luminance meter: Eye-One Pro Spectrophotometer. 9-2. CR=Surface Reflectance with all white pixel/Surface Reflectance with all black pixels. 9-3 WS: White state, DS: Dark state ## 10. Handling, Safety and Environment Requirements ## Warning The display glass may break when it is dropped or bumped on a hard surface. Handle with care. Should the display break, do not touch the electrophoretic material. In case of contact with electrophoretic material, wash with water and soap. #### Caution The display module should not be exposed to harmful gases, such as acid and alkali gases, which corrode electronic components. Disassembling the display module. Disassembling the display module can cause permanent damage and invalidates the warranty agreements. Observe general precautions that are common to handling delicate electronic components. The glass can break and front surfaces can easily be damaged. Moreover the display is sensitive to static electricity and other rough environmental conditions. | Data sheet status | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|--| | Product specification | This data sheet contains final product specifications. | | | | | | Limiting values | | | | | Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. | | | | | | Application information | | | | | | Where application information is given | ven, it is advisory and does not form part of the specification. | | | | ## 11.Reliability test | NO | Test items | Test condition | |----|----------------------------|-------------------------------------------| | 1 | Low-Temperature<br>Storage | T = -25°C, 240 h<br>Test in white pattern | | 2 | High-Temperature<br>Storage | T=60° C, RH=35%, 240h<br>Test in white pattern | |---|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | High-Temperature Operation | T=40°C, RH=35%, 240h | | 4 | Low-Temperature Operation | T=0°C, 240h | | 5 | High-Temperature,<br>High-Humidity Operation | T=40°C, RH=80%, 240h | | 6 | High Temperature,<br>High Humidity Storage | T=50° C, RH=90%, 240h<br>Test in white pattern | | 7 | Temperature Cycle | 1 cycle:[-25° C 30min]→[+60° C 30 min]: 50 cycles<br>Test in white pattern | | 8 | UV exposure Resistance | 765W/m² for 168hrs,40 °C<br>Test in white pattern | | 9 | ESD Gun | Air+/-15KV;Contact+/-8KV (Test finished product shell, not display only) Air+/-8KV;Contact+/-6KV (Naked EPD display, no including IC and FPC area) Air+/-4KV;Contact+/-2KV (Naked EPD display, including IC and FPC area) | Note: Put in normal temperature for 1hour after test finished, display performance is ok. # 12. Inspection method and condition ## 12. 1 Inspection condition | Item | Condition | |-------------------|--------------------------| | Illuminance | 800~1500 lux | | Temperature | 22°C ±3°C | | Humidity | 55±10 %RH | | Distance | ≥30cm | | Angle | Vertical fore and aft 45 | | Inspection method | By eyes | #### 12. 2 Zone definition A Zone: Active area B Zone: Border zone C Zone: From B zone edge to panel edge ## 12. 3 General inspection standards for products ## 12.3.1 Appearance inspection standard | Inspection item | | Fi | gure | A zone inspection standard | B/C<br>zone | Inspection method | MAJ/<br>MIN | |-----------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------------------------|------------------------------------|--------------------------------|-------------| | Spot<br>defects | Spot defects<br>such as dot,<br>foreign<br>matter, air<br>bubble, and<br>dent etc. | Diameter D=(L+W)/2 (L-length, W-width) Measuring method shown in the figure below D=(L+W)/2 | The distance between the two spots should not be less than 10mm | $\begin{array}{llllllllllllllllllllllllllllllllllll$ | Foreign<br>matter<br>D≤1mm<br>Pass | Check<br>by eyes<br>Film gauge | MIN | | Insp | ection item | F | igure | A zone inspection standard | B/C<br>zone | Inspection method | MA<br>J/<br>MI<br>N | |-----------------|-----------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------------------|---------------------| | Line<br>defects | Line defects such<br>as scratch,<br>hair etc. | L-Length, W-Width, (W/L)<1/4 Judged by line, (W/L)≥1/4 Judged by dot | The distance between<br>the two lines should not<br>be less than 5mm | 7.5"-13.3"Module (Not include 7.5"): L>10mm,N=0 W>0.8mm, N=0 5mm≤L≤10mm, 0.5mm≤W≤0.8mm N≤2 L≤5mm, W≤0.5mm Ignore 4.2"-7.5"Module (Not include 4.2"): L>8mm,N=0 W>0.2mm, N=0 2mm≤L≤8mm, 0.1mm≤W≤0.2mm N≤4 L≤2mm, W≤0.1mm Ignore Module below 4.2": L>5mm,N=0 W>0.2mm, N=0 2mm≤L≤5mm, 0.1mm≤W≤0.2mm N≤4 L≤2mm, W≤0.1mm Ignore | Ignore | Check<br>by eyes<br>Film<br>gauge | MIN | | Inspect | ion item | Figure | Inspection standard | Inspection method | MA<br>J/<br>MIN | |-------------------------------------------|------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------------| | Panel<br>chipping<br>and crack<br>defects | ping | X the length, Y the width, Z the chipping height, T the thickness of the panel | Chipping at the edge: Module over 7.5" (Include 7.5"): $X \le 6mm, Y \le 1mm$ $Z \le T$ $N = 3$ Allowed Module below 7.5" (Not include 7.5"): $X \le 3mm, Y \le 1mm$ $Z \le T$ $N = 3$ Allowed Chipping on the corner: IC side $X \le 2mm$ $Y \le 2mm$ , Non-IC side $X \le 1mm$ $Y \le 1mm$ . Allowed Note: Chipping should not damage the edge wiring. If it does not affect the display, allowed | Check by<br>eyes.<br>Film gauge | MIN | | | Crack | 玻璃製紋 | Crack at any zone of glass, Not allowed | Check by<br>eyes.<br>Film gauge | MIN | | | Burr edge | † _ N, | No exceed the positive and negative deviation of the outline dimensions $X+Y \le 0.2mm$ Allowed | Calliper | MIN | | | Curl<br>of panel | H Curl height | Curl height H≤Total panel length 1% Allowed | Check by eyes | MIN | | Inspec | tion item | Figure | Inspection standard | Inspecti<br>on<br>method | MAJ<br>/<br>MIN | |---------------|------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------| | PS<br>defect | Water<br>proof<br>film | | Waterproof film damage, wrinkled, open edge, not allowed Exceeding the edge of module(according to the lamination drawing) Not allowed Edge warped exceeds height of technical file, not allowed | Check by eyes | MIN | | RTV<br>defect | Adhesive<br>effect | | Adhesive height exceeds the display surface, not allowed 1. Overflow, exceeds the panel side edge, affecting the size, not allowed 2. No adhesive at panel edge≤1mm, mo exposure of wiring, allowed 3. No adhesive at edge and corner1*1mm, no exposure of wiring, allowed | Check by eyes | MIN | | | Adhesive re-fill | | Protection adhesive, coverage width within W≤1.5mm, no break of adhesive, allowed Dispensing is uniform, without obvious concave and breaking, bubbling and swell, not higher than the upper surface of the PS, and the diameter of the adhesive re-filling is not more than 8mm, allowed | Check by eyes | MIN | | EC<br>defect | Adhesive<br>bubble | 防水胶涂布区 封边胶边缘 PS边线 Border外缘(PPL边缘) | <ol> <li>Effective edge sealing area of hot melt products ≥1/2 edge sealing area;</li> <li>Bubble a+b≥1/2 effective width, N≤3, spacing≥5mm, allowed No exposure of wiring, allowed </li> </ol> | Check by eyes | MIN | | Inspection item | | Figure Inspection standard | | Inspection method | MAJ/<br>MIN | |----------------------------------|--------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------| | EC defect | Adhesive effect | | 1.Overflow, exceeds the panel side edge, affecting the size, not allowed 2.No adhesive at panel edge≤1mm, mo exposure of wiring, allowed 3.No adhesive at edge and corner 1*1mm, no exposure of wiring, allowed 4. Adhesive height exceeds the display surface, not allowed | Visual, caliper | MIN | | Silver dot<br>adhesive<br>defect | Silver dot<br>adhesive | | 1. Single silver dot dispensing amount ≥1mm, allowed 2. One of the double silver dot dispensing amount is ≥1mm and the other has adhesive (no reference to 1mm) Allowed | Visual | MIN | | | | | Silver dot dispensing residue on the panel ≤0.2mm, allowed | Film gauge | MIN | | FPC defect | FPC<br>wiring | | FPC, TCP damage / gold finger peroxidation, adhesive residue, not allowed | Visual | MIJ | | | FPC<br>golden<br>finger | | The height of burr edge of TCP punching surface ≥ 0.4mm, not allowed | Caliper | MIN | | | FPC<br>damage/cr<br>ease | | Damage and breaking, not allowed Crease does not affect the electrical performance display, allowed | Check by eyes | MIN | | Inspection item | | Figure | Inspection standard | Inspection method | MAJ/<br>MIN | |------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------|-------------| | Protective film defect | Protective film | Scratch and crease on the surface but no affect to protection function, allowed | | Check by eyes | MIN | | | | Adhesive at edge L≤5mm, W≤0.5mm, N=2, no entering into viewing area | | Check by eyes | MIN | | Stain defect | Stain | If stain can be normally wiped clean by > 99% alcohol, allowed | | Visual | MIN | | Pull tab<br>defect | Pull tab | The position and direction meet the document requirements, and ensure that the protective film can be pulled off. | | Check by eyes/<br>Manual pulling | MIN | | Shading tape defect | Shading tape | Tilt≤10°, flat without warping, completely covering the IC. | | Check by eyes/<br>Film gauge | MIN | | Stiffener | Stiffener | Flat without warping, Exceeding the left and right edges of the FPC is not allowed. Left and right can be less than 0.5mm from FPC edge | | Check by eyes | MIN | | Label | Label/<br>Spraying<br>code | The content meets the requirements of the work sheet. The attaching position meets the requirements of the technical documents. | | Check by eyes | MIN | 13. Packaging TBA