# 7-51-07-01 LC<sup>2</sup>MOS 20-Bit Data Acquisition System AD79024 **FEATURES** 20-Bit Sigma-Delta ADC Dynamic Range of 105 dB (150 Hz Input) ±0.0015% Integral Nonlinearity (150 Hz Input) On-Chip Low-Pass Digital Filter Cut-Off Programmable from 300 Hz to 18.75 Hz Linear Phase Response Five Line Serial I/O Easy Interface to DSPs and Microcomputers Software Control of Filter Cut-Off ±5 V Supply Low Power Operation: 50 mW **APPLICATIONS** **Biomedical Data Acquisition Systems** **ECG Machines** EEG Machines **Process Control Systems** **High Accuracy Measurement Systems** #### **GENERAL DESCRIPTION** The AD79024 is a Signal Processing Block for Data Acquisition Systems. It is particularly suitable for biomedical applications like ECG and EEG machines. The device is capable of processing 4 channels with bandwidths of up to 300 Hz. Resolution in 20 bits, and the usable dynamic range varies from 115 dB with an input bandwidth of 18.75 Hz to 90 dB with an input bandwidth of 300 Hz. The required system low-pass filtering is inherent in the sigma delta technique. This eliminates front-end filtering. Three address pins program the device address. This allows a data acquisition system with up to 32 channels to be set up in a simple fashion. The output word from the device contains 32 bits of data. One bit is determined by the state of the D0 input and may be used with an external Pacemaker Detect Circuit to indicate that the output word is invalid because of the presence of a pacemaker pulse. There are 20 bits of data. Two bits contain the channel address, and 3 bits are the device address. Thus, each channel in a 32-channel system would have a discrete 5-bit address. The device also has a CASCOUT pin and a CASCIN pin which allow simple networking of multiple devices. The on-chip Control Register is programmed using the SCLK, SDATA and TFS pins. Three bits of the Control Register set the Digital Filter Cut-Off Frequency for the device. Selectable frequencies are 300 Hz, 150 Hz, 75 Hz, 37.5 Hz and 18.75 Hz. A further 2 bits appear as outputs D1 and D2 and can be used for controlling calibration at the front end. The device is available in a 44-pin plastic QFP (Quad Flat Pack) package. #### FUNCTIONAL BLOCK DIAGRAM The AD79024 is fabricated in Analog Devices' Linear Compatible CMOS process (LC2MOS), an advanced, all ion-implanted process that combines fast CMOS logic and linear, bipolar circuits on a single chip, thus achieving excellent linear performance while still retaining low CMOS power levels. #### PIN CONFIGURATION Plastic QFP NOTE: PIN 16-AGND IS THE PRIMARY AGND TO THE PART. SECONDARY AGND PINS ARE USED TO ISOLATE THE ANALOG INPUT PINS. NC PINS MAY BE CONNECTED TO EITHER DIGITAL SUPPLY OR LEFT UNCONNECTED. This information applies to a product under development, its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. 7 | Parameter | Limit @ T <sub>MIN</sub> , T <sub>MAX</sub> | Units | Test Conditions/Comments | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | STATIC PERFORMANCE<br>Resolution<br>Integral Linearity Error | 20<br>0.0015 | Bits<br>% FSR typ | Guaranteed No Missed Codes to 20 Bits <sup>3</sup> | | Gain Error Gain Match Between Channels Offset Error Offset Match Between Channels Noise | 0.003<br>1<br>0.05<br>1<br>0.5<br>See Table I | % FSR max<br>% FSR max<br>% FSR max<br>% FSR max<br>% FSR max | T-51-07-01 | | DYNAMIC PERFORMANCE Sampling Rate Output Update Rate Filter Cut-Off Frequency Settling Time | 300<br>500<br>See Table I<br>See Table I | kHz<br>Hz | | | Usable Dynamic Range <sup>4</sup> Total Harmonic Distortion Intermodulation Distortion | See Table I<br>-96<br>-48<br>100<br>52 | dB typ dB typ dB typ dB typ dB typ | $A_{IN} = \pm 10 \text{ mV pk-pk}$ $A_{IN} = \pm 10 \text{ mV pk-pk}$ | | Absolute Group Delay <sup>3</sup><br>Differential Group Delay <sup>3</sup> | 10<br>10 | ms max | | | ANALOG INPUT Input Range Input Capacitance Input Bias Current | ±2.5<br>10<br>1 | Volle<br>pF typ<br>nA typ | | | LOGIC INPUTS V <sub>INH</sub> , Input High Voltage V <sub>INL</sub> , Input Low Voltage I <sub>INH</sub> , Input Current C <sub>IN</sub> , Input Capacitance | 10 P C | V max | | | LOGIC OUTPUTS Voh, Output High Voltage Vol., Output Low Voltage | 2.4<br>0.4 | V min<br>V max | $ I_{OUT} \le 40 \mu A$ $ I_{OUT} \le 1.6 mA$ | | POWER SUPPLIES Reference Input AVDD DVDD AVSS IDD ISS Power Supply Rejection <sup>5</sup> NOTES | 2.4/3.1<br>4.75/5.25<br>4.75/5.25<br>-4.75/-5.25<br>5<br>5<br>-70 | V min/V max<br>V min/V max<br>V min/V max<br>V min/V max<br>mA max<br>mA max<br>dB typ | | Table I. Usable Dynamic Range, RMS Noise and Filter Settling Time vs. Filter Bandwidth | Programmed<br>Bandwidth (Hz) | Usable Dynamic Range<br>(dB) | RMS Noise<br>(µV) | Filter Settling Time to ±0.0007% FS (ms) | |------------------------------|------------------------------|-------------------|------------------------------------------| | 300 | 90 | 56 | 5 | | 150 | 108 | 7 | 10 | | 75 | 115 | 3 | 20 | | 37.5 | 115 | 3 | 40 | | 18.75 | 115 | 3 | 80 | NOTE Usable Dynamic Range is defined as the ratio of the rms full-scale reading (sine wave input) to the rms noise of the converter. This information applies to a product under development. Its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. NOTES Operating Temperature Range -40°C to +85°C. The A<sub>IN</sub> pins present a very high impedance dynamic load which varies with clock frequency. Guaranteed by design and characterization. Vasable Dynamic Range is guaranteed by measuring noise and relating this to the Full-Scale Input Range. The A<sub>IN</sub> pins present a very high impedance dynamic load which varies with clock frequency. Specifications subject to change without notice. T-51-07-01 AD79024 # Timing Characteristics $^{1}$ , $^{2}$ $^{(AV_{DD} = DV_{DD} = +5 \text{ V} \pm 5\%; \text{ AV}_{SS} = -5 \text{ V} \pm 5\%; \text{ AGND} = DEND = 0 \text{ V}; f_{CLKIN} = 4 \text{ MHz}; input Levels: Logic 0 = 0 V, Logic 1 = DV_{DD}; unless otherwise stated.)$ | Parameter | Limit @ T <sub>MIN</sub> , T <sub>MAX</sub> | Units | Conditions/Comments | |--------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | f <sub>CLKIN</sub> <sup>3, 4</sup> | 400 | kHz min | Master Clock Frequency: Internal Gate Oscillator | | | 4 | MHz max | The same of sa | | | 400 | kHz min | Master Clock Frequency: Externally Supplied | | | 4 | MHz max | - The state of | | t <sub>R</sub> <sup>5</sup><br>t <sub>F</sub> <sup>5</sup> | 50 | ns max | Digital Output Rise Time; Typically 20 ns | | t <sub>p</sub> ' | 50 | ns max | Digital Output Fall Time; Typically 20 ns | | Control Register Timing | | | | | t <sub>1</sub> | 250 | ns min | SCLK Period | | t <sub>2</sub> | 77 | ns min | SCLK Width | | t <sub>3</sub> | 30 | ns min | TFS Setup Time | | t <sub>4</sub> | 20 | ns min | SDATA Setup Time | | t <sub>5</sub> | 10 | ns min | SDAITA Hold Time | | t <sub>6</sub> | 20 | ns min | TFS Hold Time | | Master Mode Timing | | 150 | | | | 200 | ns min | CASCIN Pulse Width | | t <sub>7</sub><br>t <sub>8</sub> 6 | 25 | nsmax | CASCIN High to SCLK Valid Delay | | t <sub>9</sub> | 500 | A THE STATE OF | SCAK Period | | t <sub>10</sub> | 150 8 1 | Munim 🖘 | SCLK Width | | t <sub>11</sub> | 25 , 03 | ns max | SCLK High to RFS High Delay | | t <sub>12</sub> | 0 5 5 | na min | RFS Hold After SCLK High | | t <sub>13</sub> <sup>7</sup> | 100 | ng mare | SCLK High to SDATA Valid | | t <sub>13</sub> '<br>t <sub>14</sub> 8 | 250 | ns max | SCLK Falling Edge to Hi-Z Delay | | t <sub>15</sub> | 25,50 | ns max | SCLK Hi-Z to CASCOUT High Delay | | t <sub>16</sub> | 500 | ns inn | CASCOUT Pulse Width | | Slave Mode Timing | | F 1 1 2 2 2 | | | t <sub>7</sub> | 200 | ns min | CASCIN Pulse Width | | t <sub>16</sub> | 500 | ns min | CASCOUT Pulse Width | | t <sub>17</sub> | 100 | ns min | CASCIN High to SCLK High Setup Time | | t <sub>18</sub> | 250 | ns min | SCLK Period | | t <sub>19</sub> | 77 | ns min | SCLK Width | | t <sub>20</sub> | 50 | ns min | RFS to SCLK High Setup Time | | t <sub>21</sub> | 10 | ns min | RFS Hold Time After SCLK Low | | t <sub>22</sub> <sup>7</sup><br>t <sub>23</sub> <sup>8</sup> | 100 | ns max | SCLK High to SDATA Valid | | | 250 | ns max | SCLK Falling Edge to Hi-Z Delay. | | t <sub>24</sub> | 50 | ns max | SCLK Low to CASCOUT High Delay | This information applies to a product under development. Its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. NOTES Sample tested at +25°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V. SCLKIN Duty Cycle range is 20% to 80%. 'The AD79024 is production tested with f<sub>CLKIN</sub> at 4 MHz. It is guaranteed by characterization to operate at 400 kHz. Specified using 10% and 90% points on waveform of interest. off DRDY is high when a rising edge occurs on CASCIN, the rising edge will not be recognized until DRDY goes low to indicate that the output register can oe reac. 71, and 122 are measured with the load circuit of Figure 1 and defined as the time required for an output to cross 0.8 V or 2.4 V. 81,4 and 123 are derived from the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then extrapolated back to remove the effects of charging or discharging the 100 pF capacitor. This means that the time quoted in the Timing Characteristics is the true bus relinquish time of the part and as such is independent of external bus loading capacitances. ### AD79024 Figure 1. Load Circuit for Access Time and Bus Relinquish Time Figure 2. Control Register Timing Diagram Figure 3. Master Mode Timing Diagram Figure 4. Slave Mode Timing Diagram This information applies to a product under development, its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. T-51-07-01 AD79024 | ABSOLUTE MAXIMUM RATINGS* AV <sub>DD</sub> to AGND | Operating Temperature Range Commercial Plastic (B Version) -40°C to +85°C Storage Temperature Range -65°C to +150°C Lead Temperature (Soldering, 10 secs) +300°C Power Dissipation (Any Package) to +75°C 500 mW Derates above +75°C by 10 mW/°C *Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the | |-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Digital Outputs to DGND $-0.3 \text{ V}$ to $V_{DD} + 0.3 \text{ V}$ Digital Outputs to DGND $-0.3 \text{ V}$ to $V_{DD} + 0.3 \text{ V}$ | operation of the device at these or any other conditions above those listed in the<br>operational sections of this specification is not implied. Exposure to absolute<br>maximum rating conditions for extended periods may affect device reliability, | #### CAUTION . ESD (electrostatic discharge) sensitive device. The digital control inputs are diode protected; however, permanent damage may occur on unconnected devices subject to high energy electrostatic fields. Unused devices must be stored in conductive foam or shunts. The protective foam should be discharged to the destination socket before devices are inserted. #### PIN DESCRIPTION | Pin | Description | |------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $\overline{\text{AV}_{\text{DD}}}$ | Analog Positive Supply, +5 V nominal. | | $DV_{DD}$ | Digital Positive Supply, +5 V nomina | | $AV_{ss}$ | Analog Negative Supply, 55 V nominal. | | RESET | A high pulse on this pin synchronizes the sampling point on the four input channels. It can be used in a multi-<br>channel system to ensure simultaneous sampling. | | A0-A2 | The three address pins, A0, A1 and A2 give the device a unique address. This information is contained in the output data stream from the device. | | CLKIN | Clock Input for External Clock. | | CLKOUT | Clock Output which is used to generate an internal master clock by connecting a crystal between CLKOUT and CLKIN. If an external clock is used, then CLKOUT is not connected. | | MODE | This digital input determines the device interface mode. If it is hardwired low then the Master Mode interface is enabled; whereas if it is high, the Slave Mode interface is enabled. | | CASCIN | Positive-edge triggered digital input which is used to enable the output data stream. This input is used to cascade several devices in a multichannel system. | | CASCOUT | CASCIN of the next device in a multi-channel system to ensure proper control of the data transfer | | RFS | Receive Frame Synchronization signal for the serial output data stream. This can be an input or output depending on the interface mode. | | SDATA | Serial Data Input/Output pin. | | SCLK | Serial Clock Input/Output. The SCLK pin is configured as an input or output, depending on the state of the Mode pin. | | DRDY | Data Ready Output. DRDY is low when valid data is available in the output register. It goes high for four clock cycles when a new word is being loaded into the output register, to indicate that valid data is not available. | | TFS | ransmit Frame Sync input for programming the on-chip Control Register. | | D0 | Digital Data Input. This is contained in the digital data stream sent from the device. | | D1, D2 | Digital Outputs. These two digital outputs can be programmed from the on-chip Control Register. They can be used to switch in calibration signals at the front end. | | $V_{REF}$ | Reference Input, nominally 2.5 V. | | AGND | Analog Ground. Ground reference for analog circuitry. | | DGND | Digital Ground, Ground return for digital circuitry. | | $A_{IN}1-A_{IN}4$ | Analog Input pins. The analog input range is $\pm 2.5$ V. | This information applies to a product under development. Its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. 7 ### AD79024 T-51-07-01 #### DESCRIPTION OF OPERATION #### Voltage Reference Full scale analog input corresponds to reference voltage input. The reference input presents exactly the same dynamic load as the analog input, but in the case of the reference input, source resistance and long settling time introduce gain errors rather than offset errors. Most precision references however have sufficiently low output impedance and wide enough bandwidth to settle to the required accuracy in the time allowed by the AD79024. The reference should be chosen to have minimal noise in the programmed passband. Recommended references are the AD580, AD680 or the ADREF-43 from Analog Devices. These low noise references have a typical noise spectral density of $40 \text{ nV}/\sqrt{\text{Hz}}$ at 300 Hz. #### Clock Generation The device operates from a master clock which must be provided either from a crystal source or an external clock source. If a crystal is used, it must be connected across the CLKIN and CLKOUT pins. An external clock can be used by driving the CLKIN input directly with a CMOS compatible clock. In this case, CLKOUT is left unconnected. The nominal clock frequency for the device is 4.096 MHz. #### Control Register Description The 16-bit control register is programmed in two 8-bit bytes. Three control lines are used: TFS, SCLK and SDATA SCLK can be an input or an output depending on the state of the MODE pin. When this is low, SCLK is an output (Master Mode); and when it is high, SCLK is an input (Slave Mode). When TFS goes low, data on the SDATA line is clocked into the control register on each succeeding falling edge of SCLK. When 8 bits have been clocked in, the transfer automatically stops. Only when another negative going edge is detected on TFS will new information be written into the control register. The control register programming model is shown in Table II. Bits DB8 and DB0 allow the control register to identify whether the MS Byte or the LS Byte has been programmed. Only when DB8 is a 1 and DB0 is a 0 will the register recognize that a complete valid word has been programmed. Control Register bit, A3, acts as an extra address bit which must always be set to 1 to enable programming of the AD79024. If it is set to 0 then the programmed word is ignored. This allows the user to bypass the AD79024 control register and use the serial stream from the DSP or microcomputer to program other serial peripheral devices. When a valid word has been received, the device interrogates the mode bit, M0. If this is 0, then the digital filter cut-off frequencies are programmed to the appropriate value if the device address pins correspond to the A2, A1, A0 bits in the control register. If the device address pins do not correspond to the A2, A1, A0 bits, then the EC2, EC1, FC0 bits are ignored. If M0 is 1, then the digital filter cut-off frequencies are programmed to the FC2, FC1, FC0 value irrespective of the address bits. In a multichannel system this allows the user to either program all AD 79024s to have the same cut-off frequency or else to give each device a separate cut-off frequency. Control Register bits FC2, FC1, FC0 program the digital filter cut-off frequency (see Table IV). Control Register bits D2, D1 control the digital output Pins D2 and D1. These are programmed in the same way as FC2, FC1, FC0 Table II. Control Register Programming Model **E**) | 2015 | DB14 | 10012 | 2012 | - | 10010 | DDO | DDO | DDZ | DRC | DRE | DD4 | Dna | 202 | DDI | 1200 | |------|------|-------|------|------|-------|-----|-----|-----|-----|-----|-----|-----|-----|-----|------| | DRIS | DB14 | DB13 | DB12 | DRII | DRIA | עמע | ממע | עם/ | סמע | כמע | DB4 | כמע | DB2 | DBI | DBU | | A3 | A2 | Al | A0 | M0 | FC2 | FC1 | 1 | FC0 | D2 | D1 | X | X | X | X | 0 | Table III. M0 Truth Table | M0 | Operating Mode | |----|---------------------------------------------------------------------------------------------------------------------------------------| | 0 | Initialization Mode 0. A2, A1, A0 determine which device is addressed and programmed with cut-off frequency and digital output. | | 1 | Initialization Mode 1. A2, A1, A0 ignored. All devices are addressed and programmed with common cut-off frequency and digital output. | Table IV. Cut-Off Frequency Truth Table | FC2 | FC1 | FC0 | Cut-Off Frequency (Hz) | |-----|-----|-----|------------------------| | 0 | 0 | 0 | 300 | | 0 | 0 | 1 | 150 | | 0 | 1 | 0 | 75 | | 0 | 1 | 1 | 37.5 | | 1 | 0 | 0 | 18.75 | This information applies to a product under development, its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing. T-51-07-01 AD79024 #### Reset The AD79024 has a hardware reset which can be used to synchronize many devices. When the RESET pin goes low after being high for at least 4 CLKIN cycles, the modulator sampling points and digital filter starting points are all synchronized. This synchronizes all devices which receive the RESET pulse and gives simultaneous sampling of all channels. #### **Data Output Interface Modes** When the control register has been programmed, the device begins conversion. There is an initial delay of 400,000 master clock cycles to allow the digital filters to settle. These filters are Sinc3 and so the filter output update rate is directly related to the programmed cut-off frequency. The ratio between these is 3.81. So, for a filter cut-off frequency of 300 Hz, the output update is 1.145 kHz. The falling edge of the DRDY output indicates that the output shift register has been updated. There are two interface modes. One is the Master Mode where the AD79024 is the master in the system and the processor to which it is communicating is the slave. The other mode is the Slave Mode where the AD79024 is the slave and the processor is the system master. In both of these modes the data output stream contains $4 \times 32$ bits corresponding to the four input channels. The output data format is given in Table V, and the channel address format is given in Table VI. #### Master Mode Interface In this mode, data is clocked out of the AD79024 by an internally generated serial clock and frame synchronization pulse. Two signals initiate the transfer. These are the input CASCIN and the internally generated DRDY signal. When a rising edge is detected on CASCIN, the device checks the state of DRDY. Note, that on initial power-up or after a reset has been applied the CASCIN input is not necessary on device 000 for the first data transfer but is required thereafter. If DRDY is low, then the 3-state output, RFS, goes high on the next rising edge of CLKIN and stays high for two CLKIN cycles before going low again. The 3-state SCLK output is also activated on the same rising edge. As RFS goes low, DB31 is clocked out on the rising edge of SCLK. Data is transmitted in 16-bit words. For each A<sub>IN</sub>, there are two 16-bit words and two RFS signals. When DB0 of A<sub>IN</sub>4 has been clocked out, SCLK goes back into 3-state and the CASCOUT output goes high for two master clock cycles. DRDY also goes high at this point. Successive devices can be networked together by tying the CASCOUT of one device to the CASCIN on the next one. The Master Mode interface is very suitable for loading data into a serial-to-parallel shift register or for DSPs like the ADSP-2101 which can accept a continuous stream of 16-bit words. #### Slave Mode Interface In this mode, the mister processor controls the transfer of data from the signal processing block. It starts the transfer by sending a frame synchronization pulse and serial clock to the AD7902. This could be in response to an interrupt generated by the DRDY output on the AD79024. If the device has detected a rising edge on CASCIN or is device 000 on its first transfer, it starts to send out data on the next rising edge of SCLK When all the data bits have been clocked out, the CASCOUT pin goes high for two CLKIN cycles and DRDY also goes high. If the device is still transmitting data when a new word becomes available, the old data will continue to be transmitted and the new data is lost. The Slave Mode interface is suited to both microcomputers like the 8051 and 68HC11 and also DSPs like the TMS320C25, ADSP-2101 and 56000. 7 Table V. Output Data Word Format | DB31 DB12 | DB11 DB10 | DB9 DB8 DB7 | DB6 | DB5 DB0 | |-------------------------------|----------------------------|----------------------------|-----|---------| | DB19 DB0<br>Conversion Result | CA1 CA0<br>Channel Address | A0 A1 A2<br>Device Address | 130 | X X | Table VI. Channel Address Format | Channel | CA1 | CA | |-------------------|-----|----| | A <sub>IN</sub> 1 | 0 | 0 | | A <sub>IN</sub> 2 | 0 | 1 | | A <sub>IN</sub> 3 | 1 | 0 | | A <sub>IN</sub> 4 | 1 | 1 | This information applies to a product under development. Its characteristics and specifications are subject to change without notice. Analog Devices assumes no obligation regarding future manufacture unless otherwise agreed to in writing.