#### **VERY LOW POWER CLOCK FOR 2011 NETBOOKS** ## **General Description** The 9VRS4338D is a main clock for Intel Netbooks, conforming to the CK-NET specification. It is driven with a 14.31818MHz crystal and generates a variety of clocks, including an LCD clock. An SMBus interface allows full control of the device. ## **Recommended Application** **CK-NET** ## **Output Features** - 2 0.8V push-pull differential CPU pairs - 3 0.8V push-pull differential SRC pairs - 1 0.8V push-pull differential SATA/SRC pair - 1 0.8V push-pull differential DOT96/SRC pair - 1 0.8V push-pull differential LCD100 pair - 1 0.8V push-pull differential CPU\_ITP/SRC pair - 3 PCI (33MHz), 1 free-running - 1 25MHz \_PCI (33MHz) - 1 USB\_48MHz - 1 REF, 14.318MHz ### Features/Benefits - 25M output can run in power down; Supports Wake\_On\_LAN - Selectable spread % on CPU, SRC, PCI; Supports margining - External 14.318MHz crystal; Supports tight ppm - CLKREQ# pins; Support SRC power management - Low power differential clock outputs; reduced power and board space - Integrated 33 ohm series resistors on all differential outputs; reduced board space ## **Key Specifications** - CPU cycle-to-cycle jitter <85ps - SRC/SATA cycle-to-cycle jitter <85ps - SRC(1:4) are PCle Gen2 compliant - SRC5 is PCle Gen1 compliant - ±100ppm frequency accuracy on all clocks except 25M - ±30ppm frequency accuracy on 25M # **Pin Configuration** #### 48-pin MLF, 6x6 mm, 0.4mm pitch - v prefix indicates internal 120KOhm pull down resistor - ^ prefix indicates internal 120 KOhm pull up resistor # **Pin Descriptions** | PIN# | PIN NAME | TYPE | DESCRIPTION | |------|----------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | X2 | OUT | Crystal output, Nominally 14.318MHz | | 2 | X1 | IN | Crystal input, Nominally 14.318MHz. | | 3 | VDDREF | PWR | Ref, XTAL power supply, nominal 3.3V | | 4 | REF0_2x/FSLC | I/O | 2x strength 14.318 MHz reference clock./3.3V tolerant input for CPU frequency selection. Refer to input electrical characteristics for Vil_FS and Vih_FS values. | | 5 | SDATA_3.3 | I/O | Data pin for SMBus circuitry, 3.3V tolerant. | | 6 | SCLK_3.3 | IN | Clock pin of SMBus circuitry, 3.3V tolerant. | | 7 | VDDPCI_3.3 | PWR | Power supply for PCI clocks, nominal 3.3V | | 8 | vITP_EN/PCI_F1_2x | | ITP Enable Latched Input/Free Running PCI clock output. ITP_Enable Selects the functionality of the CPU_ITP/SRC output as follows: 1 = CPU_ITP output 0 = SRC output | | 9 | FSLB/PCI2_2x | I/O | 3.3V tolerant input for CPU frequency selection. Low voltage threshold inputs, see input electrical characteristics for Vil_FS and Vih_FS values. / 3.3V PCI clock output. | | 10 | CLKREQA#/PCI3_2x | | Active low realtime input pin to enable SRC Outputs / PCI clock output. (pin function is programmable through SMBus). See CLKREQ# Control Table and SRC Power Management Table for details. | | 11 | GNDPCI | PWR | Ground pin for the PCI outputs | | 12 | GND25 | PWR | Ground pin for the 25MHz outputs | | 13 | vSEL_PCI/25M_PCI4_2x | | SEL_PCI 3.3V latched input to select pin functionality for 25M_PCICLK3 output/25M or PCI clock output. This pin has an internal 120Kohm pulldown resistor. Latch functionality is as follows: 0 = 25MHz output 1 = 33.3MHz PCICLK | | 14 | VDD25 | PWR | Power pin for the 25MHz output.3.3V | | 15 | VDD48 | | Power pin for the 48MHz output.3.3V | | 16 | vUSB_48Mhz_2x | | 3.3V 48MHz USB clock output. This pin has an internal 120Kohm pull down resistor. | | 17 | GND48 | PWR | Ground pin for the 48MHz outputs | | 18 | CLKREQB# | I INI I | Output enable for PCI Express (SRC) outputs. SMBus selects which outputs are controlled. 0 = controlled outputs are enabled 1 = controlled outputs are Low/Low | | 19 | DOT96_LRS/SRC5_LRS | | True clock of push-pull DOT96 or SRC clock with integrated series resistor. No 50 ohm pull down needed. Default is DOT96. After powerup, this pin function may be changed to SRC via SMBus. | | 20 | DOT96#_LRS/SRC5#_LRS | | Complementary clock of push-pull DOT96 or SRC clock with integrated series resistor. No 50 ohm pull down needed. Default is DOT96. After powerup, this pin function may be changed to SRC via SMBus. | | 21 | VDD_CORE_1.5 | | Power for PLL core components requiring 1.5V | | 22 | LCD100_LRS | OUT | True clock of differential push-pull LCD100 output with integrated 33ohm series resistor. No 50ohm resistor to GND needed. | | 23 | LCD100#_LRS | | Complementary clock of differential push-pull LCD100 output with integrated 33ohm series resistor. No 50ohm resistor to GND needed. | | 24 | GNDLCD | PWR | Ground pin for LCD clock output | # **Pin Descriptions (cont.)** | 25 | GNDSATA | PWR | Ground pin for the SATA outputs | |----|--------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 26 | SATA#_LRS | OUT | Complementary clock of low power differential push-pull SATA clock pair with integrated 33ohm series resistor. No 50 ohm resistor to GND needed. | | 27 | SATA_LRS | OUT | True clock of low power differential push-pull SATA clock pair with integrated 33ohm series resistor. No 50 ohm resistor to GND needed. | | 28 | SRC4#_LRS | OUT | Complementary clock of differential 0.8V push-pull SRC output with integrated 33ohm series resistor. No 50ohm resistor to GND needed. | | 29 | SRC4_LRS | OUT | True clock of differential 0.8V push-pull SRC output with integrated 33ohm series resistor. No 50ohm resistor to GND needed. | | 30 | VDDSRC_LVIO | PWR | VDD for SRC I/O. Nominally 1.05V to 1.5V from external power supply | | 31 | PCI_STOP#_3.3 | IN | Stops all stoppable PCI and SRC clocks at logic 0 level, when low. Free running PCI and SRC clocks are not effected by this input. This input is 3.3V tolerant. | | 32 | SRC3#_LRS | OUT | Complementary clock of differential 0.8V push-pull SRC output with integrated 33ohm series resistor. No 50ohm resistor to GND needed. | | 33 | SRC3_LRS | OUT | True clock of differential 0.8V push-pull SRC output with integrated 33ohm series resistor. No 50ohm resistor to GND needed. | | 34 | GNDSRC | PWR | Ground pin for the SRC outputs | | 35 | SRC2#_LRS | OUT | Complementary clock of differential 0.8V push-pull SRC output with integrated 33ohm series resistor. No 50ohm resistor to GND needed. | | 36 | SRC2_LRS | OUT | True clock of differential 0.8V push-pull SRC output with integrated 33ohm series resistor. No 50ohm resistor to GND needed. | | 37 | CPU_STOP#_3.3 | IN | Stops stoppable CPU clocks when enabled. This is a 3.3V tolerant input. | | 38 | CPU_ITP#/SRC1#_LRS | OUT | Complementary clock of low power differential CPU_ITP/SRC pair with integrated 33ohm series resistor. No 50ohm resistor to GND needed. The pin function is determined by the latched value on ITP_EN: 0 = SRC0# 1 = CPU_ITP# | | 39 | CPU_ITP/SRC1_LRS | | True clock of low power differential CPU_ITP/SRC pair with integrated 33ohm series resistor. No 50ohm resistor to GND needed. The pin function is determined by the latched value on ITP_EN: 0 = SRC0 1 = CPU_ITP | | 40 | VDD_CORE_1.5 | | Power for PLL core components requiring 1.5V | | 41 | VDDCPU_LVIO | PWR | | | 42 | CPU1#_LRS | OUT | Complementary clock of differential pair 0.8V push-pull CPU outputs with integrated 33ohm series resistor. No 50 ohm resistor to GND needed. | | 43 | CPU1_LRS | OUT | True clock of differential pair 0.8V push-pull CPU outputs with integrated 33ohm series resistor. No 50 ohm resistor to GND needed. | | 44 | GNDCPU | PWR | Ground pin for the CPU outputs | | 45 | CPU0#_LRS | OUT | Complementary clock of differential pair 0.8V push-pull CPU outputs with integrated 33ohm series resistor. No 50 ohm resistor to GND needed. | | 46 | CPU0_LRS | OUT | True clock of differential pair 0.8V push-pull CPU outputs with integrated 33ohm series resistor. No 50 ohm resistor to GND needed. | | 47 | CLKPWRGD/PD#_3.3 | IN | This 3.3V LVTTL input notifies device to sample latched inputs and start up on first high assertion, or exit Power Down Mode on subsequent assertions. Low enters Power Down Mode. | | 48 | GNDREF | PWR | Ground pin for the REF outputs. | 3 ## **Block Diagram** ### **Series Resistors for Single Ended Outputs** | | Number of<br>Loads<br>to Drive | Match Point for N & P | Number of Loads Actually Driven. | | | | |--------------------|--------------------------------|------------------------|----------------------------------|----------------|-----------------|--| | D.C.Drive Strength | | Voltage / Current (mA) | 1 Load<br>Rs = | 2 Loads<br>Rs= | 3 Loads<br>Rs = | | | | 1 | 0.56 / 33 (17Ω) | 33Ω [39Ω] | NA | NA | | | | 2 | 0.92 / 66 (14Ω) | 39Ω [43Ω] | 22Ω [27Ω] | NA | | #### Notes: - 1. Preferred drive strengths using CK505 clock sources. Transmission lines to load do not share series resistors. - 2. Desktop/Mobile Platforms with Zo = 50/55 ohms use the first resistor value. - 3. Systems with Zo = 60 ohms use the resistor values in brackets []. The singled-ended outputs of the 9VRS4338 can drive 2 loads. If the output is driving one load, the resistor value is adjusted according to the "Series Resistors for Single-Ended Outputs Table. When driving two loads, both load traces must be equal in length. ### 9VRS4338 Differential Test Load ## Driving LVDS inputs with the 9VRS4338 | | | Value | | | | |-----------|--------------|-------------------|------|--|--| | | Receiver has | Receiver does not | 1 | | | | Component | termination | have termination | Note | | | | R7a, R7b | 10K ohm | 140 ohm | | | | | R8a, R8b | 5.6K ohm | 75 ohm | | | | | Cc | 0.1 uF | 0.1 uF | | | | | Vcm | 1.2 volts | 1.2 volts | | | | Table 1: CPU/SRC/PCI PLL Spread/Frequency Selection Table REV D | CPU/SRC/PCI<br>Center<br>Spread<br>(B1b6) | SS1<br>(B1b5) | SS0<br>(B1b4) | FS <sub>L</sub> C<br>(B0b7) | FS <sub>L</sub> B<br>(B0b6) | SPREAD | CPU<br>MHz | SRC<br>MHz | PCI<br>MHz | |-------------------------------------------|---------------|---------------|-----------------------------|-----------------------------|----------|------------|------------|------------| | 0 | 0 | 0 | 0 | 0 | -0.50% | 133.33 | 100.00 | 33.33 | | 0 | 0 | 0 | 0 | 1 | -0.50% | 167.67 | 100.00 | 33.33 | | 0 | 0 | 0 | 1 | 0 | -0.50% | 100.00 | 100.00 | 33.33 | | 0 | 0 | 0 | 1 | 1 | -0.50% | 200.00 | 100.00 | 33.33 | | 0 | 0 | 1 | 0 | 0 | -0.40% | 133.33 | 100.00 | 33.33 | | 0 | 0 | 1 | 0 | 1 | -0.40% | 167.67 | 100.00 | 33.33 | | 0 | 0 | 1 | 1 | 0 | -0.40% | 100.00 | 100.00 | 33.33 | | 0 | 0 | 1 | 1 | 1 | -0.40% | 200.00 | 100.00 | 33.33 | | 0 | 1 | 0 | 0 | 0 | -0.30% | 133.33 | 100.00 | 33.33 | | 0 | 1 | 0 | 0 | 1 | -0.30% | 167.67 | 100.00 | 33.33 | | 0 | 1 | 0 | 1 | 0 | -0.30% | 100.00 | 100.00 | 33.33 | | 0 | 1 | 0 | 1 | 1 | -0.30% | 200.00 | 100.00 | 33.33 | | 0 | 1 | 1 | 0 | 0 | OFF | 133.33 | 100.00 | 33.33 | | 0 | 1 | 1 | 0 | 1 | OFF | 167.67 | 100.00 | 33.33 | | 0 | 1 | 1 | 1 | 0 | OFF | 100.00 | 100.00 | 33.33 | | 0 | 1 | 1 | 1 | 1 | OFF | 200.00 | 100.00 | 33.33 | | 1 | 0 | 0 | 0 | 0 | +/-0.25% | 133.33 | 100.00 | 33.33 | | 1 | 0 | 0 | 0 | 1 | +/-0.25% | 167.67 | 100.00 | 33.33 | | 1 | 0 | 0 | 1 | 0 | +/-0.25% | 100.00 | 100.00 | 33.33 | | 1 | 0 | 0 | 1 | 1 | +/-0.25% | 200.00 | 100.00 | 33.33 | | 1 | 0 | 1 | 0 | 0 | +/-0.20% | 133.33 | 100.00 | 33.33 | | 1 | 0 | 1 | 0 | 1 | +/-0.20% | 167.67 | 100.00 | 33.33 | | 1 | 0 | 1 | 1 | 0 | +/-0.20% | 100.00 | 100.00 | 33.33 | | 1 | 0 | 1 | 1 | 1 | +/-0.20% | 200.00 | 100.00 | 33.33 | | 1 | 1 | 0 | 0 | 0 | +/-0.15% | 133.33 | 100.00 | 33.33 | | 1 | 1 | 0 | 0 | 1 | +/-0.15% | 167.67 | 100.00 | 33.33 | | 1 | 1 | 0 | 1 | 0 | +/-0.15% | 100.00 | 100.00 | 33.33 | | 1 | 1 | 0 | 1 | 1 | +/-0.15% | 200.00 | 100.00 | 33.33 | | 1 | 1 | 1 | 0 | 0 | OFF | 133.33 | 100.00 | 33.33 | | 1 | 1 | 1 | 0 | 1 | OFF | 167.67 | 100.00 | 33.33 | | 1 | 1 | 1 | 1 | 0 | OFF | 100.00 | 100.00 | 33.33 | | 1 | 1 | 1 | 1 | 1 | OFF | 200.00 | 100.00 | 33.33 | Note: Changing default spread amounts or type will impact SRC clocks, too. The default - 0.5% downspread is recommended for SRC. Table 2: LCD Spread Selection Table Rev B/C/D | | р. | 044 0010 | | | | |---------------|---------------|---------------|-----------------------------------|-------------|---------------| | FS2<br>(B1b3) | FS1<br>(B1b2) | FS0<br>(B1b1) | LCD<br>Center<br>Spread<br>(B1b0) | SPREAD<br>% | LCD100<br>MHz | | 0 | 0 | 0 | 0 | OFF | Reserved | | 0 | 0 | 1 | 0 | OFF | 100.00 | | 0 | 1 | 0 | 0 | -0.50% | 100.00 | | 0 | 1 | 1 | 0 | -1.0% | 100.00 | | 1 | 0 | 0 | 0 | -1.5% | 100.00 | | 1 | 0 | 1 | 0 | -2.0% | 100.00 | | 1 | 1 | 0 | 0 | -2.50% | 100.00 | | 1 | 1 | 1 | 0 | OFF | Reserved | | 0 | 0 | 0 | 1 | OFF | Reserved | | 0 | 0 | 1 | 1 | OFF | 100.00 | | 0 | 1 | 0 | 1 | +/-0.25% | 100.00 | | 0 | 1 | 1 | 1 | +/-0.5% | 100.00 | | 1 | 0 | 0 | 1 | +/-0.75% | 100.00 | | 1 | 0 | 1 | 1 | +/-1.0% | 100.00 | | 1 | 1 | 0 | 1 | +/-1.25% | 100.00 | | 1 | 1 | 1 | 1 | OFF | Reserved | ## **CPU Power Management Table** | CLKPWRGD/PD# 3.3 | SMBus CPU STOP# - | | CPU (0, 1, ITP) | | | |--------------------|-------------------|-----------|-----------------|-----------|--| | CERT WRODII D#_5:5 | Register OE | 010_3101# | True O/P | Comp. O/P | | | 1 | Enable | 1 | Running | Running | | | 1 | Enable | 0 | High | Low | | | 0 | X | X | Low/20K | Low | | | X | Disable | Χ | Low/20K | Low | | ## **DOT96 and SATA Power Management Table** | CLKPWRGD/PD# 3.3 | SMBus | SATA | | DOT96 | | | |---------------------|-------------|----------|-----------|----------|-----------|--| | CERT WINGD/T D#_3.3 | Register OE | True O/P | Comp. O/P | True O/P | Comp. O/P | | | 1 | Enable | Running | Running | Running | Running | | | 0 | Enable | Low/20K | Low | Low/20K | Low | | | X | Disable | Low/20K | Low | Low/20K | Low | | ## **SRC Power Management Table** | CLKPWRGD/PD#_3.3 | SMBus<br>Register OE | CLKREQx# | SRC controlled | l by CLKREQx# | | ontrolled by<br>REQx# | |------------------|----------------------|----------|----------------|---------------|----------|-----------------------| | | Register OE | | True O/P | Comp. O/P | True O/P | Comp. O/P | | 1 | Enable | 0 | Running | Running | Running | Running | | 1 | Enable | 1 | Low/20K | Low | Running | Running | | 0 | Enable | X | Low/20K | Low | Low/20K | Low | | Х | Disable | Х | Low/20K | Low | Low/20K | Low | ## **Single-ended Management Table** | CLKPWRGD/PD# 3.3 | WRGD/PD# 3.3 SMBus | | | | | | PCI STOP# | | I, PCI2,<br>I4 = PCI4 | CLKREQA# | /PCI3 = PCI3 | 25M_PCI | 4 = 25MHz | REF | USB 48 | |------------------|--------------------|-------------|----------|-----------|----------|-----------|-------------------------------|---------|-----------------------|----------|--------------|---------|-----------|-----|--------| | Register O | | 1 01_0101 # | Free-run | Stoppable | Free-run | Stoppable | WLAN WLAN<br>Enabled Disabled | | 1,721 | 00B_40 | | | | | | | 1 | Enable | 1 | Running | | | | | | 1 | Enable | 0 | Running | Low | Running | Low | Running | Running | Running | Running | | | | | | | 0 | Enable | X | Hi-Z | Hi-Z | Low | Low | Running | Hi-Z | Hi-Z | Hi-Z | | | | | | | X | Disable | X | Hi-Z | | | | | ### **CLKREQ# Control Table** | CLKREQ# | SRC | |---------|------------| | CLKKEQ# | controlled | | Α | SRC1, 2 | | В | SRC3, 4 | NOTE: SMBus selects configuration ## General SMBus Serial Interface Information for 9VRS4338D #### **How to Write** - Controller (host) sends a start bit - Controller (host) sends the write address - IDT clock will acknowledge - Controller (host) sends the beginning byte location = N - IDT clock will acknowledge - Controller (host) sends the byte count = X - IDT clock will acknowledge - Controller (host) starts sending Byte N through Byte N+X-1 - IDT clock will acknowledge each byte one at a time - Controller (host) sends a Stop bit | | Index Block Write Operation | | | | | | | | |-----------|-----------------------------|--------|----------------------|--|--|--|--|--| | Controll | er (Host) | | IDT (Slave/Receiver) | | | | | | | Т | starT bit | | | | | | | | | Slave A | Address | | | | | | | | | WR | WRite | | | | | | | | | | | | ACK | | | | | | | Beginning | g Byte = N | | | | | | | | | | | | ACK | | | | | | | Data Byte | Count = X | | | | | | | | | | | | ACK | | | | | | | Beginnin | ig Byte N | | | | | | | | | | | | ACK | | | | | | | 0 | | × | | | | | | | | 0 | | X Byte | 0 | | | | | | | 0 | | Ф | 0 | | | | | | | | | | 0 | | | | | | | Byte N | Byte N + X - 1 | | | | | | | | | | | ] . | ACK | | | | | | | Р | stoP bit | | | | | | | | | Read Address | Write Address | |-------------------|-------------------| | D3 <sub>(H)</sub> | D2 <sub>(H)</sub> | #### **How to Read** - · Controller (host) will send a start bit - Controller (host) sends the write address - IDT clock will acknowledge - Controller (host) sends the beginning byte location = N - IDT clock will acknowledge - Controller (host) will send a separate start bit - Controller (host) sends the read address - IDT clock will acknowledge - IDT clock will send the data byte count = X - IDT clock sends Byte N+X-1 - IDT clock sends Byte 0 through Byte X (if X<sub>(H)</sub> was written to Byte 8) - Controller (host) will need to acknowledge each byte - · Controller (host) will send a not acknowledge bit - · Controller (host) will send a stop bit | | Index Block Read Operation | | | | | |------|----------------------------|----------|----------------------|--|--| | Cor | ntroller (Host) | | IDT (Slave/Receiver) | | | | Т | starT bit | | | | | | SI | ave Address | | | | | | WR | WRite | | | | | | | | | ACK | | | | Begi | nning Byte = N | | | | | | | | | ACK | | | | RT | Repeat starT | | | | | | SI | ave Address | | | | | | RD | ReaD | | | | | | | | | ACK | | | | | | | | | | | | | | Data Byte Count=X | | | | | ACK | | | | | | | | | Beginning Byte N | | | | | ACK | | | | | | | | <u>e</u> | 0 | | | | | 0 | X Byte | 0 | | | | | 0 | × | 0 | | | | | 0 | | | | | | | | | Byte N + X - 1 | | | | N | Not acknowledge | | | | | | Р | stoP bit | | | | | SMBus Table: Frequency Select, PD Config and SATA Source Select Register | Byte 0 | Name | Control Function | Туре | 0 | 1 | Default | |--------|---------------------------------------------------------------------|-------------------------------|------|-------------------|--------------------------------|---------| | Bit 7 | FSLC | Freq Select Bit 1 | R | See Table 1: CP | See Table 1: CPU PLL Frequency | | | Bit 6 | FSLB | Freq Select Bit 0 | R | Selection | on Table | Latch | | Bit 5 | Reserved | | | | | 0 | | Bit 4 | Reserved | | | | | 0 | | Bit 3 | | Reserved | | | | 0 | | Bit 2 | Reserved | | | | | 0 | | Bit 1 | SATA_SEL Selects SATA=SRC or Non-SS RW Follows SRC SATA PLL (NonSS) | | | | | 0 | | Bit 0 | PD Config | Forces "cold" start during PD | RW | Reset and Relatch | Normal PD# mode | 1 | SMBus Table: CPU, LCD SS and DOT96/SRC5 Control Register | Byte 1 | Name | Control Function | Туре | 0 | 1 | Default | |--------|--------------------------|-------------------------------|------|------------------------------------|------------------------|---------| | Bit 7 | DOT96/SRC5 SEL | Selects DOT96 or SRC5 | RW | DOT96 | SRC5 | 0 | | Bit 6 | CPU/SRC/PCI Center SS En | Enables Center Spread for | RW | Down Spread | Center Spread | 0 | | Bit 5 | CPU/SRC/PCI SS1 | CPU/SRC/PCI SS Mag. MSB | RW | See Table 1 for Det | ails. Default is -0.5% | 0 | | Bit 4 | CPU/SRC/PCI SS0 | CPU/SRC/PCI SS Mag. LSB | RW | down spread when spread is enabled | | 0 | | Bit 3 | LCD SS2 | LCD SS Magnitude MSB | RW | | | 1 | | Bit 2 | LCD SS1 | LCD SS Magnitude | RW | See Table 2 | 2 for Details. | 1 | | Bit 1 | LCD SS0 | LCD SS Magnitude LSB | RW | | | 0 | | Bit 0 | LCD Center SS En | Enables Center Spread for LCD | RW | Down Spread | Center Spread | 0 | SMBus Table: Output Enable Control Register | Byte 2 | Name | Control Function | Type | 0 | 1 | Default | |--------|--------------|------------------|------|---------|--------|---------| | Bit 7 | REF0 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 6 | USB_48MHz OE | Output Enable | RW | Disable | Enable | 1 | | Bit 5 | | Reserve | d | | | 1 | | Bit 4 | 25M_PCI4 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 3 | PCI3 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 2 | PCI2 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 1 | PCI_F1 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 0 | | Reserve | d | | | 1 | SMBus Table: Output Enable Control Register | Byte 3 | Name | Control Function | Type | 0 | 1 | Default | |--------|------------|------------------|------|---------|--------|---------| | Bit 7 | | Reserved | | | | 1 | | Bit 6 | | Reserved | | | | 1 | | Bit 5 | | Reserved | | | | | | Bit 4 | | Reserved | | | | | | Bit 3 | | Reserved | | | | | | Bit 2 | LCD CLK OE | Output Enable | RW | Disable | Enable | 1 | | Bit 1 | SRC4 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 0 | SATA OE | Output Enable | RW | Disable | Enable | 1 | SMBus Table: Output Enable and SS Enable Control Register | Byte 4 | Name | Control Function | | 0 | 1 | Default | |--------|-------------------|------------------|----|---------|---------------|---------| | Bit 7 | SRC3 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 6 | SRC2 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 5 | CPU_ITP/SRC1 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 4 | DOT96/SRC5 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 3 | CPU1 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 2 | CPU0 OE | Output Enable | RW | Disable | Enable | 1 | | Bit 1 | CPU/SRC PLL SS EN | Output Enable | RW | SS OFF | SS ON @ -0.5% | 1 | | Bit 0 | | Reserved | | | | 1 | SMBus Table: CLKREQ\_A# and CLKREQB# Mapping | Byte 5 | Name | Control Function | | 0 | 1 | Default | |--------|---------------|----------------------|----|-----------------|-----------------|---------| | Bit 7 | CLKREQ_A# EN | Pin 10 Configuration | RW | Pin 10 = PCI3 | Pin 10 = CLKREQ | 0 | | Bit 6 | CLKREQ_A# MAP | MAP CLKREQ_A# to SRC | RW | SRC1 Controlled | SRC2 Controlled | 0 | | Bit 5 | | Reserved | | | | | | Bit 4 | CLKREQ_B# MAP | MAP CLKREQ_B# to SRC | RW | SRC3 Controlled | SRC4 Controlled | 0 | | Bit 3 | | Reserved | | | | 0 | | Bit 2 | | Reserved | | | | | | Bit 1 | Reserved | | | | | 0 | | Bit 0 | | Reserved | | | | 0 | SMBus Table: SRC STOP Control Register | Byte 6 | Name | Control Function | Type | 0 | 1 | Default | |--------|-------------|------------------------|------|--------------|---------------|---------| | Bit 7 | | Reserved | | | | 0 | | Bit 6 | | Reserved | | | | 0 | | Bit 5 | | Reserved | | | | 0 | | Bit 4 | | Reserved | | | | 0 | | Bit 3 | | Reserved | | | | 0 | | Bit 2 | | Reserved | | | | | | Bit 1 | | Reserved | | | | 0 | | Bit 0 | SRC STOP EN | SRC stop with PCI_STOP | | Free-running | SRC Stoppable | 0 | SMBus Table: Revision and Vendor ID Register | Byte 7 | Name | Control Function | Type | 0 | 1 | Default | |--------|------|------------------|----------------|----------------|---------|---------| | Bit 7 | RID3 | | R | | | 0 | | Bit 6 | RID2 | Revision ID | R | Drov | - 0010 | 0 | | Bit 5 | RID1 | Revision id | R D rev = 0010 | 1 | | | | Bit 4 | RID0 | | R | | 0 | | | Bit 3 | VID3 | | R | | | 0 | | Bit 2 | VID2 | VENDOR ID | R | 0001 = ICS/IDT | ICS/IDT | 0 | | Bit 1 | VID1 | VENDOR ID | R | 0001 = 103/101 | | 0 | | Bit 0 | VID0 | | R | | | 1 | ### SMBus Table: Reserved | Byte 8 | Name | Control Function | Type | 0 | 1 | Default | |--------|----------|------------------|------|---|---|---------| | Bit 7 | | Reserved | | | | 0 | | Bit 6 | | Reserved | | | | 0 | | Bit 5 | | Reserved | | | | 0 | | Bit 4 | | Reserved | | | | 0 | | Bit 3 | | Reserved | | | | 0 | | Bit 2 | | Reserved | | | | 0 | | Bit 1 | Reserved | | | | 0 | | | Bit 0 | | Reserved | | | | 0 | SMBus Table: Byte Count Register | Byte 9 | Name | Control Function | Туре | 0 | 1 | Default | | |--------|----------|------------------------|------|-----------------------|------------------------|---------|--| | Bit 7 | | Reserved | | | | | | | Bit 6 | Reserved | | | | | | | | Bit 5 | Reserved | | | | | | | | Bit 4 | BC4 | | RW | | | 0 | | | Bit 3 | BC3 | | RW | | er will configure how | 1 | | | Bit 2 | BC2 | Byte Count Programming | RW | many bytes will be re | ad back, default is 0A | 0 | | | Bit 1 | BC1 | | RW | = 10 | bytes. | 1 | | | Bit 0 | BC0 | | RW | | | 0 | | ## **Absolute Maximum Ratings** Stresses above the ratings listed below can cause permanent damage to the 9VRS4338D. These ratings, which are standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range. | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | Notes | |------------------------|-----------------|------------------------------|-----------|-----|-----|-------|-------| | Maximum Supply Voltage | VDD | Supply Voltage | | | 3.9 | V | 1,4 | | Maximum Supply Voltage | VDD_CORE_1.5 | Supply Voltage | | | 1.9 | ٧ | 1,4 | | Maximum Supply Voltage | VDD_LVIO | Supply Voltage | | | 1.9 | V | 1,4 | | Maximum Input Voltage | $V_{IH}$ | 3.3V Inputs, including SMBus | | | 3.9 | V | 1,2,4 | | Minimum Input Voltage | V <sub>IL</sub> | Any Input | GND - 0.5 | | | ٧ | 1,4 | | Storage Temperature | Ts | - | -65 | | 150 | °C | 4 | | Case Temperature | Tcase | - | | | 115 | °C | 1 | | Input ESD protection | ESD prot | Human Body Model | 2000 | | | V | 3,4 | ## AC Electrical Characteristics-CPU, SRC, SATA, DOT96MHz | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |------------------------------|-----------|--------------------------|------|-------|------|-------|-------| | Rising Edge Slew Rate | tSLR | Differential Measurement | 2.5 | 3.2 | 4 | V/ns | 1,2 | | Falling Edge Slew Rate | tFLR | Differential Measurement | 2.5 | 3.1 | 4 | V/ns | 1,2 | | Slew Rate Variation | tSLVAR | Single-ended Measurement | | 12.4 | 20 | % | 1 | | Maximum Output Voltage | VHIGH | Includes overshoot | | 869 | 1150 | mV | 1 | | Minimum Output Voltage | VLOW | Includes undershoot | -300 | | | mV | 1 | | Differential Voltage Swing | VSWING | Differential Measurement | 300 | | | mV | 1 | | Crossing Point Voltage | VXABS | Single-ended Measurement | 300 | 364 | 550 | mV | 1,3,4 | | Crossing Point Variation | VXABSVAR | Single-ended Measurement | | 32 | 140 | mV | 1,3,5 | | Duty Cycle | DCYC | Differential Measurement | 45 | 49.8 | 55 | % | 1 | | CPU Jitter - Cycle to Cycle | CPUJC2C | Differential Measurement | | 46.1 | 85 | ps | 1 | | SRC Jitter - Cycle to Cycle | SRCJC2C | Differential Measurement | | 45.9 | 85 | ps | 1 | | SATA Jitter - Cycle to Cycle | SATAJC2C | Differential Measurement | | 52.1 | 85 | ps | 1 | | DOT Jitter - Cycle to Cycle | DOTJC2C | Differential Measurement | | 110.7 | 250 | ps | 1 | | CPU[1:0] Skew | CPU10SKEW | Differential Measurement | | 32 | 100 | ps | 1,6 | | CPU[2_ITP:0] Skew | CPU20SKEW | Differential Measurement | | 53 | 150 | ps | 1,6 | | SRC(2:4) Skew | SRC24SKEW | Differential Measurement | _ | 53 | 250 | ps | 1 | | SRC(1:5) Skew | SRC15SKEW | Differential Measurement | | 142 | 500 | ps | 1 | #### Notes: Notes: $T_A = 0 - 85^{\circ}C$ ; $V_{DD} = 3.3 \text{ V +/-5\%}$ ; $C_L = 2pF$ , $Rs = 0\Omega$ (unless specified otherwise) ### **Electrical Characteristics - Phase Jitter** | PARAMETER | SYMBOL | SYMBOL CONDITIONS | | | MAX | UNITS | NOTES | |---------------|---------------------------|--------------------------------|--|------|-----|-------|-------| | Jitter, Phase | t <sub>jphPCle1</sub> | PCIe Gen 1 REFCLK phase jitter | | 29 | 86 | ps | 1,2,3 | | | t | PCIe Gen 2 REFCLK phase jitter | | 1.1 | 2 | ps | 1,2,4 | | | ljphPCle 2Lo | Lo-band content | | 1. 1 | 3 | (RMS) | 1,2,4 | | | + | PCIe Gen 2 REFCLK phase jitter | | 1.9 | 3.1 | ps | 1,2,4 | | | <sup>I</sup> jp hPCle2 Hi | Hi-band content | | 1.9 | 3.1 | (RMS) | 1,2,4 | #### Notes on Phase Jitter: 13 <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> All Long Term Accuracy and Clock Period specifications are guaranteed assuming that REFOUT is at 14.31818MHz <sup>&</sup>lt;sup>3</sup> Slew rate emastured through V\_swing voltage range centered about differential zero <sup>&</sup>lt;sup>4</sup> Vcross is defined at the voltage where Clock = Clock#. <sup>&</sup>lt;sup>5</sup> Only applies to the differential rising edge (Clock rising, Clock# falling.) <sup>&</sup>lt;sup>6</sup> CPU group skew is nominally 0ps. <sup>&</sup>lt;sup>1</sup> See http://www.pcisig.com for complete specs. Guaranteed by design and characterization, not tested in production. <sup>&</sup>lt;sup>2</sup> Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1<sup>-12</sup> <sup>&</sup>lt;sup>3</sup> Applies to all SRC outputs. <sup>&</sup>lt;sup>4</sup> Applies to SRC(1:4) outputs. # **Electrical Characteristics-Input/Supply/Common Output Parameters** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | Note | |--------------------------------------------------------|--------------------------|----------------------------------------------------------------------------|-----------------------|------|-----------------------|----------|------| | Ambient Operating Temp | Tambient | - | 0 | 25 | 85 | °C | | | | VDD | Supply Voltage | 3.135 | 3.3 | 3.465 | V | | | Supply Voltage | VDD_CORE_1.5 | Supply Voltage | 1.425 | 1.5 | 1.575 | V | | | | VDD LVIO | Supply Voltage | 0.9975 | 1.05 | 1.575 | V | | | Input High Voltage | V <sub>IHSE</sub> | Single-ended 3.3V inputs | 2 | | V <sub>DD</sub> + 0.3 | V | 7 | | Input Low Voltage | V <sub>ILSE</sub> | Single-ended 3.3V inputs | V <sub>SS</sub> - 0.3 | | 0.8 | V | 7 | | · · · · · · · · · · · · · · · · · · · | | | | | | | | | Latched Input High Voltage | V <sub>IH_LI</sub> | Single-ended 3.3V Latched Inputs | 2 | | VDD + 0.3 | V | | | Latched Input Low Voltage | $V_{IL\_LI}$ | Single-ended 3.3V Latched Inputs | V <sub>SS</sub> - 0.3 | | 8.0 | V | | | Low Threshold Latched Input-<br>High Voltage | $V_{IH\_FS}$ | Low threshold inputs (FS(C:B)) | 0.7 | | VDD+0.3 | V | | | Low Threshold Latched Input-<br>Low Voltage | $V_{IL_FS}$ | Low threshold inputs (FS(C:B)) | V <sub>SS</sub> - 0.3 | | 0.35 | V | | | Input Leakage Current | I <sub>IN</sub> | $V_{IN} = V_{DD}$ , $V_{IN} = GND$ | -5 | | 5 | uA | 6 | | Input Leakage Current | I <sub>INRES</sub> | Inputs with pull up or pull down resistors $V_{IN} = V_{DD}, V_{IN} = GND$ | -200 | | 200 | uA | | | Output High Voltage | V <sub>OHSE</sub> | Single-ended outputs, I <sub>OH</sub> = -1mA | 2.4 | | | V | 5 | | Output Low Voltage | V <sub>OLSE</sub> | Single-ended outputs, I <sub>OL</sub> = 1 mA | | | 0.4 | V | 5 | | Carpar Low Vollage | I <sub>DD OP3.3</sub> | Full Active, C <sub>1</sub> = Full load; IDD 3.3V | | 17.0 | 25 | mA | | | | I <sub>DDOP1.5</sub> | Full Active, $C_L = Full load$ ; IDD 1.5V | | 29.5 | 35 | mA | | | Operating Supply Current | I <sub>DDOP1.05</sub> | Full Active, C <sub>L</sub> = Full load; IDD LVIO | | 31.4 | 35 | mA | | | | | | | | | | | | | I <sub>DDPD3.3</sub> | Power down mode, 3.3V Rail | | 0.3 | 1 | mA | 9 | | Powerdown Current | I <sub>DDPD1.5</sub> | Power down mode, 1.5V Rail | | 0.4 | 1 | mA | 9 | | | I <sub>DDPDLVIO</sub> | Power down mode, 1.05V Rail | | 0.0 | 0.01 | mA | 9 | | | I <sub>D DW OL 3.3</sub> | Wake On Lan mode, 3.3V Rail | | 4.0 | 5 | mA | 10 | | Wake-On-Lan Current | I <sub>DDW OL 1.5</sub> | Wake On Lan mode, 1.5V Rail | | 9.0 | 12 | mA | 10 | | | I <sub>DDWOLLVIO</sub> | Wake On Lan mode, LVIO Rail | | 0.0 | 0.01 | mA | 10 | | Input Frequency | F <sub>i</sub> | $V_{DD} = 3.3 \text{ V}$ | | | 15 | MHz | 8 | | Pin Inductance | $L_{pin}$ | | | | 7 | nΗ | | | | C <sub>IN</sub> | Logic Inputs | 1.5 | | 5 | pF | | | Input Capacitance | C <sub>out</sub> | Output pin capacitance | | | 6 | pF | | | | C <sub>INX</sub> | X1 & X2 pins | | | 6 | pF | | | Clk Stabilization | T <sub>STAB</sub> | From VDD Power-Up or de-assertion of PD to 1st clock | | | 1.8 | ms | | | Tstop_CR_off | T <sub>CROFF</sub> | Output stop after CLKREQ# deasserted | 2 | | 3 | Clocks | | | Trun_CR_on | T <sub>CRON</sub> | Output run after CLKREQ# asserted | 2 | | 3 | Clocks | | | Tstop | T <sub>STOP</sub> | CPU or PCI stop after | 2 | | 3 | Clocks | | | Trun | T <sub>RUN</sub> | CPU or PCI STOP# assertion CPU or PCI run after | 2 | | 3 | Clocks | | | Tfall SE | T <sub>FALL</sub> | CPU or PCI STOP# de-assertion Fall/rise time of all 3.3V control inputs | | | 10 | ns | | | Trise_SE | T <sub>RISE</sub> | from 20-80% | | | 10 | ns | | | SMBus Voltage | V <sub>DD</sub> | | 2.7 | 3.3 | 3.6 | V V | | | Low-level Output Voltage | V <sub>OLSMB</sub> | @ I <sub>PULLUP</sub> | ٤.١ | 0.0 | 0.4 | V | | | Current sinking at | ▼ OLSMB | | | | 0.7 | | | | $V_{OLSMB} = 0.4 V$ | I <sub>PULLUP</sub> | SMB Data Pin | 4 | | | mA | | | SCLK/SDATA<br>Clock/Data Rise Time | T <sub>RI2C</sub> | (Max VIL - 0.15) to<br>(Min VIH + 0.15) | | | 1000 | ns | | | SCLK/SDATA | T <sub>FI2C</sub> | (Min VIH + 0.15) to<br>(Max VIL - 0.15) | | | 300 | ns | | | Clock/Data Fall Time | | \ 0.10/ | | | <b> </b> | $\vdash$ | | | Clock/Data Fall Time Maximum SMBus Operating Frequency | F <sub>SMBUS</sub> | | | | 100 | kHz | | <sup>1</sup> Intentionally blank <sup>&</sup>lt;sup>2</sup> Maximum VIH is not to exceed VDD <sup>&</sup>lt;sup>3</sup> Human Body Model <sup>&</sup>lt;sup>4</sup> Operation under these conditions is neither implied, nor guaranteed. <sup>&</sup>lt;sup>5</sup>Signal is required to be monotonic in this region. <sup>&</sup>lt;sup>6</sup> Input leakage current does not include inputs with pull-up or pull-down resistors <sup>&</sup>lt;sup>7</sup> 3.3V referenced inputs are: PCI\_STOP#, CPU\_STOP#, ITP\_EN, SCLK, SDATA, CLKPWRgD/PD#, SEL\_PCI and CLKREQ# inputs if selected. $<sup>^{8}</sup>$ For margining purposes only. Normal operation should have Fin = 14.318MHz +/-50ppm <sup>&</sup>lt;sup>9</sup> Standard powerdown with Wake on LAN disabled. Powerdown with Wake on LAN enabled # **Electrical Characteristics-PCICLK/PCICLK\_F** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |------------------------------|-----------------------|--------------------------------|------|------|-----|-------|-------| | Output Impedance | R <sub>DSP</sub> | $V_{O} = V_{DD}^{*}(0.5)$ | 12 | | 55 | Ω | 1 | | Long Accuracy | ppm | see Tperiod min-max values | -100 | 0 | 100 | ppm | 2 | | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -1 mA | 2.4 | | | V | 1 | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1 mA | | | 0.4 | V | 1 | | Output High Current | I <sub>OH</sub> | V <sub>OH</sub> @MIN = 1.0 V | -33 | | | mA | 1 | | Output High Cullent | ЮН | V <sub>OH</sub> @MAX = 3.135 V | | | -33 | mA | 1 | | Output Low Current | | V <sub>OL</sub> @ MIN = 1.95 V | 30 | | | mA | 1 | | Output Low Current | I <sub>OL</sub> | V <sub>OL</sub> @ MAX = 0.4 V | | | 38 | mA | 1 | | Rising Edge Slew Rate | t <sub>SLR</sub> | Measured from 0.8 to 2.0 V | 1 | 1.4 | 4 | V/ns | 1 | | Falling Edge Slew Rate | t <sub>FLR</sub> | Measured from 2.0 to 0.8 V | 1 | 1.5 | 4 | V/ns | 1 | | Duty Cycle | d <sub>t1</sub> | V <sub>T</sub> = 1.5 V | 45 | 47.7 | 55 | % | 1 | | Pin to Pin Skew | t <sub>skew</sub> | V <sub>T</sub> = 1.5 V | | 206 | 250 | ps | 1 | | Intentional PCI to PCI delay | t <sub>skew</sub> | V <sub>T</sub> = 1.5 V | 100 | 200 | 200 | ps | 1 | | Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | V <sub>T</sub> = 1.5 V | | 139 | 500 | ps | 1 | ## **Electrical Characteristics-USB48MHz** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |------------------------|-----------------------|--------------------------------|------|------|-----|-------|-------| | Long Accuracy | ppm | see Tperiod min-max values | -100 | 0 | 100 | ppm | 1,2 | | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -1 mA | 2.4 | | | V | 1 | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1 mA | | | 0.4 | V | 1 | | Output High Current | I <sub>OH</sub> | V <sub>OH</sub> @MIN = 1.0 V | -29 | | | mA | 1 | | Output High Cullent | ЮН | V <sub>OH</sub> @MAX = 3.135 V | | | -23 | mA | 1 | | Output Low Current | ı | V <sub>OL</sub> @ MIN = 1.95 V | 29 | | | mA | 1 | | Output Low Current | I <sub>OL</sub> | V <sub>OL</sub> @ MAX = 0.4 V | | | 27 | mA | 1 | | Rising Edge Slew Rate | t <sub>SLR</sub> | Measured from 0.8 to 2.0 V | 1 | 1.4 | 2 | V/ns | 1 | | Falling Edge Slew Rate | t <sub>FLR</sub> | Measured from 2.0 to 0.8 V | 1 | 1.4 | 2 | V/ns | 1 | | Duty Cycle | d <sub>t1</sub> | V <sub>T</sub> = 1.5 V | 45 | 47.3 | 55 | % | 1 | | Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | V <sub>T</sub> = 1.5 V | | 123 | 350 | ps | 1 | ## **Electrical Characteristics-25MHz** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | NOTES | |------------------------|-----------------------|--------------------------------|-----|------|-----|-------|-------| | Long Accuracy | ppm | see Tperiod min-max values | -30 | 0 | 30 | ppm | 1,2 | | Output High Voltage | V <sub>OH</sub> | I <sub>OH</sub> = -1 mA | 2.4 | | | V | 1 | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1 mA | | | 0.4 | V | 1 | | Output High Current | I <sub>OH</sub> | V <sub>OH</sub> @MIN = 1.0 V | -29 | | | mA | 1 | | Output High Cullent | IOH | V <sub>OH</sub> @MAX = 3.135 V | | | -23 | mA | 1 | | Output Low Current | | V <sub>OL</sub> @ MIN = 1.95 V | 29 | | | mA | 1 | | Output Low Current | I <sub>OL</sub> | V <sub>OL</sub> @ MAX = 0.4 V | | | 27 | mA | 1 | | Rising Edge Slew Rate | t <sub>SLR</sub> | Measured from 0.8 to 2.0 V | 0.5 | 1.4 | 2 | V/ns | 1 | | Falling Edge Slew Rate | t <sub>FLR</sub> | Measured from 2.0 to 0.8 V | 0.5 | 1.6 | 2 | V/ns | 1 | | Duty Cycle | d <sub>t1</sub> | V <sub>T</sub> = 1.5 V | 45 | 49.3 | 55 | % | 1 | | Jitter, Cycle to cycle | t <sub>jcyc-cyc</sub> | V <sub>T</sub> = 1.5 V | | 170 | 200 | ps | 1 | ## **Electrical Characteristics-REF-14.318MHz** | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | Notes | |------------------------|-----------|----------------------------------------|------|------|------|-------|-------| | Long Accuracy | ppm | see Tperiod min-max values | -100 | 0 | 100 | ppm | 1,2 | | Output High Voltage | VOH | IOH = -1 mA | 2.4 | | | V | 1 | | Output Low Voltage | VOL | IOL = 1 mA | | | 0.4 | V | 1 | | Output High Current | ЮН | VOH @MIN = 1.0 V,<br>VOH@MAX = 3.135 V | -29 | | -23 | mA | 1 | | Output Low Current | IOL | VOL @MIN = 1.95 V,<br>VOL @MAX = 0.4 V | 29 | | 27 | mA | 1 | | Rising Edge Slew Rate | tSLR | Measured from 0.8 to 2.0 V | 1 | 1.5 | 4 | V/ns | 1 | | Falling Edge Slew Rate | tFLR | Measured from 2.0 to 0.8 V | 1 | 1.6 | 4 | V/ns | 1 | | Duty Cycle | dt1 | VT = 1.5 V | 45 | 50.1 | 55 | % | 1 | | Jitter, Cycle to cycle | tjcyc-cyc | VT = 1.5 V | | 138 | 1000 | ps | 1 | Notes for PCI, USB48M, 25M and 14.318M outputs T<sub>A</sub> = 0 - 85°C; V<sub>DD</sub> = 3.3 V +/-5%; C<sub>L</sub>=5pF, Rs is according to Data Sheet Loading Table for 1 load (unless specified otherwise) <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> All Long Term Accuracy and Clock Period specifications are guaranteed assuming that REF is at 14.31818MHz <sup>&</sup>lt;sup>3</sup> The average period over any 1us period of time # Single-ended Clock Tolerances No Spread- Spec | | REF | PCI | 48M | 25M | | |-----------------------|-------|-------|-------|-------|-----| | PPM tolerance | 100 | 100 | 100 | 30 | ppm | | Cycle to Cycle Jitter | 1000 | 500 | 350 | 200 | ps | | Spread | 0.00% | 0.00% | 0.00% | 0.00% | % | # Clock Periods - Single-ended Outputs with Spread Spectrum Disabled - Spec | | | | | M | easurement Wi | indow | | | | | |-------------------|------------------------------|--------------------------------------|--------------------------------------|-------------------------|--------------------------------------|--------------------------------------|------------------------------|----------|-------|-----| | | | 1 Clock | 1us | 0.1s | 0.1s | 0.1s | 1us | 1 Clock | | | | SSC OFF Freq. MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes | | | REF | 14.318 | 68.83429 | | 69.83429 | 69.84128 | 69.84826 | | 70.84826 | ns | 1,2 | | PCI | 33.333 | 29.49700 | | 29.99700 | 30.00000 | 30.00300 | | 30.50300 | ns | 1,2 | | 48M | 48.000 | 20.48125 | | 20.83125 | 20.83333 | 20.83542 | | 21.18542 | ns | 1,2 | | 25M | 25.000 | 39.79880 | | 39.99880 | 40.00000 | 40.00120 | | 40.20120 | ns | 1,2 | # Single-ended Clock Tolerances with Spread Spectrum Enabled - Spec | | REF | PCI | 48M | 25M | | |-----------------------|-------|--------|-------|-------|-----| | PPM tolerance | 100 | 100 | 100 | 30 | ppm | | Cycle to Cycle Jitter | 1000 | 500 | 350 | 200 | ps | | Spread | 0.00% | -0.50% | 0.00% | 0.00% | % | ## Clock Periods - Single-ended Outputs with Spread Spectrum Enabled - Spec | | | | Measurement Window | | | | | | | | |--------|--------------|------------------------------|--------------------------------------|--------------------------------------|-------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------| | | Center | 1 Clock | 1us | 0.1s | 0.1s | 0.1s | 1us | 1 Clock | ] | | | SSC ON | Freq.<br>MHz | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | Units | Notes | | REF | 14.318 | | | | N/A | | | | ns | 1,2 | | PCI | 33.250 | 29.49718 | 29.99718 | 30.07218 | 30.07519 | 30.07218 | 30.14718 | 30.64718 | ns | 1,2 | | 48M | 48.000 | | N/A | | | | | | | 1,2 | | 25M | 25.000 | | N/A | | | | | | | 1,2 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> All Long Term Accuracy specifications are guaranteed with the assumption that the crystal input is tuned to exactly 14.31818MHz. ## **Differential Clock Tolerances** | | CPU | SRC | DOT96 | SATA | | |-----------------------|--------|--------|-------|-------|-----| | PPM tolerance | 100 | 100 | 100 | 100 | ppm | | Cycle to Cycle Jitter | 85 | 85 | 250 | 85 | ps | | Spread | -0.50% | -0.50% | 0.00% | 0.00% | % | # Clock Periods-Differential Outputs with Spread Spectrum Disabled | | | Measurement Window | | | | | | | | | |----------------------|--------|------------------------------|-----------------|-----------|--------------|-----------|-----------------------------|----------|--------|-------| | SSC OFF Freq.<br>MHz | Contor | 1 Clock | 1us | 0.1s | 0.1s | 0.1s | 1us | 1 Clock | 1 | Notes | | | | -c2c jitter<br>AbsPer<br>Min | -SSC | - ppm | | + ppm | +SSC<br>Short-Term +c2c jit | 0 . ::44 | Linita | | | | • | | Short-Term | Long-Term | 0 ppm Period | Long-Term | | | Ullits | Notes | | | IVITIZ | | Average Average | Nominal | Average | Average | AbsPer | i l | | | | | | | Min | Min | | Max | Max | Max | | | | | 100.00 | 9.91400 | | 9.99900 | 10.00000 | 10.00100 | | 10.08600 | ns | 1,2 | | | 133.33 | 7.41425 | | 7.49925 | 7.50000 | 7.50075 | | 7.58575 | ns | 1,2 | | | 166.67 | 5.91440 | | 5.99940 | 6.00000 | 6.00060 | | 6.08560 | ns | 1,2 | | CPU | 200.00 | 4.91450 | | 4.99950 | 5.00000 | 5.00050 | | 5.08550 | ns | 1,2 | | F | 266.67 | 3.66462 | | 3.74962 | 3.75000 | 3.75037 | | 3.83537 | ns | 1,2 | | | 333.33 | 2.91470 | | 2.99970 | 3.00000 | 3.00030 | | 3.08530 | ns | 1,2 | | | 400.00 | 2.41475 | | 2.49975 | 2.50000 | 2.50025 | | 2.58525 | ns | 1,2 | | SRC | 100.00 | 9.91400 | | 9.99900 | 10.00000 | 10.00100 | | 10.08600 | ns | 1,2 | | SATA | 100.00 | 9.91400 | | 9.99900 | 10.00000 | 10.00100 | | 10.08600 | ns | 1,2 | | DOT96 | 96.00 | 10.16563 | | 10.41563 | 10.41667 | 10.41771 | | 10.66771 | ns | 1,2 | # Clock Periods-Differential Outputs with Spread Spectrum Enabled | SSC ON | | Measurement Window | | | | | | | | | |--------|------------------------|------------------------------|--------------------------------------|--------------------------------------|-------------------------|--------------------------------------|--------------------------------------|------------------------------|-------|-------| | | Center<br>Freq.<br>MHz | 1 Clock | 1us | 0.1s | 0.1s | 0.1s | 1us | 1 Clock | Units | Notes | | | | -c2c jitter<br>AbsPer<br>Min | -SSC<br>Short-Term<br>Average<br>Min | - ppm<br>Long-Term<br>Average<br>Min | 0 ppm Period<br>Nominal | + ppm<br>Long-Term<br>Average<br>Max | +SSC<br>Short-Term<br>Average<br>Max | +c2c jitter<br>AbsPer<br>Max | | | | | 99.75 | 9.91406 | 9.99906 | 10.02406 | 10.02506 | 10.02607 | 10.05107 | 10.13607 | ns | 1,2 | | | 133.00 | 7.41430 | 7.49930 | 7.51805 | 7.51880 | 7.51955 | 7.53830 | 7.62330 | ns | 1,2 | | | 166.25 | 5.91444 | 5.99944 | 6.01444 | 6.01504 | 6.01564 | 6.03064 | 6.11564 | ns | 1,2 | | CPU | 199.50 | 4.91453 | 4.99953 | 5.01203 | 5.01253 | 5.01303 | 5.02553 | 5.11053 | ns | 1,2 | | | 266.00 | 3.66465 | 3.74965 | 3.75902 | 3.75940 | 3.75977 | 3.76915 | 3.85415 | ns | 1,2 | | | 332.50 | 2.91472 | 2.99972 | 3.00722 | 3.00752 | 3.00782 | 3.01532 | 3.10032 | ns | 1,2 | | | 399.00 | 2.41477 | 2.49977 | 2.50602 | 2.50627 | 2.50652 | 2.51277 | 2.59777 | ns | 1,2 | | SRC | 99.75 | 9.91406 | 9.99906 | 10.02406 | 10.02506 | 10.02607 | 10.05107 | 10.13607 | ns | 1,2 | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. <sup>&</sup>lt;sup>2</sup> All Long Term Accuracy specifications are guaranteed with the assumption that the crystal input is tuned to exactly 14.31818MHz. ## **Power-up Sequencing Requirements** ### Notes: - The maximum difference (ΔV<sub>MX</sub>) between any two voltages is 0.7V if the lower power supply is powered up first. - There are no timing requirements between the higher and lower voltages if the higher voltages power up first. - The minimum time before CLKPWRGD can be set (Δt<sub>CLKPWRGD</sub> = 0) is 0 sec from the last power supply that is powered up. # **Marking Diagram** #### Notes: - 1. Line 1: company name - 2. Line 2: truncated part number. - 3. "L" denotes RoHS compliant package. - 4. Line 3: YYWW is the last two digits of the year and week that the part was assembled. - 5. Line 4: Country of origin. - 6. Line 5: LOT is the lot number. ## **Package Outline and Dimensions (NDG48)** ## Package Outline and Dimensions (NDG48), cont. ## **Ordering Information** | Part / Order Number | <b>Shipping Packaging</b> | Package | Temperature | |---------------------|---------------------------|------------|-------------| | 9VRS4338DKLF | Trays | 48-pin MLF | 0 to +85° C | | 9VRS4338DKLFT | Tape and Reel | 48-pin MLF | 0 to +85° C | <sup>&</sup>quot;LF" suffix to the part number are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. ## **Revision History** | Rev. | Issue Date | Intiator | Description | Page # | |------|------------|----------|-----------------------------------------------|---------| | Α | 2/26/2016 | RDW | Updated POD drawings with current NDG48 spec. | Various | <sup>&</sup>quot;D" is the device revision designator (will not correlate with the datasheet revision). **SYNTHESIZERS** #### **Notice** - 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information. - Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples. - 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others - 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering. - Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc. - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document. - 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges. - 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you. - 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations. - 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions. - 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document. - 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics. - 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products. - (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries. - (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics. (Rev.4.0-1 November 2017) ## Corporate Headquarters TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com ### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. ## Contact Information For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/