## int<sub>el</sub>.

## 8755A 16,384-BIT EPROM WITH I/O

- 2048 Words x 8 Bits
- Single + 5V Power Supply (V<sub>CC</sub>)
- Directly Compatible with 8085AH
- U.V. Erasable and Electrically Reprogrammable
- Internal Address Latch

- 2 General Purpose 8-Bit I/O Ports
- Each I/O Port Line Individually Programmable as Input or Output
- Multiplexed Address and Data Bus
- 40-Pin DIP
- Available in EXPRESS
  Standard Temperature Range
  Extended Temperature Range

The Intel 8755A is an erasable and electrically reprogrammable ROM (EPROM) and I/O chip to be used in the 8085AH microprocessor systems. The EPROM portion is organized as 2048 words by 8 bits. It has a maximum access time of 450 ns to permit use with no wait states in an 8085AH CPU.

The I/O portion consists of 2 general purpose I/O ports. Each I/O port has 8 port lines, and each I/O port line is individually programmable as input or output.



Figure 2. Pin Configuration

## int<sub>el</sub>.

Table 1. Pin Description

5

| Symbol                                  | Туре | Name and Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALE                                     | 1    | <b>ADDRESS LATCH ENABLE</b> : When Address Latch Enable goes <i>high</i> , $AD_{0-7}$ , IO/ $\overline{M}$ , $A_{B-10}$ , $CE_2$ , and $\overline{CE}_1$ enter the address latches. The signals, (AD, IO/ $\overline{M}$ , $AD_{B-10}$ , $CE_2$ , $\overline{CE}_1$ ) are latched in at the trailing edge of ALE.                                                                                                                                                                                                                                   |
| AD <sub>0-7</sub>                       | 1    | BIDIRECTIONAL ADDRESS/DATA BUS: The lower 8 bits of the PROM or I/O<br>address are applied to the bus lines when ALE is high.<br>During an I/O cycle, Port A or B is selected based on the latched value of AD <sub>O</sub> .<br>IF RD or IOR is low when the latched Chip Enables are active, the output<br>buffers present data on the bus.                                                                                                                                                                                                       |
| AD <sub>8-10</sub>                      | I    | ADDRESS BUS: These are the high order bits of the PROM address. They do not affect I/O operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| PROG/CE <sub>1</sub><br>CE <sub>2</sub> | I    | <b>CHIP ENABLE INPUTS:</b> $\overline{CE_1}$ is active low and $CE_2$ is active high. The 8755A can be accessed only when <i>both</i> Chip Enables are active at the time the ALE signal latches them up. If either Chip Enable input is not active, the AD <sub>0-7</sub> , and READY ouputs will be in a high impedance state. $\overline{CE_1}$ is also used as a programming pin. (See section on programming.)                                                                                                                                 |
| IO/M                                    | 1    | <b>I/O MEMORY:</b> If the latched IO/ $\overline{M}$ is high when $\overline{RD}$ is low, the output data comes from an I/O port. If it is low the output data comes from the PROM.                                                                                                                                                                                                                                                                                                                                                                 |
| RD                                      |      | <b>READ:</b> If the latched Chip Enables are active when $\overline{RD}$ goes low, the $AD_{0-7}$ output buffers are enabled and output either the selected PROM location or I/O port. When both $\overline{RD}$ and $\overline{IOR}$ are high, the $AD_{0-7}$ output buffers are 3-stated.                                                                                                                                                                                                                                                         |
| IOW                                     | I    | <b>I/O WRITE:</b> If the latched Chip Enables are active, a low on $\overline{IOW}$ causes the output port pointed to by the latched value of AD <sub>0</sub> to be written with the data on AD <sub>0-7</sub> . The state of IO/ $\overline{M}$ is ignored.                                                                                                                                                                                                                                                                                        |
| CLK                                     | 1    | <b>CLOCK:</b> The CLK is used to force the READY into its high impedance state after it has been forced low by $\overline{CE_1}$ low, $CE_2$ high, and ALE high.                                                                                                                                                                                                                                                                                                                                                                                    |
| READY                                   | 0    | <b>READY</b> is a 3-state output controlled by $\overline{CE_1}$ , $CE_2$ , ALE and CLK. READY is forced low when the Chip Enables are active during the time ALE is high, and remains low until the rising edge of the next CLK. (See Figure 6c.)                                                                                                                                                                                                                                                                                                  |
| PA <sub>0-7</sub>                       | 1/0  | <b>PORT A:</b> These are general purpose I/O pins. Their input/output direction is determined by the contents of Data Direction Register (DDR). Port A is selected for write operations when the Chip Enables are active and $\overline{IOW}$ is low and a 0 was previously latched from AD <sub>0</sub> , AD <sub>1</sub> . Read Operation is selected by either $\overline{IOR}$ low and active Chip Enables and AD <sub>0</sub> and AD <sub>1</sub> iow, or IO/M high, RD low, active Chip Enables, and AD <sub>0</sub> and AD <sub>1</sub> low. |
| PB <sub>0-7</sub>                       | 1/0  | <b>PORT B:</b> The general purpose I/O port is identical to Port A except that it is selected by a 1 latched from $AD_0$ and a 0 from $AD_1$ .                                                                                                                                                                                                                                                                                                                                                                                                      |
| RESET                                   | I    | <b>RESET:</b> In normal operation, an input high on RESET causes all pins in Ports A and B to assume input mode (clear DDR register).                                                                                                                                                                                                                                                                                                                                                                                                               |
| iòr                                     | I    | <b>I/O READ:</b> When the Chip Enables are active, a low on $\overline{IOR}$ will output the selected I/O port onto the AD bus. $\overline{IOR}$ low performs the same function as the combination of IO/M high and $\overline{RD}$ low. When $\overline{IOR}$ is not used in a system, $\overline{IOR}$ should be tied to $V_{CC}$ ("1").                                                                                                                                                                                                          |
| V <sub>CC</sub>                         |      | POWER: +5V supply.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>SS</sub>                         |      | GROUND: Reference.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>DD</sub>                         |      | <b>POWER SUPPLY:</b> $V_{DD}$ is a programming voltage, and must be tied to $V_{CC}$ when the 8755A is being read.<br>For programming, a high voltage is supplied with $V_{DD} = 25V$ , typical. (See section on programming.)                                                                                                                                                                                                                                                                                                                      |

## FUNCTIONAL DESCRIPTION

### **PROM Section**

The 8755A contains an 8-bit address latch which allows it to interface directly to MCS®-48 and MCS®-85 processors without additional hardware.

The PROM section of the chip is addressed by the 11-bit address and the Chip Enables. The address,  $\overline{CE_1}$  and  $\overline{CE_2}$  are latched into the address latches on the falling edge of ALE. If the latched Chip Enables are active and IO/M is low when RD goes low, the contents of the PROM location addressed by the latched address are put out on the  $AD_{0-7}$  lines (provided that  $V_{DD}$  is tied to  $V_{CC}$ ).

### I/O Section

The I/O section of the chip is addressed by the latched value of  $AD_{0-1}$ . Two 8-bit Data Direction Registers (DDR) in 8755A determine the input/output status of each pin in the corresponding ports. A "0" in a particular bit position of a DDR signifies that the corresponding I/O port bit is in the input mode. A "1" in a particular bit position signifies that the corresponding I/O port bit is in the output mode. In this manner the I/O ports of the 8755A are bit-by-bit programmable as inputs or outputs. The table summarizes port and DDR designation. DDR's cannot be read.

| AD1 | AD <sub>0</sub> | Selection                              |
|-----|-----------------|----------------------------------------|
| 0   | 0               | Port A                                 |
| 0   | 1               | Port B                                 |
| 1   | 0               | Port A Data Direction Register (DDR A) |
| 1   | 1               | Port B Data Direction Register (DDR B) |

When  $\overline{IOW}$  goes low and the Chip Enables are active, the data on the  $AD_{0-7}$  is written into I/O port selected by the latched value of  $AD_{0-1}$ . During this operation all I/O bits of the selected port are affected, regardless of their I/O mode and the state of IO/ $\overline{M}$ . The actual output level does not change until  $\overline{IOW}$  returns high. (Glitch free output.)

A port can be read out when the latched Chip Enables are active and either  $\overline{RD}$  goes low with  $IO/\overline{M}$ high, or  $\overline{IOR}$  goes low. Both input and output mode bits of a selected port will appear on lines  $AD_{0-7}$ .

To clarify the function of the I/O Ports and Data Direction Registers, the following diagram shows the configuration of one bit of PORT A and DDR A. The same logic applies to PORT B and DDR B.





Note that hardware RESET or writing a zero to the DDR latch will cause the output latch's output buffer to be disabled, preventing the data in the Output Latch from being passed through to the pin. This is equivalent to putting the port in the input mode. Note also that the data can be written to the Output Latch even though the Output Buffer has been disabled. This enables a port to be initialized with a value prior to enabling the output.

The diagram also shows that the contents of PORT A and PORT B can be read even when the ports are configured as outputs.

## **ERASURE CHARACTERISTICS**

The erasure characteristics of the 8755A are such that erasure begins to occur when exposed to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000-4000Å range. Data show that constant exposure to room level fluorescent lighting could erase the typical 8755A in approximately 3 years while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the 8755A is to be exposed to these types of lighting conditions for extended periods of time, opaque labels are available from Intel which should be placed over the 8755A window to prevent unintentional erasure.

The recommended erasure procedure for the 8755A is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with a 12000  $\mu$ W/cm<sup>2</sup> power rating. The 8755A should be placed within one inch from the lamp tubes during erasure. Some lamps have a filter on their tubes and this filter should be removed before erasure.

## PROGRAMMING

Initially, and after each erasure, all bits of the EPROM portions of the 8755A are in the "1" state. Information is introduced by selectively programming "0" into the desired bit locations. A programmed "0" can only be changed to a "1" by UV erasure.

The 8755A can be programmed on the Intel Universal Programmer (iUP), and iUPF8744A programming module.

The program mode itself consists of programming a single address at a time, giving a single 50 msec pulse for every address. Generally, it is desirable to have a verify cycle after a program cycle for the same address as shown in the attached timing diagram. In the verify cycle (i.e., normal memory read cycle) 'V<sub>DD</sub>' should be at +5V.

## SYSTEM APPLICATIONS

### System Interface with 8085AH

A system using the 8755A can use either one of the two I/O Interface techniques:

- Standard I/O
- Memory Mapped I/O

If a standard I/O technique is used, the system can use the feature of both  $CE_2$  and  $\overline{CE_1}$ . By using a combination of unused address lines  $A_{11-15}$  and the Chip Enable inputs, the 8085AH system can use up to 5 8755A's without requiring a CE decoder. See Figure 4.

If a memory mapped I/O approach is used the 8755A will be selected by the combination of both the Chip Enables and  $IO/\overline{M}$  using  $AD_{8-15}$  address lines. See Figure 3.



Figure 3. 8755A in 8085AH System (Memory-Mapped I/O)

# intel.



Figure 4. 8755A in 8085AH System (Standard I/O)

1-63

## **ABSOLUTE MAXIMUM RATINGS\***

| Temperature Under Bias0°C to +70°C                      |
|---------------------------------------------------------|
| Storage Temperature65°C to +150°C                       |
| Voltage on any Pin<br>with Respect to Ground0.5V to +7V |
| Power Dissipation                                       |

NOTICE: This is a production data sheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

## **D.C. CHARACTERISTICS**

 $T_A = 0^{\circ}C$  to 70°C,  $V_{CC} = V_{DD} = 5V \pm 5\%$ 

| Symbol           | Parameter                      | Min  | Max                   | Unit | Test Conditions                 |
|------------------|--------------------------------|------|-----------------------|------|---------------------------------|
| VIL              | Input Low Voltage              | -0.5 | 0.8                   | V    | $V_{\rm CC} = 5.0 V$            |
| VIH              | Input High Voltage             | 2.0  | V <sub>CC</sub> + 0.5 | v    | $V_{\rm CC} = 5.0 V$            |
| V <sub>OL</sub>  | Output Low Voltage             |      | 0.45                  | V    | l <sub>OL</sub> = 2 mA          |
| V <sub>OH</sub>  | Output High Voltage            | 2.4  |                       | V    | l <sub>OH</sub> = -400 μA       |
| կլ               | Input Leakage                  |      | 10                    | μA   | $V_{SS} \le V_{IN} \le V_{CC}$  |
| ILO              | Output Leakage Current         |      | ±10                   | μA   | $0.45V \le V_{OUT} \le V_{CC}$  |
| Icc              | V <sub>CC</sub> Supply Current |      | 180                   | mA   |                                 |
| I <sub>DD</sub>  | V <sub>DD</sub> Supply Current |      | 30                    | mA   | $V_{DD} = V_{CC}$               |
| CIN              | Capacitance of Input Buffer    |      | 10                    | pF   | $f_{\rm C} = 1 \ \mu \text{Hz}$ |
| C <sub>1/O</sub> | Capacitance of I/O Buffer      |      | 15                    | pF   | $f_{\rm C} = 1  \mu \text{Hz}$  |

## D.C. CHARACTERISTICS—PROGRAMMING

 $T_A = 0^{\circ}C$  to 70°C,  $V_{CC} = 5V \pm 5^{\circ}$ ,  $V_{SS} = 0V$ ,  $V_{DD} = 25V \pm 1V$ 

| Symbol          | Parameter                                   | Min | Тур | Max | Unit |
|-----------------|---------------------------------------------|-----|-----|-----|------|
| V <sub>DD</sub> | Programming Voltage (during Write to EPROM) | 24  | 25  | 26  | v    |
| IDD             | Prog Supply Current                         |     | 15  | 30  | mA   |

## inte

## A.C. CHARACTERISTICS

 $T_A = 0^{\circ}C$  to 70°C,  $V_{CC} = 5V \pm 5\%$ 

| Symbol                          | Desembles                               | 87  | 11-14 |      |
|---------------------------------|-----------------------------------------|-----|-------|------|
|                                 | Parameter                               | Min | Max   | Unit |
| tcyc                            | Clock Cycle Time                        | 320 |       | ns   |
| T <sub>1</sub>                  | CLK Pulse Width                         | 80  |       | ns   |
| T <sub>2</sub>                  | CLK Pulse Width                         | 120 |       | ns   |
| t <sub>f</sub> , t <sub>r</sub> | CLK Rise and Fall Time                  |     | 30    | ns   |
| t <sub>AL</sub>                 | Address to Latch Set Up Time            | 50  |       | ns   |
| t <sub>LA</sub>                 | Address Hold Time after Latch           | 80  |       | ns   |
| t <sub>LC</sub>                 | Latch to READ/WRITE Control             | 100 |       | ns   |
| t <sub>RD</sub>                 | Valid Data Out Delay from READ Control* |     | 170   | ns   |
| t <sub>AD</sub>                 | Address Stable to Data Out Valid**      |     | 450   | ns   |
| t <sub>LL</sub>                 | Latch Enable Width                      | 100 |       | ns   |
| t <sub>RDF</sub>                | Data Bus Float after READ               | 0   | 100   | ns   |
| tCL                             | READ/WRITE Control to Latch Enable      | 20  |       | ns   |
| tcc                             | READ/WRITE Control Width                | 250 |       | ns   |
| t <sub>DW</sub>                 | Data in Write Set Up Time               | 150 |       | ns   |
| twp                             | Data in Hold Time after WRITE           | 30  |       | ns   |
| twp                             | WRITE to Port Output                    |     | 400   | ns   |
| t <sub>PR</sub>                 | Port Input Set Up Time                  | 50  |       | ns   |
| t <sub>RP</sub>                 | Port Input Hold Time to Control         | 50  |       | ns   |
| tяүн                            | READY HOLD Time to Control              | 0   | 160   | ns   |
| tARY                            | ADDRESS (CE) to READY                   |     | 160   | ns   |
| t <sub>RV</sub>                 | Recovery Time between Controls          | 300 |       | ns   |
| t <sub>RDE</sub>                | READ Control to Data Bus Enable         | 10  |       | ns   |

#### NOTES:

## A.C. CHARACTERISTICS-PROGRAMMING

 $T_A$  = 0°C to 70°C,  $V_{CC}$  = 5V ±5%,  $V_{SS}$  = 0V,  $V_{DD}$  = 25V ±1V

| Symbol          | Parameter             | Min  | Тур | Max | Unit |
|-----------------|-----------------------|------|-----|-----|------|
| t <sub>PS</sub> | Data Setup Time       | 10   |     |     | ns   |
| t <sub>PD</sub> | Data Hold Time        | 0    |     |     | ns   |
| ts              | Prog Pulse Setup Time | 2    |     |     | μs   |
| ŧн              | Prog Pulse Hold Time  | 2    |     |     | μs   |
| tPR             | Prog Pulse Rise Time  | 0.01 | 2   |     | μs   |
| tpF             | Prog Pulse Fall Time  | 0.01 | 2   |     | μs   |
| tPRG            | Prog Pulse Width      | 45   | 50  |     | ms   |

1-65



## A.C. TESTING INPUT, OUTPUT WAVEFORM



## **WAVEFORMS**

#### **CLOCK SPECIFICATION FOR 8755A**





## PROM READ, I/O READ AND WRITE



## intel.

8755A

.

## WAVEFORMS (Continued)

### I/O PORT



#### WAIT STATE (READY = 0)



1-67

.



٥

## WAVEFORMS (Continued)

#### 8755A PROGRAM MODE

