## EMBEDDED ULTRA-LOW POWER Intel486<sup>™</sup> GX PROCESSOR - Ultra-Low Power Member of the Intel486™ 16-Bit External Data Bus **Processor Family** - 32-Bit RISC Technology Core - 8-Kbyte Write-Through Cache - Four Internal Write Buffers - Burst Bus Cycles - Data Bus Parity Generation and Checking - Intel System Management Mode (SMM) - **Boundary Scan (JTAG)** - 176-Lead Thin Quad Flat Pack (TQFP) - **Separate Voltage Supply for Core Circuitry** - **Fast Core-Clock Restart** - **Auto Clock Freeze** - Ideal for Embedded Battery-Operated and **Hand-Held Applications** Figure 1. Embedded Ultra-Low Power Intel486™ GX Processor Block Diagram Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Embedded Ultra-Low Power Intel486<sup>TM</sup> GX processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Copyright © Intel Corporation, 1997 \*Third-party brands and names are the property of their respective owners. # **Embedded Ultra-Low Power Intel486<sup>™</sup> GX Processor** | 1.0 | INT | RODUCTION | 1 | |------|-------|---------------------------------------------------------------------------------|------| | | 1.1 | Features | ′ | | | 1.2 | Family Members | 3 | | 2.0 | НΟ | N TO USE THIS DOCUMENT | 3 | | 3.0 | PIN | DESCRIPTIONS | 3 | | | 3.1 | Pin Assignments | 3 | | | 3.2 | Pin Quick Reference | 7 | | 4.0 | ARC | CHITECTURAL AND FUNCTIONAL OVERVIEW | 1 | | | 4.1 | Separate Supply Voltages | . 15 | | | 4.2 | Fast Clock Restart | . 16 | | | 4.3 | Level-Keeper Circuits | . 17 | | | 4.4 | Low-Power Features | . 18 | | | | 4.4.1 Auto Clock Freeze | . 18 | | | 4.5 | Bus Interface and Operation | 19 | | | | 4.5.1 16-Bit Data Bus | 19 | | | | 4.5.2 Parity | 19 | | | | 4.5.3 Data Transfer Mechanism | 19 | | | 4.6 | CPUID Instruction | . 27 | | | | 4.6.1 Operation of the CPUID Instruction | . 27 | | | 4.7 | Identification After Reset | . 29 | | | 4.8 | Boundary Scan (JTAG) | . 29 | | | | 4.8.1 Device Identification | . 29 | | | | 4.8.2 Boundary Scan Register Bits and Bit Order | 29 | | 5.0 | ELE | CTRICAL SPECIFICATIONS | 30 | | | 5.1 | Maximum Ratings | . 30 | | | 5.2 | DC Specifications | . 30 | | | 5.3 | AC Specifications | 34 | | | 5.4 | Capacitive Derating Curves | 41 | | 6.0 | ME | CHANICAL DATA | . 42 | | | 6.1 | Package Dimensions | 42 | | | 6.2 | Package Thermal Specifications | 43 | | _ | URE | | | | Figu | ıre 1 | · · · · · · · · · · · · · · · · · · · | | | Figu | ıre 2 | . Package Diagram for 176-Lead TQFP Package Embedded ULP Intel486™ GX Processor | 4 | | Figu | ıre 3 | Example of Supply Voltage Power Sequence | . 16 | | Figu | ıre 4 | Stop Clock State Diagram with Typical Power Consumption Values | . 17 | | Figu | ıre 5 | Logic to Generate A1, BHE# and BLE# | . 19 | ## Contents | Figure 6. | Address Prediction for Burst Transfers (1 of 3) | 25 | |------------|--------------------------------------------------------------------------------------------------------|----| | Figure 7. | Address Prediction for Burst Transfers (2 of 3) | 26 | | Figure 8. | Address Prediction for Burst Transfers (3 of 3) | 27 | | Figure 9. | CLK Waveform | 37 | | Figure 10. | Input Setup and Hold Timing | 37 | | Figure 11. | Input Setup and Hold Timing | 38 | | Figure 12. | Output Valid Delay Timing | 38 | | Figure 13. | PCHK# Valid Delay Timing | 39 | | Figure 14. | Maximum Float Delay Timing | 39 | | Figure 15. | TCK Waveform | 40 | | Figure 16. | Test Signal Timing Diagram | 40 | | Figure 17. | Typical Loading Delay versus Load Capacitance under Worst-Case Conditions for a Low-to-High Transition | 41 | | Figure 18. | Typical Loading Delay versus Load Capacitance under Worst-Case Conditions for a High-to-Low Transition | 41 | | Figure 19. | Package Mechanical Specifications for the 176-Lead TQFP Package | 42 | | TABLES | | | | Table 1. | The Embedded Ultra-Low Power Intel486 <sup>™</sup> GX Processor | | | Table 2. | Pin Assignment for 176-Lead TQFP Package Embedded ULP Intel486™ GX Processor | 5 | | Table 3. | Pin Cross Reference for 176-Lead TQFP Package Embedded ULP Intel486™ GX Processor | 6 | | Table 4. | Embedded ULP Intel486™ GX Processor Pin Descriptions | 7 | | Table 5. | Output Pins | 13 | | Table 6. | Input/Output Pins | 13 | | Table 7. | Test Pins | 14 | | Table 8. | Input Pins | 14 | | Table 9. | Valid Byte-Enable Cycles | 20 | | Table 10. | Address Sequence for Cache Line Transfers and Instruction Prefetches | 22 | | Table 11. | Valid Burst Cycle Sequences - I/O Reads and All Writes | 23 | | Table 12. | CPUID Instruction Description | 28 | | Table 13. | Boundary Scan Component Identification Code | 29 | | Table 14. | Absolute Maximum Ratings | 30 | | Table 15. | Operating Supply Voltages | 31 | | Table 16. | DC Specifications | 31 | | Table 17. | Active I <sub>CC</sub> Values | 32 | | Table 18. | Clock Stop, Stop Grant, and Auto HALT Power Down I <sub>CC</sub> Values | 33 | | Table 19. | AC Characteristics | | | Table 20. | AC Specifications for the Test Access Port | 36 | | Table 21. | Thermal Resistance | 43 | | Table 22. | Maximum Ambient Temperature (T <sub>A</sub> ) | 43 | #### 1.0 INTRODUCTION This data sheet describes the embedded Ultra-Low Power (ULP) Intel486™ GX processor. It is intended for embedded battery-operated and hand-held applications. The embedded ULP Intel486 GX processor provides all of the features of the Intel486 SX processor except for the 8-bit bus sizing logic and the processor-upgrade pin. The processor typically uses 20% to 50% less power than the Intel486 SX processor. Additionally, the embedded ULP Intel486 GX processor external data bus and parity signals have level-keeper circuitry and a fast-recovery core clock which are vital for ultra-low-power system designs. The processor is available in a Thin Quad Package (TQFP) enabling low-profile component implementation. The embedded ULP Intel486 GX processor consists of a 32-bit integer processing unit, an on-chip cache, and a memory management unit. The design ensures full instruction-set compatibility with the 8086, 8088, 80186, 80286, Intel386™ SX, Intel386 DX, and all versions of Intel486 processors. #### 1.1 Features The embedded ULP Intel486 GX processor offers these features of the Intel486 SX processor: - 32-bit RISC-Technology Core The embedded ULP Intel486 GX processor performs a complete set of arithmetic and logical operations on 8-, 16-, and 32-bit data types using a full-width ALU and eight general purpose registers. - Single Cycle Execution Many instructions execute in a single clock cycle. - Instruction Pipelining Overlapped instruction fetching, decoding, address translation and execution. - On-Chip Cache with Cache Consistency Support — An 8-Kbyte, write-through, internal cache is used for both data and instructions. Cache hits provide zero wait-state access times for data within the cache. Bus activity is tracked to detect alterations in the memory represented by the internal cache. The internal cache can be invalidated or flushed so that an external cache controller can maintain cache consistency. - External Cache Control Write-back and flush controls for an external cache are provided so the processor can maintain cache consistency. - On-Chip Memory Management Unit Address management and memory space protection mechanisms maintain the integrity of memory in a multitasking and virtual memory environment. Both segmentation and paging are supported. - Burst Cycles Burst transfers allow a new 16-bit data word to be read from memory on each bus clock cycle. This capability is especially useful for instruction prefetch and for filling the internal cache. Burst transfers also occur on some memory write and some I/O data transfers. - Write Buffers The processor contains four write buffers to enhance the performance of consecutive writes to memory. The processor can continue internal operations after a write to these buffers, without waiting for the write to be completed on the external bus. - Bus Backoff When another bus master needs control of the bus during a processor initiated bus cycle, the embedded ULP Intel486 GX processor floats its bus signals, then restarts the cycle when the bus becomes available again. - Instruction Restart Programs can continue execution following an exception generated by an unsuccessful attempt to access memory. This feature is important for supporting demand-paged virtual memory applications. - Boundary Scan (JTAG) Boundary Scan provides in-circuit testing of components on printed circuit boards. The Intel Boundary Scan implementation conforms with the IEEE Standard Test Access Port and Boundary Scan Architecture. - Intel System Management Mode (SMM) A unique Intel architecture operating mode provides a dedicated special purpose interrupt and address space that can be used to implement intelligent power management and other enhanced functions in a manner that is completely transparent to the operating system and applications software. - I/O Restart An I/O instruction interrupted by a System Management Interrupt (SMI#) can automatically be restarted following the execution of the RSM instruction. - Stop Clock The embedded ULP Intel486 GX processor has a stop clock control mechanism that provides two low-power states: a Stop Grant state (40–85 mW typical, depending on input clock frequency) and a Stop Clock state (~60 µW typical, with input clock frequency of 0 MHz). - Auto HALT Power Down After the execution of a HALT instruction, the embedded ULP Intel486 GX processor issues a normal Halt bus cycle and the clock input to the processor core is automatically stopped, causing the processor to enter the Auto HALT Power Down state (40–85 mW typical, depending on input clock frequency). The embedded ULP Intel486 GX processor differs from the Intel486 SX processor in the following areas: - 16-Bit External Data Bus The embedded ULP Intel486 GX processor is designed for 16-bit embedded systems, yet internally provides the 32-bit architecture of the Intel486 processor family. Two data parity bits are provided. - Processor Upgrade Removed The UP# signal is not provided. - Dynamic Bus-Sizing Removed The BS8# signal is not provided. - Separate Processor-Core Power While the embedded ULP Intel486 GX processor requires a supply voltage of 3.3 V, the processor core has dedicated V<sub>CC</sub> pins and operates with a supply voltage as low as 2.0 V. - Small, Low-Profile Package The 176-Lead Thin Quad Flat Pack (TQFP) package is approximately 26 mm square and only 1.5 mm in height. This is approximately the diameter and thickness of a U.S. quarter. The embedded ULP Intel486 GX processor is ideal for embedded hand-held and battery-powered applications. - Level Keeper Circuits The embedded ULP Intel486 GX processor has level-keeper circuits for its 16-bit external data bus and parity signals. They retain valid high and low logic voltage levels when the processor is in the Stop Grant and Stop Clock states. The level-keeper circuits for the parity signals are always enabled. This is a power-saving improvement from the floating data bus of the Intel486 SX processor. - Auto Clock Freeze The embedded ULP Intel486 GX processor monitors bus events and internal activity. The Auto Clock Freeze feature automatically controls internal clock distribution, turning off clocks to internal units when they are idle. This power-saving function is transparent to the embedded system. - Fast Clock Restart The embedded ULP Intel486 GX processor requires only eight clock periods to synchronize its internal clock with the CLK input signal. This provides for faster transition from the Stop Clock State to the Normal State. For 33-MHz operation, this synchronization time is only 240 ns compared with 1 ms (PLL startup latency) for the Intel486 processor. ## 1.2 Family Members Table 1 shows the embedded ULP Intel486 GX processor and briefly describes its characteristics. | Product | Supply<br>Voltage<br>(V <sub>CCP</sub> ) | Processor<br>Core Supply<br>Voltage<br>(V <sub>CC</sub> ) | Processor<br>Frequency<br>(MHz) | Package | |----------------|------------------------------------------|-----------------------------------------------------------|---------------------------------|----------| | | 3.3 V | 2.0 V to 3.3 V | 16 | 176-Lead | | FA80486GXSF-33 | | 2.2 V to 3.3 V | 20 | | | FA0U40UGASF-33 | | 2.4 V to 3.3 V | 25 | TQFP | | | | 2.7 V to 3.3 V | 33 | | Table 1. The Embedded Ultra-Low Power Intel486<sup>™</sup> GX Processor ## 2.0 HOW TO USE THIS DOCUMENT Even though it has a 16-bit external data bus, the embedded ULP Intel486 GX processor has characteristics similar to the 32-bit Intel486 SX processor. This document describes the new features of the embedded ULP Intel486 GX processor. Some Intel486 SX processor information is also included to minimize the dependence on the reference documents. For a complete set of documentation related to the embedded ULP Intel486 GX processor, use this document in conjunction with the following reference documents: - Embedded Intel486<sup>™</sup> Processor Family Developer's Manual — Order No. 273021 - Embedded Intel486™ Processor Hardware Reference Manual — Order No. 273025 - Intel Application Note AP-485 Intel Processor Identification with the CPUID Instruction — Order No. 241618 #### 3.0 PIN DESCRIPTIONS ## 3.1 Pin Assignments The following figures and tables show the pin assignments for the 176-pin Thin Quad Flat Pack (TQFP) package of the embedded ULP Intel486 GX processor. Included are: - Figure 2, Package Diagram for 176-Lead TQFP Package Embedded ULP Intel486™ GX Processor (pg. 4) - Table 2, Pin Assignment for 176-Lead TQFP Package Embedded ULP Intel486<sup>™</sup> GX Processor (pg. 5) - Table 3, Pin Cross Reference for 176-Lead TQFP Package Embedded ULP Intel486™ GX Processor (pg. 6) - Table 4, Embedded ULP Intel486<sup>™</sup> GX Processor Pin Descriptions (pg. 7) - Table 5, Output Pins (pg. 13) - Table 6, Input/Output Pins (pg. 13) - Table 7, Test Pins (pg. 14) - Table 8, Input Pins (pg. 14) The tables and figures show "no-connects" as "N/C." These pins should always remain unconnected. Connecting N/C pins to $V_{\rm CC}$ , $V_{\rm CCP}$ , $V_{\rm SS}$ , or any other signal pin can result in component malfunction or incompatibility with future steppings of the embedded ULP Intel486 GX processor. Figure 2. Package Diagram for 176-Lead TQFP Package Embedded ULP Intel486™ GX Processor Table 2. Pin Assignment for 176-Lead TQFP Package Embedded ULP Intel486™ GX Processor | Pin# | Description | Pin# | Description | Pin # | Description | Pin# | Description | |------|------------------|------|------------------|-------|------------------|------|------------------| | 1 | BLAST# | 45 | EADS# | 89 | D15 | 133 | A24 | | 2 | V <sub>CC</sub> | 46 | A20M# | 90 | D14 | 134 | A23 | | 3 | PLOCK# | 47 | RESET | 91 | V <sub>CCP</sub> | 135 | A22 | | 4 | LOCK# | 48 | N/C | 92 | V <sub>SS</sub> | 136 | A21 | | 5 | V <sub>SS</sub> | 49 | N/C | 93 | D13 | 137 | $V_{CCP}$ | | 6 | V <sub>CCP</sub> | 50 | N/C | 94 | D12 | 138 | V <sub>CCP</sub> | | 7 | N/C | 51 | FLUSH# | 95 | D11 | 139 | A20 | | 8 | PCHK# | 52 | INTR | 96 | D10 | 140 | A19 | | 9 | BRDY# | 53 | NMI | 97 | V <sub>CC</sub> | 141 | A18 | | 10 | BOFF# | 54 | V <sub>SS</sub> | 98 | V <sub>SS</sub> | 142 | TMS | | 11 | V <sub>CC</sub> | 55 | V <sub>SS</sub> | 99 | D9 | 143 | TDI | | 12 | V <sub>SS</sub> | 56 | V <sub>SS</sub> | 100 | D8 | 144 | $V_{CCP}$ | | 13 | N/C | 57 | V <sub>SS</sub> | 101 | DP1 | 145 | V <sub>SS</sub> | | 14 | RDY# | 58 | SRESET | 102 | D7 | 146 | A17 | | 15 | KEN# | 59 | SMIACT# | 103 | N/C | 147 | A16 | | 16 | V <sub>CC</sub> | 60 | V <sub>CC</sub> | 104 | V <sub>CCP</sub> | 148 | A15 | | 17 | V <sub>SS</sub> | 61 | V <sub>SS</sub> | 105 | D6 | 149 | $V_{SS}$ | | 18 | HOLD | 62 | V <sub>CCP</sub> | 106 | D5 | 150 | V <sub>CCP</sub> | | 19 | AHOLD | 63 | N/C | 107 | V <sub>CCP</sub> | 151 | A14 | | 20 | TCK | 64 | N/C | 108 | V <sub>SS</sub> | 152 | A13 | | 21 | V <sub>CC</sub> | 65 | SMI# | 109 | V <sub>CC</sub> | 153 | V <sub>CC</sub> | | 22 | V <sub>CC</sub> | 66 | N/C | 110 | V <sub>CC</sub> | 154 | A12 | | 23 | V <sub>SS</sub> | 67 | TDO | 111 | V <sub>SS</sub> | 155 | A11 | | 24 | V <sub>CC</sub> | 68 | V <sub>CC</sub> | 112 | V <sub>CC</sub> | 156 | V <sub>CC</sub> | | 25 | V <sub>CC</sub> | 69 | N/C | 113 | V <sub>CC</sub> | 157 | V <sub>SS</sub> | | 26 | CLK | 70 | N/C | 114 | V <sub>SS</sub> | 158 | V <sub>CCP</sub> | | 27 | HLDA | 71 | STPCLK# | 115 | V <sub>CC</sub> | 159 | A10 | | 28 | W/R# | 72 | V <sub>SS</sub> | 116 | D4 | 160 | A9 | | 29 | V <sub>SS</sub> | 73 | V <sub>CC</sub> | 117 | D3 | 161 | V <sub>CC</sub> | | 30 | $V_{CCP}$ | 74 | V <sub>SS</sub> | 118 | D2 | 162 | V <sub>SS</sub> | | 31 | BREQ | 75 | $V_{CCP}$ | 119 | D1 | 163 | A8 | | 32 | BE0# | 76 | $V_{SS}$ | 120 | D0 | 164 | A7 | | 33 | BE1# | 77 | V <sub>CCP</sub> | 121 | DP0 | 165 | A6 | | 34 | BE2# | 78 | $V_{SS}$ | 122 | A31 | 166 | RESERVED# | | 35 | BE3# | 79 | $V_{CCP}$ | 123 | A30 | 167 | A5 | | 36 | V <sub>CC</sub> | 80 | N/C | 124 | A29 | 168 | A4 | | 37 | $V_{SS}$ | 81 | V <sub>SS</sub> | 125 | V <sub>CCP</sub> | 169 | А3 | | 38 | M/IO# | 82 | V <sub>CC</sub> | 126 | A28 | 170 | $V_{CCP}$ | | 39 | D/C# | 83 | N/C | 127 | A27 | 171 | $V_{SS}$ | | 40 | PWT | 84 | V <sub>SS</sub> | 128 | A26 | 172 | V <sub>SS</sub> | | 41 | PCD | 85 | V <sub>SS</sub> | 129 | A25 | 173 | $V_{CCP}$ | | 42 | $V_{CCP}$ | 86 | V <sub>CCP</sub> | 130 | V <sub>CCP</sub> | 174 | $V_{SS}$ | | 43 | $V_{SS}$ | 87 | V <sub>SS</sub> | 131 | V <sub>SS</sub> | 175 | A2 | | 44 | V <sub>CC</sub> | 88 | $V_{SS}$ | 132 | $V_{SS}$ | 176 | ADS# | Table 3. Pin Cross Reference for 176-Lead TQFP Package Embedded ULP Intel486™ GX Processor | Address | Pin# | Data | Pin# | Control | Pin# | N/C | V <sub>CCP</sub> | V <sub>cc</sub> | V <sub>ss</sub> | |---------|------|------|------|-----------|------|-----|------------------|-----------------|-----------------| | A2 | 175 | D0 | 120 | A20M# | 46 | 7 | 6 | 2 | 5 | | A3 | 169 | D1 | 119 | ADS# | 176 | 13 | 30 | 11 | 12 | | A4 | 168 | D2 | 118 | AHOLD | 19 | 48 | 42 | 16 | 17 | | A5 | 167 | D3 | 117 | BE0# | 32 | 49 | 62 | 21 | 23 | | A6 | 165 | D4 | 116 | BE1# | 33 | 50 | 75 | 22 | 29 | | A7 | 164 | D5 | 106 | BE2# | 34 | 63 | 77 | 24 | 37 | | A8 | 163 | D6 | 105 | BE3# | 35 | 64 | 79 | 25 | 43 | | A9 | 160 | D7 | 102 | BLAST# | 1 | 66 | 86 | 36 | 54 | | A10 | 159 | D8 | 100 | BOFF# | 10 | 69 | 91 | 44 | 55 | | A11 | 155 | D9 | 99 | BRDY# | 9 | 70 | 104 | 60 | 56 | | A12 | 154 | D10 | 96 | BREQ | 31 | 80 | 107 | 68 | 57 | | A13 | 152 | D11 | 95 | CLK | 26 | 83 | 125 | 73 | 61 | | A14 | 151 | D12 | 94 | D/C# | 39 | 103 | 130 | 82 | 72 | | A15 | 148 | D13 | 93 | DP0 | 121 | | 137 | 97 | 74 | | A16 | 147 | D14 | 90 | DP1 | 101 | | 138 | 109 | 76 | | A17 | 146 | D15 | 89 | EADS# | 45 | | 144 | 110 | 78 | | A18 | 141 | | | FLUSH# | 51 | | 150 | 112 | 81 | | A19 | 140 | | | HLDA | 27 | | 158 | 113 | 84 | | A20 | 139 | | | HOLD | 18 | | 170 | 115 | 85 | | A21 | 136 | | | INTR | 52 | | 173 | 153 | 87 | | A22 | 135 | | | KEN# | 15 | | | 156 | 88 | | A23 | 134 | | | LOCK# | 4 | | | 161 | 92 | | A24 | 133 | | | M/IO# | 38 | | | | 98 | | A25 | 129 | | | NMI | 53 | | | | 108 | | A26 | 128 | | | PCD | 41 | | | | 111 | | A27 | 127 | | | PCHK# | 8 | | | | 114 | | A28 | 126 | | | PLOCK# | 3 | | | | 131 | | A29 | 124 | | | PWT | 40 | | | | 132 | | A30 | 123 | | | RDY# | 14 | | | | 145 | | A31 | 122 | | | RESERVED# | 166 | | | | 149 | | | | | | RESET | 47 | | | | 157 | | | | | | SMI# | 65 | | | | 162 | | | | | | SMIACT# | 59 | | | | 171 | | | | | | SRESET | 58 | | | | 172 | | | | | | STPCLK# | 71 | | | | 174 | | | | | | TCK | 20 | | | | | | | | | | TDI | 143 | | | | | | | | | | TDO | 67 | | | | | | | | | | TMS | 142 | | | | | | | | | | W/R# | 28 | | | | | ## 3.2 Pin Quick Reference The following is a brief pin description. For detailed signal descriptions refer to Appendix A, "Signal Descriptions," in the *Embedded Intel486<sup>TM</sup> Processor Family Developer's Manual*, order No. 273021. Table 4. Embedded ULP Intel486™ GX Processor Pin Descriptions (Sheet 1 of 6) | Symbol | Туре | Name and Function | |------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CLK | I | Clock provides the fundamental timing and internal operating frequency for the embedded ULP Intel486 GX processor. All external timing parameters are specified with respect to the rising edge of CLK. | | ADDRESS BU | IS | | | A31-A4<br>A3-A2 | I/O<br>O | Address Lines A31–A2, together with the byte enable signals, BE3#–BE0#, define the physical area of memory or input/output space accessed. Address lines A31–A4 are used to drive addresses into the embedded ULP Intel486 GX processor to perform cache line invalidation. Input signals must meet setup and hold times t <sub>22</sub> and t <sub>23</sub> . A31–A2 are not driven during bus or address hold. | | BE3#<br>BE2#<br>BE1#<br>BE0# | 0 0 0 | Byte Enable signals indicate active bytes during read and write cycles. During the first cycle of a cache fill, the external system should assume that all byte enables are active. BE3#–BE0# are active LOW and are not driven during bus hold. BE3# applies to processor data bits D31–D24 BE2# applies to processor data bits D23–D16 BE1# applies to processor data bits D15–D8 BE0# applies to processor data bits D7–D0 The byte enables can be used by the external system to generate address bits A1 and A0, as well as byte-high (D15-D8) and byte-low (D7-D0) enables. These are needed to interpret the 16-bit external data bus. | | DATA BUS | | | | D15-D0 | I/O | <b>Data Lines.</b> D7–D0 define the least significant byte of the data bus; D15-D8 define the most significant byte of the data bus. These signals must meet setup and hold times t <sub>22</sub> and t <sub>23</sub> for proper operation on reads. These pins are driven during the second and subsequent clocks of write cycles. | | DP1<br>DP0 | I/O | There is one <b>Data Parity</b> pin for each byte of the data bus. Data parity is generated on all write data cycles with the same timing as the data driven by the embedded ULP Intel486 GX processor. Even parity information must be driven back into the processor on the data parity pins with the same timing as read information to ensure that the correct parity check status is indicated by the processor. The signals read on these pins do not affect program execution. Input signals must meet setup and hold times $t_{22}$ and $t_{23}$ . DP1 and DP0 must be connected to $V_{\text{CCP}}$ through a pull-up resistor in systems that do not use parity. DP1 and DP0 are active HIGH and are driven during the second and subsequent clocks of write cycles. | Table 4. Embedded ULP Intel486™ GX Processor Pin Descriptions (Sheet 2 of 6) | Symbol | Туре | | | Na | me and Function | | | | | |----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PCHK# | 0 | Parity Status is driven on the PCHK# pin the clock after ready for read operations. The parity status is for data sampled at the end of the previous clock. A parity error is indicated by PCHK# being LOW. Parity status is only checked for enabled bytes as indicated by the byte enable signals. PCHK# is valid only in the clock immediately after read data is returned to the processor. At all other times PCHK# is inactive (HIGH). PCHK# is never floated. | | | | | | | | | BUS CYCLE DEFINITION | | | | | | | | | | | M/IO# | 0 | | | | ntrol and Write/Read lines are the primary bus | | | | | | D/C# | 0 | | J | ū | are driven valid as the ADS# signal is asserted. | | | | | | W/R# | 0 | M/IO# | D/C# | W/R# | Bus Cycle Initiated | | | | | | | | 0 | 0<br>0 | 0<br>1 | Interrupt Acknowledge<br>HALT/Special Cycle (see details below) | | | | | | | | 0 | 1 | 0 | I/O Read | | | | | | | | 0 | 1 | 1 | I/O Write | | | | | | | | 1 | 0 | 0 | Code Read | | | | | | | | 1 | 0 | 1 | Reserved | | | | | | | | 1 | 1 | 0 | Memory Read | | | | | | | | 1 | 1 | 1 | Memory Write | | | | | | | | HALT | /Special Cy | cle | | | | | | | | | Cycle N | ame | BE3# - E | BE0# A4-A2 | | | | | | | | Shutdow | 'n | 1110 | 000 | | | | | | | | HALT | | 1011 | 000 | | | | | | | | Stop Gra | ant bus cycle | 1011 | 100 | | | | | | LOCK# | 0 | Intel486<br>(address<br>bus cycle<br>last locked<br>driven de | GX processes holds are all e and goes in ed cycle enduring bus holds. | or does not a<br>llowed). LOC<br>nactive after<br>Is when Read | ant bus cycle is locked. The embedded ULP allow a bus hold when LOCK# is asserted K# goes active in the first clock of the first locked the last clock of the last locked bus cycle. The dy is returned. LOCK# is active LOW and not ad cycles are not transformed into cache fill tive. | | | | | | PLOCK# | 0 | Pseudo-Lock indicates that the current bus transaction requires more than one bus cycle to complete. For the embedded ULP Intel486 GX processor, examples of such operations are segment table descriptor reads (64 bits) and cache line fills (128 bits). | | | | | | | | | | | The embedded ULP Intel486 GX processor drives PLOCK# active until the addresses for the last bus cycle of the transaction are driven, regardless of whether RDY# or BRDY# have been returned. | | | | | | | | | | | PLOCK# should be sampled only in the clock in which Ready is returned. PLOCK# is active LOW and is not driven during bus hold. | | | | | | | | | BUS CONTRO | L | | | | | | | | | | ADS# | 0 | available | on the cycle | e definition lin | that a valid bus cycle definition and address are les and address bus. ADS# is driven active in the les are driven. ADS# is active LOW and not driven | | | | | Table 4. Embedded ULP Intel486™ GX Processor Pin Descriptions (Sheet 3 of 6) | Symbol | Туре | Name and Function | | | | |------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | RDY# | I | Non-burst Ready input indicates that the current bus cycle is complete. RDY# indicates that the external system has presented valid data on the data pins in response to a read or that the external system has accepted data from the embedded ULP Intel486 GX processor in response to a write. RDY# is ignored when the bus is idle and at the end of the first clock of the bus cycle. | | | | | | | RDY# is active during address hold. Data can be returned to the embedded ULP Intel486 GX processor while AHOLD is active. | | | | | | | RDY# is active LOW and is not provided with an internal pull-up resistor. RDY# must satisfy setup and hold times $t_{16}$ and $t_{17}$ for proper chip operation. | | | | | BURST CONT | rol | | | | | | BRDY# | I | Burst Ready input performs the same function during a burst cycle that RDY# performs during a non-burst cycle. BRDY# indicates that the external system has presented valid data in response to a read or that the external system has accepted data in response to a write. BRDY# is ignored when the bus is idle and at the end of the first clock in a bus cycle. | | | | | | | BRDY# is sampled in the second and subsequent clocks of a burst cycle. Data presented on the data bus is strobed into the embedded ULP Intel486 GX processor when BRDY# is sampled active. If RDY# is returned simultaneously wit BRDY#, BRDY# is ignored and the burst cycle is prematurely aborted. | | | | | | | BRDY# is active LOW and is provided with a small pull-up resistor. BRDY# must satisfy the setup and hold times $t_{16}$ and $t_{17}$ . | | | | | BLAST# | 0 | Burst Last signal indicates that the next time BRDY# is returned, the burst bus cycle is complete. BLAST# is active for both burst and non-burst bus cycles. BLAST# is active LOW and is not driven during bus hold. | | | | | INTERRUPTS | 3 | | | | | | RESET | I | Reset input forces the embedded ULP Intel486 GX processor to begin execution at a known state. The processor cannot begin executing instructions until at least 1 ms after V $_{\rm CC}$ , V $_{\rm CCP}$ , and CLK have reached their proper DC and AC specifications. The RESET pin must remain active during this time to ensure proper processor operation. However, for warm resets, RESET should remain active for at least 15 CLK periods. RESET is active HIGH. RESET is asynchronous but must meet setup and hold times $t_{20}$ and $t_{21}$ for recognition in any specific clock. | | | | | INTR | 1 | Maskable Interrupt indicates that an external interrupt has been generated. When the internal interrupt flag is set in EFLAGS, active interrupt processing is initiated. The embedded ULP Intel486 GX processor generates two locked interrupt acknowledge bus cycles in response to the INTR pin going active. INTR must remain active until the interrupt acknowledges have been performed to ensure processor recognition of the interrupt. INTR is active HIGH and is not provided with an internal pull-down resistor. INTR is asynchronous, but must meet setup and hold times t <sub>20</sub> and t <sub>21</sub> for recognition in any specific clock. | | | | Table 4. Embedded ULP Intel486™ GX Processor Pin Descriptions (Sheet 4 of 6) | Symbol | Туре | Name and Function | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NMI | I | Non-Maskable Interrupt request signal indicates that an external non-maskable interrupt has been generated. NMI is rising-edge sensitive and must be held LOW for at least four CLK periods before this rising edge. NMI is not provided with an internal pull-down resistor. NMI is asynchronous, but must meet setup and hold times $t_{20}$ and $t_{21}$ for recognition in any specific clock. | | SRESET | Soft Reset pin duplicates all functionality of the RESET pin except that the SMBASE register retains its previous value. For soft resets, SRESET must remain active for at least 15 CLK periods. SRESET is active HIGH. SRESET is asynchronous but must meet setup and hold times $t_{20}$ and $t_{21}$ for recognition in any specific clock. | | | SMI# is a falling-edge triggered si<br>GX processor into SMM at the cor<br>recognized on an instruction boun<br>instructions. SMI# does not break<br>currently executing SMM. The em<br>falling edge of one pending SMI#<br>nested SMI# is not recognized un | | System Management Interrupt input invokes System Management Mode (SMM). SMI# is a falling-edge triggered signal which forces the embedded ULP Intel486 GX processor into SMM at the completion of the current instruction. SMI# is recognized on an instruction boundary and at each iteration for repeat string instructions. SMI# does not break LOCKed bus cycles and cannot interrupt a currently executing SMM. The embedded ULP Intel486 GX processor latches the falling edge of one pending SMI# signal while it is executing an existing SMI#. The nested SMI# is not recognized until after the execution of a Resume (RSM) instruction. | | SMIACT# | 0 | System Management Interrupt Active, an active LOW output, indicates that the embedded ULP Intel486 GX processor is operating in SMM. It is asserted when the processor begins to execute the SMI# state save sequence and remains active LOW until the processor executes the last state restore cycle out of SMRAM. | | STPCLK# | I | Stop Clock Request input signal indicates a request was made to turn off or change the CLK input frequency. When the embedded ULP Intel486 GX processor recognizes a STPCLK#, it stops execution on the next instruction boundary (unless superseded by a higher priority interrupt), empties all internal pipelines and write buffers, and generates a Stop Grant bus cycle. STPCLK# is active LOW. Though STPCLK# has an internal pull-up resistor, an external $10\text{-}K\Omega$ pull-up resistor is needed if the STPCLK# pin is not used. STPCLK# is an asynchronous signal, but must remain active until the embedded ULP Intel486 GX processor issues the Stop Grant bus cycle. STPCLK# may be de-asserted at any time after the processor has issued the Stop Grant bus cycle. | | BUS ARBITRA | ATION | | | BREQ | 0 | <b>Bus Request</b> signal indicates that the embedded ULP Intel486 GX processor has internally generated a bus request. BREQ is generated whether or not the processor is driving the bus. BREQ is active HIGH and is never floated. | | HOLD I | | Bus Hold Request allows another bus master complete control of the embedded ULP Intel486 GX processor bus. In response to HOLD going active, the processor floats most of its output and input/output pins. HLDA is asserted after completing the current bus cycle, burst cycle or sequence of locked cycles. The embedded ULP Intel486 GX processor remains in this state until HOLD is de-asserted. HOLD is active HIGH and is not provided with an internal pull-down resistor. HOLD must satisfy setup and hold times $\mathbf{t}_{18}$ and $\mathbf{t}_{19}$ for proper operation. | Table 4. Embedded ULP Intel486™ GX Processor Pin Descriptions (Sheet 5 of 6) | Symbol | Type | Name and Function | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HLDA | 0 | Hold Acknowledge goes active in response to a hold request presented on the HOLD pin. HLDA indicates that the embedded ULP Intel486 GX processor has given the bus to another local bus master. HLDA is driven active in the same clock that the processor floats its bus. HLDA is driven inactive when leaving bus hold. HLDA is active HIGH and remains driven during bus hold. | | BOFF# | l | <b>Backoff</b> input forces the embedded ULP Intel486 GX processor to float its bus in the next clock. The processor floats all pins normally floated during bus hold but HLDA is not asserted in response to BOFF#. BOFF# has higher priority than RDY# or BRDY#; if both are returned in the same clock, BOFF# takes effect. The embedded ULP Intel486 GX processor remains in bus hold until BOFF# is negated. If a bus cycle is in progress when BOFF# is asserted the cycle is restarted. BOFF# is active LOW and must meet setup and hold times t <sub>18</sub> and t <sub>19</sub> for proper operation. | | CACHE INVA | LIDATION | | | AHOLD | I | Address Hold request allows another bus master access to the embedded ULP Intel486 GX processor's address bus for a cache invalidation cycle. The processor stops driving its address bus in the clock following AHOLD going active. Only the address bus is floated during address hold, the remainder of the bus remains active. AHOLD is active HIGH and is provided with a small internal pull-down resistor. For proper operation, AHOLD must meet setup and hold times t <sub>18</sub> and t <sub>19</sub> . | | EADS# | I | <b>External Address</b> - This signal indicates that a <i>valid</i> external address has been driven onto the embedded ULP Intel486 GX processor address pins. This address is used to perform an internal cache invalidation cycle. EADS# is active LOW and is provided with an internal pull-up resistor. EADS# must satisfy setup and hold times $t_{12}$ and $t_{13}$ for proper operation. | | CACHE CON | TROL | | | When the embedded ULP Intel486 GX processor cached and KEN# is active one clock before RDY transfer of the cycle, the cycle becomes a cache active one clock before RDY# during the last read line to be placed in the on-chip cache. KEN# is active one clock before RDY# during the last read line to be placed in the on-chip cache. | | Cache Enable pin is used to determine whether the current cycle is cacheable. When the embedded ULP Intel486 GX processor generates a cycle that can be cached and KEN# is active one clock before RDY# or BRDY# during the first transfer of the cycle, the cycle becomes a cache line fill cycle. Returning KEN# active one clock before RDY# during the last read in the cache line fill causes the line to be placed in the on-chip cache. KEN# is active LOW and is provided with a small internal pull-up resistor. KEN# must satisfy setup and hold times t <sub>14</sub> and t <sub>15</sub> for proper operation. | | FLUSH# | I | Cache Flush input forces the embedded ULP Intel486 GX processor to flush its entire internal cache. FLUSH# is active LOW and need only be asserted for one clock. FLUSH# is asynchronous but setup and hold times t <sub>20</sub> and t <sub>21</sub> must be met for recognition in any specific clock. | Table 4. Embedded ULP Intel486™ GX Processor Pin Descriptions (Sheet 6 of 6) | Symbol | Туре | Name and Function | |---------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PAGE CACHE | ABILITY | | | PWT<br>PCD | 0 | Page Write-Through and Page Cache Disable pins reflect the state of the page attribute bits, PWT and PCD, in the page table entry, page directory entry or control register 3 (CR3) when paging is enabled. When paging is disabled, the embedded ULP Intel486 GX processor ignores the PCD and PWT bits and assumes they are zero for the purpose of caching and driving PCD and PWT pins. PWT and PCD have the same timing as the cycle definition pins (M/IO#, D/C#, and W/R#). PWT and PCD are active HIGH and are not driven during bus hold. PCD is masked by the cache disable bit (CD) in Control Register 0. | | ADDRESS MA | SK | | | A20M# I | | Address Bit 20 Mask pin, when asserted, causes the embedded ULP Intel486 GX processor to mask physical address bit 20 (A20) before performing a lookup to the internal cache or driving a memory cycle on the bus. A20M# emulates the address wraparound at 1 Mbyte, which occurs on the 8086 processor. A20M# is active LOW and should be asserted only when the embedded ULP Intel486 GX processor is in real mode. This pin is asynchronous but should meet setup and hold times $\mathbf{t}_{20}$ and $\mathbf{t}_{21}$ for recognition in any specific clock. For proper operation, A20M# should be sampled HIGH at the falling edge of RESET. | | TEST ACCES | S PORT | | | тск | I | <b>Test Clock</b> , an input to the embedded ULP Intel486 GX processor, provides the clocking function required by the JTAG Boundary scan feature. TCK is used to clock state information (via TMS) and data (via TDI) into the component on the rising edge of TCK. Data is clocked out of the component (via TDO) on the falling edge of TCK. TCK is provided with an internal pull-up resistor. | | TDI | I | <b>Test Data Input</b> is the serial input used to shift JTAG instructions and data into the processor. TDI is sampled on the rising edge of TCK, during the SHIFT-IR and SHIFT-DR TAP controller states. During all other Test Access Port (TAP) controller states, TDI is a "don't care." TDI is provided with an internal pull-up resistor. | | of the component. TDO is driven on the falling ed | | <b>Test Data Output</b> is the serial output used to shift JTAG instructions and data out of the component. TDO is driven on the falling edge of TCK during the SHIFT-IR and SHIFT-DR TAP controller states. At all other times TDO is driven to the high impedance state. | | is sample | | <b>Test Mode Select</b> is decoded by the JTAG TAP to select test logic operation. TMS is sampled on the rising edge of TCK. To guarantee deterministic behavior of the TAP controller, TMS is provided with an internal pull-up resistor. | | RESERVED P | INS | | | RESERVED# | I | <b>Reserved</b> is reserved for future use. This pin MUST be connected to an external pull-up resistor circuit. The recommended resistor value is 10 kOhms. | Table 5. Output Pins | | | | Output Sig | nal | |-------------------|--------------|--------------------------------|----------------------------|---------------------------------------------------------| | Name | Active Level | Floated During<br>Address Hold | Floated During<br>Bus Hold | During Stop Grant and<br>Stop Clock States <sup>1</sup> | | BREQ | HIGH | | | Previous State | | HLDA | HIGH | | | As per HOLD | | BE3#-BE0# | LOW | | • | Previous State | | PWT, PCD | HIGH | | • | Previous State | | W/R#, M/IO#, D/C# | HIGH/LOW | | • | Previous State | | LOCK# | LOW | | • | HIGH (inactive) | | PLOCK# | LOW | | • | HIGH (inactive) | | ADS# | LOW | | • | HIGH (inactive) | | BLAST# | LOW | | • | Previous State | | PCHK# | LOW | | | Previous State | | A3-A2 | HIGH | • | • | Previous State | | SMIACT# | LOW | | | Previous State | #### NOTES: 1. The term "Previous State" means that the processor maintains the logic level applied to the signal pin just before the processor entered the Stop Grant state. This conserves power by preventing the signal pin from floating. Table 6. Input/Output Pins | | | Output Signal | | | | |----------|--------------|--------------------------------|----------------------------|-----------------------------------------------------------|--| | Name | Active Level | Floated During<br>Address Hold | Floated During<br>Bus Hold | During Stop Grant and<br>Stop Clock States <sup>1,2</sup> | | | D15-D0 | HIGH | | • | Level-Keeper | | | DP1, DP0 | HIGH | | • | Level-Keeper | | | A31-A4 | HIGH | • | • | Previous State | | #### NOTES: - The term "Level-Keeper" means that the processor maintains the most recent logic level applied to the signal pin. This conserves power by preventing the signal pin from floating. If a system component, other than the processor, temporarily drives these signal pins and then floats them, the processor forces and maintains the most recent logic levels that were applied by the system component. The level keepers for DP1 and DP0 are always enabled. - 2. The term "Previous State" means that the processor maintains the logic level applied to the signal pin just before the processor entered the Stop Grant state. This conserves power by preventing the signal pin from floating. Table 7. Test Pins | Name | Input or Output | Sampled/ Driven On | |------|-----------------|---------------------| | тск | Input | N/A | | TDI | Input | Rising Edge of TCK | | TDO | Output | Failing Edge of TCK | | TMS | Input | Rising Edge of TCK | Table 8. Input Pins | Name | Active Level | Synchronous/<br>Asynchronous | Internal Pull-Up/<br>Pull-Down | |-----------|--------------|------------------------------|--------------------------------| | CLK | | | | | RESET | HIGH | Asynchronous | | | SRESET | HIGH | Asynchronous | Pull-Down | | HOLD | HIGH | Synchronous | | | AHOLD | HIGH | Synchronous | Pull-Down | | EADS# | LOW | Synchronous | Pull-Up | | BOFF# | LOW | Synchronous | Pull-Up | | FLUSH# | LOW | Asynchronous | Pull-Up | | A20M# | LOW | Asynchronous | Pull-Up | | KEN# | LOW | Synchronous | Pull-Up | | RDY# | LOW | Synchronous | | | BRDY# | LOW | Synchronous | Pull-Up | | INTR | HIGH | Asynchronous | | | NMI | HIGH | Asynchronous | | | RESERVED# | LOW | Asynchronous | Pull-Up | | SMI# | LOW | Asynchronous | Pull-Up | | STPCLK# | LOW | Asynchronous | Pull-Up <sup>1</sup> | | тск | HIGH | | Pull-Up | | TDI | HIGH | | Pull-Up | | TMS | HIGH | | Pull-Up | <sup>1.</sup> Though STPCLK# has an internal pull-up resistor, an external 10-K $\Omega$ pull-up resistor is needed if the STPCLK# pin is not used. # 4.0 ARCHITECTURAL AND FUNCTIONAL OVERVIEW The embedded ULP Intel486 GX processor architecture is essentially the same as the 3.3 V Intel486 SX processor with a 1X clock (CLK) input. Refer to the Embedded Intel486™ Processor Family Developer's Manual, order number 273021, for a description of the Intel486 SX processor. The following notes supplement the information in the manual. - The embedded ULP Intel486 GX processor has a 16-bit external data bus and two data parity signals. While it has four byte-enable signals (BE3#-BE0#), the external system must generate address bits A1, A0 as well as enables for each byte of the 16-bit external data bus. More information about byte enables is provided in this datasheet. - The information pertaining to dynamic bus sizing of the external data bus does not apply. The embedded ULP Intel486 GX processor does not have the BS8# signal pin. - The embedded ULP Intel486 GX processor bursts data cycles similar to an Intel486 SX processor with bus-sizing BS16# active. - References to "V<sub>CC</sub>" are called "V<sub>CCP</sub>" by the embedded ULP Intel486 GX processor when the supply voltage pertains to the processor's external interface drivers and receivers. The term "V<sub>CC</sub>" pertains only to the processor core supply voltage of the embedded ULP Intel486 GX processor. Information about the split-supply voltage is provided in this datasheet. - The embedded ULP Intel486 GX processor has level-keeper circuits for its external 16-bit data bus (D15-D0) and data parity (DP1, DP0) signals. The Intel486 SX processor floats these signals instead. More information about the level-keeper circuitry is provided in this datasheet. - The manual describes the processor supplycurrent consumption for the Auto HALT Power Down, Stop Grant, and Stop Clock states. This supply-current consumption for the embedded ULP Intel486 GX processor is much less than that of the Intel486 SX processor. Information about power consumption and these states is provided in this datasheet. - The CPU ID, Boundary-Scan (JTAG) ID, and boundary-scan register bits for the embedded ULP Intel486 GX processor are in this datasheet. The embedded ULP Intel486 GX processor has one pin reserved for possible future use. This pin is an input signal, pin 166. It is called RESERVED# and must be connected to a 10-KΩ pull-up resistor. #### 4.1 Separate Supply Voltages The embedded ULP Intel486 GX processor has separate voltage-supply planes for its internal core-processor circuits and its external driver/receiver circuits. The supply voltage for the internal core processor is named $V_{CC}$ and the supply voltage for the external circuits is named $V_{CCP}$ . For a single-supply voltage design, the embedded ULP Intel486 GX processor is functional at $3.3~V\pm0.3~V$ . In this type of system design, the processor's $V_{CC}$ and $V_{CCP}$ pins must be tied to the same power plane. Even though $V_{CCP}$ must be $3.3 \, V \pm 0.3 \, V$ , the processor's external-output circuits can drive TTL-compatible components. However, the processor's external-input circuits do not allow connection to TTL-compatible components. Section 5.2, DC Specifications (pg. 30) contains the DC specifications for the processor's input and output signals. For lower-power operation, a separate, lower voltage for $V_{CC}$ can be chosen, but $V_{CCP}$ must be 3.3 V ± 0.3 V. Any voltage value between 2.0 V and 3.3 V can be chosen for $V_{CC}$ for guaranteed processor operation up to 16 MHz. The embedded ULP Intel486 GX processor can also operate at 33 MHz, provided the $V_{CC}$ value chosen is between 2.7 V and 3.3 V. Section 5.2, DC Specifications (pg. 30) defines supply voltage specifications. In systems with separate $V_{CC}$ and $V_{CCP}$ power planes, the processor-core voltage supply must always be less than or equal to the processor's external-interface voltage supply; e.g., the system design must guarantee: $$V_{CC} \leq V_{CCP}$$ Violating this relationship causes excessive power consumption. Limited testing has shown no component damage when this relationship is violated. However, prolonged violation is not recommended and component integrity is not guaranteed. The $V_{CC} \le V_{CCP}$ relationship must also be guaranteed by the system design during power-up and power-down sequences. Refer to Figure 3. Even though $V_{CC}$ must be less than or equal to $V_{CCP}$ , it is recommended that the system's power-on sequence allows $V_{CC}$ to quickly achieve its operational level once $V_{CCP}$ achieves its operational level. Similarly, the power-down sequence should allow $V_{CCP}$ to power down quickly after $V_{CC}$ is below the operational voltage level. These recommendations are given to keep power consumption at a minimum. Deviating from the recommendations does not create a component reliability problem, but power consumption of the processor's external interface circuits increases beyond normal operating values. Figure 3. Example of Supply Voltage Power Sequence #### 4.2 Fast Clock Restart The embedded ULP Intel486 GX processor has an integrated proprietary differential delay line (DDL) circuit for internal clock generation. The DDL is driven by the CLK input signal provided by the external system. During normal operation, the external system must guarantee that the CLK signal maintains its frequency so that the clock period deviates no more than 250 ps/CLK. This state, called the Normal State, is shown in Figure 4. To increase or decrease the CLK frequency more quickly than this, the system must interrupt the processor with the STPCLK# signal. Once the processor indicates that it is in the Stop Grant State, the system can adjust the CLK signal to the new frequency, wait a minimum of eight CLK periods, then force the processor to return to the normal operational state by deactivating the STPCLK# interrupt. This wait of eight CLK periods is much faster than the 1 ms wait required by earlier Intel486 SX processor products. While in the Stop Grant State, the external system may deactivate the CLK signal to the processor. This forces the processor to the Stop Clock State — the state in which the processor consumes the least power. Once the system reactivates the CLK signal, the processor transitions to the Stop Grant State within eight CLK periods. Normal operation can be resumed by deactivating the STPCLK# interrupt signal. Here again, the embedded ULP Intel486 GX processor recovers from the Stop Clock State much faster than the 1 ms PLL recovery of earlier Intel486 SX processors. Figure 4. Stop Clock State Diagram with Typical Power Consumption Values ## 4.3 Level-Keeper Circuits To obtain the lowest possible power consumption during the Stop Grant and Stop Clock states, system designers must ensure that: - input signals with pull-up resistors are not driven LOW - input signals with pull-down resistors are not driven HIGH See Table 8, Input Pins (pg. 14) for the list of signals with internal pull-up and pull-down resistors. All other input pins except A31-A4, D15-D0, DP1, and DP0 must be driven to the power supply rails to ensure lowest possible current consumption. During the Stop Grant and Stop Clock states, most processor output signals maintain their previous condition, which is the level they held when entering the Stop Grant state. In response to HOLD driven active during the Stop Grant state when the CLK input is running, the embedded ULP Intel486 GX processor generates HLDA and floats all output and input/output signals which are floated during the HOLD/HLDA state. When HOLD is deasserted, processor signals which maintain their previous state return to the state they were in prior to the HOLD/HLDA sequence. The data bus (D15-D0) and parity bits also maintain their previous states during the Stop Grant and Stop Clock states, but do so differently, as described in the following paragraphs. The embedded ULP Intel486 GX processor's data bus pins (D15-D0) and data parity pins have level keepers which maintain their previous states while in the Stop Grant and Stop Clock states. In response to HOLD driven active during the Stop Grant state when the CLK input is running, the embedded ULP Intel486 GX processor generates HLDA and floats D15-D0, DP1 and DP0 throughout the HOLD/HLDA cycles. When HOLD is deasserted, the processor's D15-D0, DP1 and DP0 signals return to the states they were in prior to the HOLD/HLDA sequence. At all other times during the Stop Grant and Stop Clock states, the processor maintains the logic levels of D15-D0, DP1 and DP0. When the external system circuitry drives D15-D0, DP1 and DP0 to different logic levels, the processor flips its D15-D0, DP1 and DP0 logic levels to match the ones driven by the external system. The processor maintains (keeps) these new levels even after the external circuitry stops driving D15-D0, DP1 and DP0. For some system designs, external resistors may not be required on D15-D0. DP1 and DP0 (they are required on previous Intel486 SX processor designs). System designs that never request Bus Hold during the Stop Grant and Stop Clock states might not require external resistors. If the system design uses Bus Hold during these states, the processor disables the level-keepers and floats the data bus. This type of design would require some kind of data bus termination to minimize power consumption. It is strongly recommended that the D15-D0, DP1 and DP0 pins do not have network resistors connected. External resistors used in the system design must be of a sufficient resistance value to "flip" the level-keeper circuitry and eliminate potential DC paths. The level-keeper circuits for DP1 and DP0 are always enabled, while the level-keeper circuits for D15-D0 are enabled only during the Stop Grant and Stop Clock states. The level-keeper circuit is designed to allow an external 27-K $\Omega$ pull-up resistor to switch the D15-D0, DP1 and DP0 circuits to a logic-HIGH level even though the level-keeper attempts to keep a logic-LOW level. In general, pull-up resistors smaller than 27 K $\Omega$ can be used as well as those greater than or equal to 1 M $\Omega$ . Pull-down resistors, when connected to D15-D0. DP1 and DP0. should be least 800 K $\Omega$ . #### 4.4 Low-Power Features As with other Intel486 processors, the embedded ULP Intel486 GX processor minimizes power consumption by providing the Auto HALT Power Down, Stop Grant, and Stop Clock states (see Figure 4). The embedded ULP Intel486 GX processor has an Auto Clock Freeze feature that further conserves power by judiciously deactivating its internal clocks while in the Normal Execution Mode. The power-conserving mechanism is designed such that it does not degrade processor performance or require changes to AC timing specifications. #### 4.4.1 Auto Clock Freeze To reduce power consumption, during the following bus cycles — under certain conditions — the processor slows-up or freezes some internal clocks: - Data-Read Wait Cycles (Memory, I/O and Interrupt Acknowledge) - Data-Write Wait Cycles (Memory, I/O) - HOLD/HLDA Cycles - AHOLD Cycles - BOFF Cycles Power is conserved during the wait periods in these cycles until the appropriate external-system signals are sent to the processor. These signals include: - READY - . NMI, SMI#, INTR, and RESET - BOFF# - FLUSH# - FADS# - KEN# transitions The embedded ULP Intel486 GX processor also reduces power consumption by temporarily freezing the clocks of its internal logic blocks. When a logic block is idle or in a wait state, its clock is frozen. ## 4.5 Bus Interface and Operation #### 4.5.1 16-Bit Data Bus The bi-directional lines, D15-D0, form the data bus for the embedded ULP Intel486 GX processor. D7-D0 define the least-significant byte and D15-D8 the most-significant byte. Data transfers are possible only to 16-bit devices. Bus-sizing for 8-bit devices (BS8# signal pin) is not supported by the processor. In some cases, external circuitry is needed for the processor to interface with 8-bit devices. An example of when external circuitry is not needed is an 8-bit I/O port that is mapped to a byte address. Here only part of the 16-bit data word is meant for the device and BS8# is not needed D15-D0 are active HIGH. For reads, D15-D0 must meet the setup and hold times, $t_{22}$ and $t_{23}$ . D15-D0 are not driven during read cycles and bus hold. #### 4.5.2 Parity Parity operation is the same as it is for the rest of the Intel486 processor family, with these exceptions: DP0 and DP1 are the data parity pins for the processor. There is one parity signal for each byte of the external data bus. Input signals on DP0 and DP1 must meet the setup and hold times, $t_{22}$ and $t_{23}$ . In systems not using parity, DP0 and DP1 must be connected to VCCP through a pull-up resistor. The data parity pins have level-keeper circuits which are described later. #### 4.5.3 Data Transfer Mechanism Data transfers operate in a manner similar to data transfers on the 32-bit data bus members of the Intel486 processor family with the BS16# pin driven active. For 32-bit data-bus family members, such 16bit data transfers involve all 32 bits of their external data busses and all four parity bits. Since the embedded ULP Intel486 GX processor has a 16-bit external data bus, all data transfers occur on the low order data bits, D0 through D15. Parity is generated and checked on DP0 and DP1. Dynamic Data Bus Sizing (BS16#, and BS8#) is not supported. All address bits (A31-A2) and byte enables (BE0#, BE1#, BE2#, and BE3#) are supported. Address bits A1 and A0 can be generated from the byte-enable signals in the same manner as the other Intel486 processors. Typically in 16-bit data bus designs, A1, byte-low enable (BLE), and byte-high enable (BHE) are needed and can be generated from the four byte-enable signals. Figure 5 shows the logic that can be used to generate A1, BHE#, and BLE#. Figure 5. Logic to Generate A1, BHE# and BLE# Table 9 contains the list of valid byte-enable combinations and how the 16-bit external data bus is interpreted. From External Circuitry **External Data Byte Enables** Bus (Note 1) Case BLE# D15-D7-D0. **BE3#** BE2# BE1# BE0# BHE# Α1 Α0 (A0) D8, DP1 DP0 valid O valid valid O O valid valid valid valid valid O O valid valid O O valid O valid valid valid Table 9. Valid Byte-Enable Cycles #### NOTES: 1. If the external system indicates to the processor that a read is cacheable, the processor initiates a cacheline fill. In this case, the external system should ignore BE3#, BE2#, BE1#, and BE0# and force A1, A0, and BHE# to a low logic level (0) for the first cycle of the transfer. This forces a memory read to start from a data address having its least significant digit 0, 4, 8, or C (hex). The byte-enable decodes for subsequent cycles of the line fill follow the table information as listed. Except for the initial transfer of a cache-line fill, the Byte Enables BE3#, BE2#, BE1#, and BE0# for cases 1, 2, 5, 8, 9, and 10 indicate either a one-, or two-byte data transfer that can be accomplished in one 16-bit data cycle. Except for the initial transfer of a cache-line fill, the Byte Enables BE3#, BE2#, BE1#, and BE0# for cases 3, 4, 6, and 7 indicate the transfer of two, three, or four data bytes that cannot be accomplished in one 16-bit data cycle. In these cases, the processor attempts to complete the partial transfer using an additional data cycle. The additional cycle could be burst by the processor (processor could respond with BLAST# unasserted for case 3, 4, 6, or 7). This is true for both memory and I/O reads and writes. There is more information about bursting in later sections. During write cycles, valid data is only driven onto the external data bus pins corresponding to active byte enables. Other pins of the data bus are driven but do not contain valid data. NOTE: Unlike the Intel386<sup>™</sup> processor, the embedded ULP Intel486 GX processor does not duplicate write data onto the parts of the data bus for which the corresponding byte enable is inactive. #### 4.5.3.1 Multiple and Burst Cycle Bus Transfers The embedded ULP Intel486 GX processor, like all other Intel486 processors, requires more than one data cycle to read or write data having bit widths greater than 32. Examples of this data are cache lines (128 bits) and instruction prefetches (128 bits). In addition, the embedded ULP Intel486 GX processor requires multiple data cycles to transfer data having bit widths greater than 16. An example is a doubleword operand (32 bits). Transferring misaligned 16-bit words also requires multiple data cycles. If a multiple data cycle is a memory-read or I/O-read data transfer, the processor could use burst cycles to perform the transfer. The processor could also burst misaligned 16-bit and 32-bit memory-write or I/O-write data transfers. In designing a memory and I/O port controller for the embedded ULP Intel486 GX processor, knowledge of the address sequence for burst cycles can be used to provide high-speed data access (minimal number of wait states). The following sections describe this sequence. #### 4.5.3.2 Cacheable Cycles The embedded ULP Intel486 GX processor uses burst cycles to perform a cache line fill. Because of its 16-bit external data bus, the processor bursts eight data cycles to read a 128-bit (16-byte) cache line from system memory. During the first cycle of the cache line transfer, the external system must ignore BE3#, BE2#, BE1#, and BE0# presented by the processor and proceed as if A1. A0. and BHE# were logic-low levels (0). This forces the memory read to start from a data address having its least significant hexadecimal digit 0. 4. 8. or C. The byte enables presented by the processor for subsequent cycles are decoded in the usual way by the external system. The sequences of data addresses are shown in Table 10. Like the rest of the Intel486 processor family, the initial value of A31-A4, M/IO#, W/R#, and D/C# are presented by the processor throughout the cache line fill. Also, the burst sequence can be terminated by the processor at any time by with an active BLAST# signal. Table 10. Address Sequence for Cache Line Transfers and Instruction Prefetches | Starting Address | Data | Signals from the Processor | | | | Address of<br>Expected Read Data | | |---------------------------------------|-------|----------------------------|------------------------------|----------------|--------|----------------------------------|----------------| | (Least significant hexadecimal digit) | Cycle | A3 A2 | Byte<br>Enables<br>BE3#-BE0# | A3-A0<br>(Hex) | BLAST# | D15-D8,<br>DP1 | D7-D-0,<br>DP0 | | | 1 | 0 0 | 0 0 0 0 | 0 | 1 | 1 | 0 | | | 2 | 0 0 | 0 0 1 1 | 2 | 1 | 3 | 2 | | | 3 | 0 1 | 0 0 0 0 | 4 | 1 | 5 | 4 | | 0, 1, 2, 3 | 4 | 0 1 | 0 0 1 1 | 6 | 1 | 7 | 6 | | 0, 1, 2, 3 | 5 | 1 0 | 0 0 0 0 | 8 | 1 | 9 | 8 | | | 6 | 1 0 | 0 0 1 1 | Α | 1 | В | Α | | | 7 | 1 1 | 0 0 0 0 | С | 1 | D | С | | | 8 | 1 1 | 0 0 1 1 | Е | 0 | F | Е | | | 1 | 0 1 | 0 0 0 0 | 4 | 1 | 5 | 4 | | | 2 | 0 1 | 0 0 1 1 | 6 | 1 | 7 | 6 | | | 3 | 0 0 | 0 0 0 0 | 0 | 1 | 1 | 0 | | 4, 5, 6, 7 | 4 | 0 0 | 0 0 1 1 | 2 | 1 | 3 | 2 | | 4, 5, 6, 7 | 5 | 1 1 | 0 0 0 0 | С | 1 | D | С | | | 6 | 1 1 | 0 0 1 1 | Е | 1 | F | Е | | | 7 | 1 0 | 0 0 0 0 | 8 | 1 | 9 | 8 | | | 8 | 1 0 | 0 0 1 1 | Α | 0 | В | Α | | | 1 | 1 0 | 0 0 0 0 | 8 | 1 | 9 | 8 | | | 2 | 1 0 | 0 0 1 1 | Α | 1 | В | Α | | | 3 | 1 1 | 0 0 0 0 | С | 1 | D | С | | 8, 9, A, B | 4 | 1 1 | 0 0 1 1 | E | 1 | F | Е | | 0, 9, A, D | 5 | 0 0 | 0 0 0 0 | 0 | 1 | 1 | 0 | | | 6 | 0 0 | 0 0 1 1 | 2 | 1 | 3 | 2 | | | 7 | 0 1 | 0 0 0 0 | 4 | 1 | 5 | 4 | | | 8 | 0 1 | 0 0 1 1 | 6 | 0 | 7 | 6 | | | 1 | 1 1 | 0 0 0 0 | С | 1 | D | С | | | 2 | 1 1 | 0 0 1 1 | Е | 1 | F | Е | | | 3 | 1 0 | 0 0 0 0 | 8 | 1 | 9 | 8 | | C, D, E, F | 4 | 1 0 | 0 0 1 1 | Α | 1 | В | Α | | Ο, D, E, F | 5 | 0 1 | 0 0 0 0 | 4 | 1 | 5 | 4 | | | 6 | 0 1 | 0 0 1 1 | 6 | 1 | 7 | 6 | | | 7 | 0 0 | 0 0 0 0 | 0 | 1 | 1 | 0 | | | 8 | 0 0 | 0 0 1 1 | 2 | 0 | 3 | 2 | Whenever its cache circuitry is not busy, the processor uses this same bursting mechanism for prefetching instructions (128 bits, 16 bytes), even if the instructions are not indicated as cacheable by the external system. Instruction prefetches can occur that use the address sequencing shown in Table 10. The initial value of A31-A4, M/IO#, W/R#, and D/C# are presented by the processor throughout the 128-bit prefetch burst. It is possible for the processor to prefetch instructions not needed. The burst sequence can be terminated by the processor at any time with an active BLAST# signal. #### 4.5.3.3 Non-Cacheable Cycles For memory and I/O data transfers, the embedded ULP Intel486 GX processor determines how many data cycles are required for the transfer based on its internal information. This information includes the byte-length of the data, the transfer's starting data address, and data alignment. For memory reads, the processor resorts to the 128-bit cache-line address sequence described above if the external system indicates the data is cacheable. Otherwise, the processor uses its internal information to determine whether to burst the data cycles of a multiple-cycle transfer. In some cases, the transfer can be performed entirely by burst cycles. In other cases, a combination of burst cycles and single cycles are required to perform the data transfer. There are also cases for which burst cycles cannot be used and the transfer consists of multiple cycles, each beginning with the ADS# signal. #### I/O Writes, I/O Reads, and Memory Writes If the processor initiates bursting (BLAST# inactive) during an I/O Write, I/O Read or Memory Write, the duration of the burst is a maximum of four bytes (32 bits). All of the possible burst situations are listed in Table 11. In all cases, the burst is two data cycles. The control signals M/IO#, D/C#, W/R#, address bits A31-A4 as well as A3 and A2 remain constant throughout each two-cycle burst. Table 11. Valid Burst Cycle Sequences - I/O Reads and All Writes | Starting Address | Data | Signals from the Processor | | | | Address of<br>Expected Read Data | | |---------------------------------------|-------|----------------------------|---------------------------|----------------|--------|----------------------------------|----------------| | (Least significant hexadecimal digit) | Cycle | A3 A2 | Byte Enables<br>BE3#-BE0# | A3-A0<br>(Hex) | BLAST# | D15-D8,<br>DP1 | D7-D-0,<br>DP0 | | 0.4.9.0 | 1 | A3 A2 | 0 0 0 0 | 0, 4, 8, C | 1 | 2nd | 1st | | 0, 4, 8, C | 2 | A3 A2 | 0 0 1 1 | 2, 6, A, E | 0 | 4th | 3rd | | 1, 5, 9, D | 1 | A3 A2 | 0 0 0 1 | 1, 5, 9, D | 1 | 1st | - | | 1, 3, 9, 0 | 2 | A3 A2 | 0 0 1 1 | 2, 6, A, E | 0 | 3rd | 2nd | | 1, 5, 9, D | 1 | A3 A2 | 1 0 0 1 | 1, 5, 9, D | 1 | 1st | - | | 1, 5, 9, D | 2 | A3 A2 | 1 0 1 1 | 2, 6, A, E | 0 | - | 2nd | | 2, 6, A, E | 1 | A3 A2 | 1 0 0 0 | 0, 4, 8, C | 1 | 2nd | 1st | | | 2 | A3 A2 | 1 0 1 1 | 2, 6, A, E | 0 | ı | 3rd | #### Non-Cacheable Memory Reads When the processor initiates bursting, the duration of the burst is a maximum of 16 bytes (128 bits). Non-cacheable instruction prefetches can be 16 bytes in duration. The possible burst sequences are the same as for cache-line transfers listed in Table 11. The burst sequence can be terminated at any time with an active BLAST# signal. The length of a burst transfer can be 16, eight, or fewer than eight bytes. For burst lengths of eight or less, the entire burst transfer is confined to a quad-word (eight-byte) data boundary of system memory. A31-A3 remain constant throughout this type of burst transfer. #### 4.5.3.4 Burst Transfer Address Prediction The processor provides the data address (A31-A2) and byte enables (BE3#-BE0#) for the first data cycle while ADS# is inactive. The initial values for A1, BHE# and BLE# (A0) can be derived from the byte enables. If bursting is anticipated, the next data address can be predicted at this time and can be used by the memory controller to perform burst data transfers with minimal wait states. Rather than list all of the burst mode address combinations, a general algorithm is provided in Figure 6. This algorithm holds true for all burst transfers including cache-line fills, instruction prefetches, I/O and memory-write data transfers described in earlier sections. Figure 6. Address Prediction for Burst Transfers (1 of 3) Figure 7. Address Prediction for Burst Transfers (2 of 3) Figure 8. Address Prediction for Burst Transfers (3 of 3) In the figure, MA3, MA2, and MA1 are memory address bits. LA3 and LA2 are the saved, initial values of A3 and A2 respectively. The term "MA2 = NOT [LA2]" means that MA2 is the opposite logic state as the saved initial A2 value. MA31-MA4 are derived directly from A31-A4, which remain constant throughout the burst transfer. M/IO#, W/R#, and D/C# also remain constant. BLE# (A0) is not shown. but is always active (LOW) throughout the transfer. BHE#, also not shown, cannot be predicted for the last data cycle of a burst transfer and must be decoded from the byte enable bits for the last burst cycle (follows BLAST# = 0). Otherwise BHE# is always active (LOW) throughout the burst. The processor defines "cacheable data" as the case where PCD is inactive (LOW) and LOCK# is inactive (HIGH) and KEN# is active (LOW). #### 4.6 CPUID Instruction The embedded ULP Intel486 GX processor supports the CPUID instruction (see Table 12). Because not all Intel processors support the CPUID instruction, a simple test can determine if the instruction is supported. The test involves the processor's ID Flag, which is bit 21 of the EFLAGS register. If software can change the value of this flag, the CPUID instruction is available. The actual state of the ID Flag bit is irrelevant and provides no significance to the hardware. This bit is cleared (reset to zero) upon device reset (RESET or SRESET) for compatibility with Intel486 processor designs that do not support the CPUID instruction. CPUID-instruction details are provided here for the embedded ULP Intel486 GX processor. Refer to Intel Application Note AP-485 Intel Processor Identification with the CPUID Instruction (Order No. 241618) for a description that covers all aspects of the CPUID instruction and how it pertains to other Intel processors. #### 4.6.1 Operation of the CPUID Instruction The CPUID instruction requires the software developer to pass an input parameter to the processor in the EAX register. The processor response is returned in registers EAX, EBX, EDX, and ECX. Table 12. CPUID Instruction Description | OP CODE | Instruction | Processor<br>Core Clocks | Parameter passed in EAX (Input Value) | Description | |---------|-------------|--------------------------|---------------------------------------|--------------------------| | 0F A2 | CPUID | 9 | 0 | Vendor (Intel) ID String | | | | 14 | 1 | Processor Identification | | | | 9 | > 1 | Undefined (Do Not Use) | **Vendor ID String** - When the parameter passed in EAX is 0 (zero), the register values returned upon instruction execution are shown in the following table. | | | 3124 | 2316 | 158 | 70 | |------------------|-----|---------------|---------|---------|---------| | High Value (= 1) | EAX | 0 0 0 0 | 0 0 0 0 | 0 0 0 0 | 0 0 0 1 | | | • | | | | | | Vendor ID String | EBX | u <b>(75)</b> | n (6E) | e (65) | G (47) | | (ASCII | EDX | I (49) | e (65) | n (6E) | i (69) | | Characters) | ECX | 1 (6C) | e (65) | t (74) | n (6E) | The values in EBX, EDX and ECX indicate an Intel processor. When taken in the proper order, they decode to the string "GenuineIntel." | | | 3114 | 13,12 | 118 | 74 | 3 | 0 | |----------------|-----|-----------------------|-------------------|-------------|----------|---------|-------| | Processor | EAX | (Do Not Use) | 0 0 | 0100 | 0010 | ) X | XXX | | Signature | | Intel Reserved | Processor<br>Type | Family | Model | Ste | pping | | | | (Intel releases infor | mation about s | tepping nun | nbers as | needed) | | | | | 31 | | | | | 0 | | Intel Reserved | EBX | | Intel Rese | erved | | | | | (Do Not Use) | ECX | Intel Reserved | | | | | | | | | 31 | | | 2 | 1 | 0 | | Feature Flags | EDX | 0 | | | 0 | 1 | 0 | | | | | | | | VME | FPU | #### 4.7 Identification After Reset Processor Identification - Upon reset, the EDX register contains the processor signature: | | | 3114 | 13,12 | 118 | 74 | 30 | |-----------|-----|----------------|-------------------|--------|-------|----------| | Processor | EDX | (Do Not Use) | 0 0 | 0100 | 0010 | XXXX | | Signature | | Intel Reserved | Processor<br>Type | Family | Model | Stepping | (Intel releases information about stepping numbers as needed) ## 4.8 Boundary Scan (JTAG) #### 4.8.1 Device Identification Table 13 shows the 32-bit code for the embedded ULP Intel486 GX processor which is loaded into the Device Identification Register. Table 13. Boundary Scan Component Identification Code | Version | Part Number | | | | Mfg ID | 1 | |---------|-------------------------------------------|-------------------------------|-----------------------------------------|--------------------------------------------|--------------|---| | | <b>V</b> <sub>CC</sub><br>0=5V<br>1=3.3 V | Intel<br>Architecture<br>Type | Family<br>0100 = Intel486<br>CPU Family | Model = embedded ULP Intel486 GX processor | 009H = Intel | | | 3128 | 27 | 2621 | 2017 | 1612 | 111 | 0 | | XXXX | 1 | 000001 | 0100 | | 0000001001 | 1 | (Intel releases information about version numbers as needed) **Boundary Scan Component Identification Code = x828 4013 (Hex)** # 4.8.2 Boundary Scan Register Bits and Bit Order The boundary scan register contains a cell for each pin as well as cells for control of bidirectional and three-state pins. There are "Reserved" bits which correspond to no-connect (N/C) signals of the embedded ULP Intel486 GX processor. Control registers WRCTL, ABUSCTL, BUSCTL, and MISCCTL are used to select the direction of bidirectional or three-state output signal pins. A "1" in these cells designates that the associated bus or bits are floated if the pins are three-state, or selected as input if they are bidirectional. - WRCTL controls D15-D0, DP1 and DP0 - ABUSCTL controls A31-A2 - BUSCTL controls ADS#, BLAST#, PLOCK#, LOCK#, W/R#, BE0#, BE1#, BE2#, BE3#, M/IO#, D/C#, PWT, and PCD - · MISCCTL controls PCHK#, HLDA, and BREQ The following is the bit order of the embedded ULP Intel486 GX processor boundary scan register: TDO ← A2, A3, A4, A5, RESERVED, A6, A7, A8, A9, A10, A11, A12, A13, A14, A15, A16, A17, A18, A19, A20, A21, A22, A23, A24, A25, A26, A27, A28, A29, A30, A31, DP0, D0, D1, D2, D3, D4, D5, D6, D7, DP1, D8, D9, D10, D11, D12, D13, D14, D15, Reserved, Reserve ← TDI #### 5.0 ELECTRICAL SPECIFICATIONS ## 5.1 Maximum Ratings Table 14 is a stress rating only. Extended exposure to the Maximum Ratings may affect device reliability. Furthermore, although the embedded ULP Intel486 GX processor contains protective circuitry to resist damage from electrostatic discharge, always take precautions to avoid high static voltages or electric fields. Functional operating conditions are given in **Section 5.2**, **DC Specifications** and **Section 5.3**, **AC Specifications**. **Table 14. Absolute Maximum Ratings** | Case Temperature under Bias | -65 °C to +110 °C | |-----------------------------------------------------------------|------------------------------------| | Storage Temperature | -65 °C to +150 °C | | DC Voltage on Any Pin with Respect to Ground | -0.5 V to V <sub>CCP</sub> + 0.5 V | | Supply Voltage $V_{CC}$ with Respect to $V_{SS}$ | -0.5 V to +4.6 V | | Supply Voltage V <sub>CCP</sub> with Respect to V <sub>SS</sub> | -0.5 V to +4.6 V | ## 5.2 DC Specifications The following tables show the operating supply voltages, DC I/O specifications, and component power consumption for the embedded ULP Intel486 GX processor. | Table 15. | Operating | Supply | Voltages | |-----------|-----------|--------|----------| |-----------|-----------|--------|----------| | Product | V <sub>CCP</sub> Range <sup>1</sup> | Max. CLK<br>Frequency | V <sub>CC</sub> Range <sup>2</sup> | V <sub>CC</sub> Fluctuation | | | |----------------|-------------------------------------|-----------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | FA80486GXSF-33 | 3.3 V ± 0.3 V | 16 | 2.0 V min<br>3.3 V max | | | | | | | 20 | 2.2 V min<br>3.3 V max | $\pm 0.2 \text{ V}$ at 2.0 V $\leq$ V <sub>CC</sub> $\leq$ 2.7 V $\pm 0.3 \text{ V/-}0.2 \text{ V}$ at 2.7 V $\leq$ V <sub>CC</sub> $\leq$ 3.0 V | | | | | | 25 | 2.4 V min<br>3.3 V max | $\pm 0.3 \text{ V}$ at $3.0 \text{ V} \le \text{V}_{CC} \le 3.3 \text{ V}$ | | | | | | 33 | 2.7 V min<br>3.3 V max | | | | #### NOTES: - 1. In all cases, $V_{CCP}$ must be $\geq V_{CC}$ . - 2. $V_{CC}$ may be set to any voltage within the $V_{CC}$ Range. The setting determines the allowed $V_{CC}$ Fluctuation. Table 16. DC Specifications (Sheet 1 of 2) T<sub>CASE</sub>=0 °C to +85 °C | Symbol | Parameter | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------------------------------|------------------------------|-----------------------|--------|--------| | $V_{IL}$ | Input LOW Voltage | -0.3 | +0.8 | V | | | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | V <sub>CCP</sub> +0.3 | V | Note 1 | | V <sub>IHC</sub> | Input HIGH Voltage of CLK V <sub>CCP</sub> -0.6 | | V <sub>CCP</sub> +0.3 | V | | | V <sub>OL</sub> | Output LOW Voltage $I_{OL}$ = 2.0 mA $I_{OL}$ = 100 $\mu$ A | | 0.4<br>0.2 | V<br>V | | | V <sub>OH</sub> | Output HIGH Voltage<br>I <sub>OH</sub> = -2.0 mA<br>I <sub>OH</sub> = -100 μA | 2.4<br>V <sub>CCP</sub> -0.2 | | V<br>V | | | ILI | Input Leakage Current | | 15 | μΑ | Note 2 | | I <sub>IH</sub> | Input Leakage Current | | 200 | μΑ | Note 3 | | I <sub>IL</sub> | Input Leakage Current | | 400 | μΑ | Note 4 | #### NOTES: - 1. All inputs except CLK. - 2. This parameter is for inputs without pull-up or pull-down resistors and $0V \le V_{IN} \le V_{CCP}$ . - 3. This parameter is for inputs with pull-down resistors and $V_{IH} = 2.4V$ , and for level-keeper pins at V=0.4V. - 4. This parameter is for inputs with pull-up resistors and V<sub>IL</sub> = 0.4V, and for level-keeper pins at V=2.4V. - 5. $F_C=1$ MHz. Not 100% tested. Table 16. DC Specifications (Sheet 2 of 2) T<sub>CASE</sub>=0 °C to +85 °C | I <sub>LO</sub> | Output Leakage Current | 15 | μΑ | | |------------------|---------------------------|----|----|--------| | C <sub>IN</sub> | Input Capacitance | 10 | pF | Note 5 | | C <sub>OUT</sub> | I/O or Output Capacitance | 10 | pF | Note 5 | | C <sub>CLK</sub> | CLK Capacitance | 6 | pF | Note 5 | #### NOTES: - 1. All inputs except CLK. - 2. This parameter is for inputs without pull-up or pull-down resistors and $0V \le V_{IN} \le V_{CCP}$ . - 3. This parameter is for inputs with pull-down resistors and $V_{IH} = 2.4V$ , and for level-keeper pins at V=0.4V. - 4. This parameter is for inputs with pull-up resistors and $V_{IL} = 0.4V$ , and for level-keeper pins at V=2.4V. - 5. F<sub>C</sub>=1 MHz. Not 100% tested. Table 17. Active I<sub>CC</sub> Values T<sub>CASE</sub>=0 °C to +85 °C | Symbol | Parameter | Frequency | Supply Voltage | Typical I <sub>CC</sub> | Max. I <sub>CC</sub> | Notes | |------------------|---------------------------------------------------|-----------|----------------------------------|-------------------------|----------------------|-------| | I <sub>CC1</sub> | I <sub>CC</sub> Active<br>(V <sub>CC</sub> pins) | 16 MHz | $V_{CC} = 2.0 \pm 0.2 \text{ V}$ | 65 mA | 105 mA | | | | | | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | 105 mA | 170 mA | | | | | 20 MHz | $V_{CC} = 2.2 \pm 0.2 \text{ V}$ | 85 mA | 140 mA | | | | | | $V_{CC}$ = 3.3 $\pm$ 0.3 $V$ | 130 mA | 210 mA | | | | | 25 MHz | $V_{CC} = 2.4 \pm 0.2 \text{ V}$ | 120 mA | 195 mA | | | | | | $V_{CC}$ = 3.3 $\pm$ 0.3 $V$ | 165 mA | 260 mA | | | | | 33 MHz | $V_{CC}$ = 2.7 $\pm$ 0.2 $V$ | 180 mA | 280 mA | | | | | | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | 220 mA | 345 mA | | | I <sub>CC2</sub> | I <sub>CC</sub> Active<br>(V <sub>CCP</sub> pins) | 16 MHz | $V_{CCP}$ = 3.3 $\pm$ 0.3 $V$ | 5 mA | 16 mA | 1 | | | | 20 MHz | $V_{CCP}$ = 3.3 $\pm$ 0.3 $V$ | 6 mA | 20 mA | 1 | | | | 25 MHz | $V_{CCP}$ = 3.3 $\pm$ 0.3 $V$ | 9 mA | 30 mA | 1 | | | | 33 MHz | $V_{CCP}$ = 3.3 $\pm$ 0.3 $V$ | 12 mA | 40 mA | 1 | #### NOTES: 1. These parameters are for $C_L = 50 \text{ pF}$ Table 18. Clock Stop, Stop Grant, and Auto HALT Power Down I\_CC Values $T_{CASE} = 0~^{\circ}C$ to +85 $^{\circ}C$ | Symbol | Parameter | Frequency | Supply Voltage | Typical I <sub>CC</sub> | Max. I <sub>CC</sub> | Notes | | |-------------------|-----------------------------------------------------------------------------------|-------------------------|-----------------------------------|-----------------------------------|----------------------|--------|--| | | | | $V_{CC} = 2.0 \pm 0.2 \text{ V}$ | 3 μΑ | 105 μΑ | | | | | | | $V_{CC} = 2.2 \pm 0.2 \text{ V}$ | 3 μΑ | 110 μΑ | | | | I <sub>CCS0</sub> | I <sub>CC</sub> Stop Clock<br>(V <sub>CC</sub> pins) | 0 MHz | $V_{CC} = 2.4 \pm 0.2 \text{ V}$ | 4 μΑ | 120 μΑ | | | | | (ACC bills) | | $V_{CC} = 2.7 \pm 0.2 \text{ V}$ | 4 μΑ | 130 μΑ | Note 1 | | | | | | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | 5 μΑ | 150 μΑ | | | | I <sub>CCS2</sub> | I <sub>CC</sub> Stop Clock<br>(V <sub>CCP</sub> pins) | 0 MHz | $V_{CCP}$ = 3.3 $\pm$ 0.3 $V$ | 3 μΑ | 80 μΑ | | | | | I <sub>CC</sub> Stop Grant,<br>Auto HALT<br>Power Down<br>(V <sub>CC</sub> pins) | 16 MHz | $V_{CC} = 2.0 \pm 0.2 \text{ V}$ | 8 mA | 15 mA | | | | | | | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | 12 mA | 20 mA | | | | | | 20 MHz | $V_{CC} = 2.2 \pm 0.2 \text{ V}$ | 10 mA | 20 mA | | | | | | | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | 15 mA | 25 mA | | | | I <sub>CCS1</sub> | | 25 MHz | $V_{CC} = 2.4 \pm 0.2 \text{ V}$ | 14 mA | 25 mA | | | | | | | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ | 20 mA | 30 mA | | | | | | 33 MHz | $V_{CC} = 2.7 \pm 0.2 \text{ V}$ | 20 mA | 30 mA | | | | | | | $V_{CC}$ = 3.3 $\pm$ 0.3 $V$ | 25 mA | 35 mA | | | | | I <sub>CC</sub> Stop Grant,<br>Auto HALT<br>Power Down<br>(V <sub>CCP</sub> pins) | 16 MHz | $V_{CCP} = 3.3 \pm 0.3 \text{ V}$ | 270 μΑ | 1.0 mA | | | | 1 | | 20 MHz | $V_{CCP}$ = 3.3 $\pm$ 0.3 $V$ | 340 μΑ | 1.2 mA | | | | I <sub>CCS3</sub> | | 25 MHz | $V_{CCP} = 3.3 \pm 0.3 \text{ V}$ | 425 μΑ | 1.5 mA | | | | | | (v <sub>CCP</sub> pins) | 33 MHz | $V_{CCP} = 3.3 \pm 0.3 \text{ V}$ | 610 μΑ | 2.0 mA | | ### NOTES: The I<sub>CC</sub> Stop Clock specification refers to the I<sub>CC</sub> value once the processor enters the Stop Clock state. For all input signals, the V<sub>IH</sub> and V<sub>IL</sub> levels must be equal to V<sub>CCP</sub> and 0V, respectively, to meet the I<sub>CC</sub> Stop Clock specifications. # 5.3 AC Specifications The AC specifications for the embedded ULP Intel486 GX processor are given in this section. Table 19. AC Characteristics (Sheet 1 of 2) valid over the operating supply voltages listed in Table 15, Operating Supply Voltages (pg. 31). $T_{CASE}$ = 0 °C to +85 °C; $C_L$ = 50 pF | 0 | | 2.0V ≤ V | <sub>CC</sub> < 2.2V | 2.2V ≤ V | <sub>CC</sub> < 2.4V | 2.4V ≤ V | <sub>CC</sub> < 2.7V | 2.7V ≤ V <sub>0</sub> | <sub>CC</sub> ≤ 3.3V | | | |-----------------|----------------------------------------------------------------------------------------------------------|----------|----------------------|----------|----------------------|----------|----------------------|-----------------------|----------------------|--------|----------------------| | Symbol | Parameter | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | | Frequency | 0 | 16 | 0 | 20 | 0 | 25 | 0 | 33 | MHz | Note 1 | | t <sub>1</sub> | CLK Period | 62.5 | | 50 | | 40 | | 30 | | ns | Note 1 | | t <sub>1a</sub> | CLK Period Stability | | 250 | | 250 | | 250 | | 250 | ps/CLK | Note 2 | | t <sub>2</sub> | CLK High Time | 23 | | 18 | | 14 | | 11 | | ns | at 2V | | t <sub>3</sub> | CLK Low Time | 23 | | 18 | | 14 | | 11 | | ns | at 0.8V | | t <sub>4</sub> | CLK Fall Time | | 4 | | 4 | | 4 | | 3 | ns | 2V to 0.8V<br>Note 3 | | t <sub>5</sub> | CLK Rise Time | | 4 | | 4 | | 4 | | 3 | ns | 0.8V to 2V<br>Note 3 | | t <sub>6</sub> | A2-A31, PWT, PCD,<br>BE0#-BE3#, M/IO#,<br>D/C#, W/R#, ADS#,<br>LOCK#, BREQ, HLDA,<br>SMIACT# Valid Delay | 3 | 30 | 3 | 24 | 3 | 19 | 3 | 16 | ns | | | t <sub>7</sub> | A2-A31, PWT, PCD,<br>BE0#-BE3#, M/IO#,<br>D/C#, W/R#, ADS#,<br>LOCK#, BREQ, Float<br>Delay | | 36 | | 30 | | 28 | | 20 | ns | Note 3 | | t <sub>8</sub> | PCHK# Valid Delay | 3 | 34 | 3 | 29 | 3 | 24 | 3 | 22 | ns | | | t <sub>8a</sub> | BLAST#, PLOCK# Valid<br>Delay | 3 | 34 | 3 | 29 | 3 | 24 | 3 | 20 | ns | | | t <sub>9</sub> | BLAST#, PLOCK# Float<br>Delay | | 36 | | 30 | | 28 | | 20 | ns | Note 3 | | t <sub>10</sub> | D0-D15, DP0, DP1<br>Write Delay | 3 | 31 | 3 | 26 | 3 | 20 | 3 | 19 | ns | | | t <sub>11</sub> | D0-D15, DP0, DP1<br>Float Delay | | 36 | | 30 | | 28 | | 20 | ns | Note 3 | | t <sub>12</sub> | EADS# Setup Time | 13 | | 11 | | 8 | | 6 | | ns | | | t <sub>13</sub> | EADS# Hold Time | 4 | | 4 | | 3 | | 3 | | ns | | | t <sub>14</sub> | KEN# Setup Time | 13 | | 11 | | 8 | | 6 | | ns | | | t <sub>15</sub> | KEN# Hold Time | 4 | | 4 | | 3 | | 3 | | ns | | | t <sub>16</sub> | RDY#, BRDY# Setup<br>Time | 13 | | 11 | | 8 | | 6 | | ns | | | t <sub>17</sub> | RDY#, BRDY# Hold<br>Time | 4 | | 4 | | 3 | | 3 | | ns | | ### Table 19. AC Characteristics (Sheet 2 of 2) valid over the operating supply voltages listed in Table 15, Operating Supply Voltages (pg. 31). $T_{CASE}$ = 0 °C to +85 °C; $C_L$ = 50 pF | Symbol | Parameter | $\textbf{2.0V} \leq \textbf{V}_{\textbf{CC}} < \textbf{2.2V}$ | | $\textbf{2.2V} \leq \textbf{V}_{\textbf{CC}} < \textbf{2.4V}$ | | $\textbf{2.4V} \leq \textbf{V}_{\textbf{CC}} < \textbf{2.7V}$ | | $\textbf{2.7V} \leq \textbf{V}_{\textbf{CC}} \leq \textbf{3.3V}$ | | | | |------------------|----------------------------------------------------------------------------|---------------------------------------------------------------|-----|---------------------------------------------------------------|-----|---------------------------------------------------------------|-----|------------------------------------------------------------------|-----|------|-------| | Symbol | raiametei | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | t <sub>18</sub> | HOLD, AHOLD Setup<br>Time | 15 | | 13 | | 10 | | 6 | | ns | | | t <sub>18a</sub> | BOFF# Setup Time | 15 | | 13 | | 10 | | 9 | | ns | | | t <sub>19</sub> | HOLD, AHOLD, BOFF#<br>Hold Time | 4 | | 4 | | 3 | | 3 | | ns | | | t <sub>20</sub> | FLUSH#, A20M#, NMI,<br>INTR, SMI#, STPCLK#,<br>SRESET, RESET Setup<br>Time | 15 | | 13 | | 10 | | 6 | | ns | | | t <sub>21</sub> | FLUSH#, A20M#, NMI,<br>INTR, SMI#, STPCLK#,<br>SRESET, RESET Hold<br>Time | 4 | | 4 | | 3 | | 3 | | ns | | | t <sub>22</sub> | D0-D15, DP0, DP1, A4-<br>A31 Read Setup Time | 11 | | 8 | | 6 | | 6 | | ns | | | t <sub>23</sub> | D0-D15, DP0, DP1, A4-<br>A31 Read Hold Time | 4 | | 4 | | 3 | | 3 | | ns | | #### NOTE: - 1. 0 Hz operation is tested and guaranteed by the STPCLK# and Stop Grant bus cycle protocol. 0 Hz < CLK < 8 MHz operation is confirmed by design characterization, but not 100% tested in production. - 2. Specification t1a is applicable only when STPCLK# / STOP GRANT bus cycle protocol. - 3. Not 100% tested, guaranteed by design characterization. - 4. CLK reference voltage for timing measurement is 1.5 V except t2 through t5. Other signals are measured at 1.5 V. . Table 20. AC Specifications for the Test Access Port | Cumbal | Parameter | 1.8 V ≤ Vcc < 3.0 V | | $Vcc = 3.3 \pm 0.3 V$ | | Unit | Figure | Notes | |-----------------|----------------------------------------------|---------------------|-----|-----------------------|-----|------|--------|------------| | Symbol | | Min | Max | Min | Max | Unit | Figure | Notes | | t <sub>24</sub> | TCK Frequency | | 5 | | 8 | MHz | 15 | | | t <sub>25</sub> | TCK Period | 200 | | 125 | | ns | 15 | Note 1 | | t <sub>26</sub> | TCK High Time | 65 | | 40 | | ns | 15 | @ 2.0V | | t <sub>27</sub> | TCK Low Time | 65 | | 40 | | ns | 15 | @0.8V | | t <sub>28</sub> | TCK Rise Time | | 15 | | 8 | ns | 15 | Note 2 | | t <sub>29</sub> | TCK Fall Time | | 15 | | 8 | ns | 15 | Note 2 | | t <sub>30</sub> | TDI, TMS Setup Time | 16 | | 8 | | ns | 16 | Note 3 | | t <sub>31</sub> | TDI, TMS Hold Time | 20 | | 10 | | ns | 16 | Note 3 | | t <sub>32</sub> | TDO Valid Delay | 3 | 46 | 3 | 30 | ns | 16 | Note 3 | | t <sub>33</sub> | TDO Float Delay | | 52 | | 36 | ns | 16 | Notes 3, 4 | | t <sub>34</sub> | All Outputs (except TDO) Valid Delay | 3 | 80 | 3 | 30 | ns | 16 | Note 3 | | t <sub>35</sub> | All Outputs (except TDO) Float Delay | | 88 | | 36 | ns | 16 | Notes 3, 4 | | t <sub>36</sub> | All Inputs (except TDI, TMS, TCK) Setup Time | 16 | | 8 | | ns | 16 | Note 3 | | t <sub>37</sub> | All Inputs (except TDI, TMS, TCK) Hold Time | 35 | | 15 | | ns | 16 | Note 3 | #### NOTES: - 1. TCK period ≥ CLK period. - 2. Rise/Fall Times are measured between 0.8 V and 2.0 V. Rise/Fall times can be relaxed by 1 ns per 10 ns increase in TCK period. - 3. Parameter measured from TCK. - 4. Not 100% tested, guaranteed by design characterization. Figure 9. CLK Waveform Figure 10. Input Setup and Hold Timing Figure 11. Input Setup and Hold Timing Figure 12. Output Valid Delay Timing Figure 13. PCHK# Valid Delay Timing Figure 14. Maximum Float Delay Timing Figure 15. TCK Waveform Figure 16. Test Signal Timing Diagram ## 5.4 Capacitive Derating Curves The following graphs are the capacitive derating curves for the embedded ULP Intel486 GX processor. Figure 17. Typical Loading Delay versus Load Capacitance under Worst-Case Conditions for a Low-to-High Transition Figure 18. Typical Loading Delay versus Load Capacitance under Worst-Case Conditions for a Highto-Low Transition ### 6.0 MECHANICAL DATA This section describes the packaging dimensions and thermal specifications for the embedded ULP Intel486 GX processor. ## 6.1 Package Dimensions Figure 19. Package Mechanical Specifications for the 176-Lead TQFP Package ### 6.2 Package Thermal Specifications The embedded ULP Intel486 GX processor is specified for operation when the case temperature $(T_C)$ is within the range of 0°C to 85°C. $T_C$ may be measured in any environment to determine whether the processor is within the specified operating range. The ambient temperature (T<sub>A</sub>) can be calculated from $\theta_{JC}$ and $\theta_{JA}$ from the following equations: $$\begin{split} T_J &= T_C + P * \theta_{JC} \\ T_A &= T_J - P * \theta_{JA} \\ T_C &= T_A + P * [\theta_{JA} - \theta_{JC}] \\ T_A &= T_C - P * [\theta_{JA} - \theta_{JC}] \end{split}$$ Where $T_J,\ T_A,\ T_C$ equals Junction, Ambient and Case Temperature respectively. $\theta_{JC},\ \theta_{JA}$ equals Junction-to-Case and Junction-to-Ambient thermal Resistance, respectively. Maximum Power Consumption (P) is defined as $$\begin{split} P &= V \text{ (typ) * } I_{CC} \text{ (max)} \\ P &= [V_{CC} \text{ (typ) * } I_{CC1} \text{ (max)}] + \\ & [V_{CCP} \text{ (typ) * } I_{CC2} \text{(max)}] \\ \text{where:} \quad I_{CC1} \text{ is the } V_{CC} \text{ supply current} \end{split}$$ Values for $\theta_{JA}$ and $\theta_{JC}$ are given in the following tables for each product at its maximum operating frequencies. I<sub>CC2</sub> is the V<sub>CCP</sub> supply current Table 21. Thermal Resistance (°C/W) $\theta_{JC}$ and $\theta_{JA}$ for the 176-Lead TQFP Package | θ <sub>JC</sub> (°C/W) | θ <sub>JA</sub> (°C/W) with no airflow | |------------------------|----------------------------------------| | 4.3 | 33.6 | The following table shows maximum ambient temperatures of the embedded ULP Intel486 GX processor for each product and maximum operating frequencies. These temperatures are calculated using $I_{CC1}$ and $I_{CC2}$ values measured during component-validation testing using $V_{CCP}$ =3.6 V and worst-case $V_{CC}$ values. Table 22. Maximum Ambient Temperature (T<sub>A</sub>) 176-Lead TQFP Package | Frequency | V <sub>CC</sub> | T <sub>A</sub> (°C) with no airflow | |------------|-----------------|-------------------------------------| | 16 MHz | 2.0 V | 83 | | 10 1011 12 | 3.3 V | 73 | | 20 MHz | 2.2 V | 80 | | 20 MH2 | 3.3 V | 70 | | 25 MHz | 2.4 V | 77 | | 25 1/11 12 | 3.3 V | 66 | | 33 MHz | 2.7 V | 70 | | 33 IVITZ | 3.3 V | 60 |