April 1991 Revised August 1999 ## 74FR9245 ## 9-Bit Bidirectional Transceiver with 3-STATE Outputs ## **General Description** The 74FR9245 contains nine non-inverting bidirectional buffers with 3-STATE outputs and is intended for bus-oriented applications. Current sinking capability is 64 mA on both the A and B Ports. The Transmit/Receive $(T/\overline{R})$ input determines the direction of data flow through the bidirectional transceiver. Transmit (active-HIGH) enables data from A Ports to B Ports; Receive (active-LOW) enables data from B Ports to A Ports. The Output Enable input, when HIGH, disables both A and B Ports by placing them in a High Z condition. #### **Features** - Non-inverting buffers - Bidirectional data path - A and B output sink capability of 64 mA, source capability of 15 mA - Guaranteed pin-to-pin skew, multiple output switching and 250 pf delay ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|---------------------------------------------------------------------------| | 74FR9245SC | M24B | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74FR9245MSA | MSA24 | 24-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide | | 74FR9245SPC | N24C | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-100, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ## **Logic Symbol** ## **Connection Diagram** # **Pin Descriptions** | Pin Names | Description | | | | |--------------------------------|----------------------------------|--|--|--| | ŌĒ | Output Enable Input (Active-LOW) | | | | | T/R | Transmit/Receive Input | | | | | A <sub>0</sub> -A <sub>8</sub> | Side A Inputs or 3-STATE Outputs | | | | | B <sub>0</sub> -B <sub>8</sub> | Side B Inputs or 3-STATE Outputs | | | | ## **Truth Table** | Inp | uts | Output | |-----------------|-----|---------------------| | OE | T/R | | | L | L | Bus B Data to Bus A | | L | Н | Bus A Data to Bus B | | н | X | High Z State | | I IIICH Veltere | | Tilgit Z State | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial ## **Logic Diagram** ## **Absolute Maximum Ratings**(Note 1) $\begin{array}{ll} \mbox{Storage Temperature} & -65^{\circ}\mbox{C to } +150^{\circ}\mbox{C} \\ \mbox{Ambient Temperature under Bias} & -55^{\circ}\mbox{C to } +125^{\circ}\mbox{C} \\ \end{array}$ Junction Temperature under Bias V<sub>CC</sub> Pin Potential to Ground Pin -55°C to +150°C -0.5V to +7.0V Input Voltage (Note 2) -0.5 V to +7.0 V Input Current (Note 2) -30 mA to +5.0 mA Voltage Applied to Output in HIGH State (with V<sub>CC</sub> = 0V) $\begin{array}{ll} \text{Standard Output} & -0.5 \text{V to V}_{\text{CC}} \\ \text{3-STATE Output} & -0.5 \text{V to +5.5V} \end{array}$ Current Applied to Output % in LOW State (Max) twice the rated $I_{OL}$ (mA) ESD Last Passing Voltage (Min) 4000V # Recommended Operating Conditions Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V Note 1: Absolute maximum ratings are value beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. ## **DC Electrical Characteristics** | Symbol | Parameter | Min | Тур | Max | Units | V <sub>CC</sub> | Conditions | |------------------------------------|--------------------------------------------|------|------|------|-------|-----------------|-------------------------------------------------| | V <sub>IH</sub> | Input HIGH Voltage | 2.0 | | | V | | Recognized HIGH Signal | | V <sub>IL</sub> | Input LOW Voltage | | | 0.8 | V | | Recognized LOW Signal | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | V <sub>OH</sub> | Output HIGH Voltage | 2.4 | | | V | Min | $I_{OH} = -3 \text{ mA } (A_n, B_n)$ | | | | 2.0 | | | V | Min | $I_{OH} = -15 \text{ mA } (A_n, B_n)$ | | V <sub>OL</sub> | Output LOW Voltage | | | 0.55 | V | Min | $I_{OL} = 64 \text{ mA } (A_n, B_n)$ | | I <sub>IH</sub> | Input HIGH Current | | | 5 | μΑ | Max | $V_{IN} = 2.7V (\overline{OE}, T/\overline{R})$ | | I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test | | | 7 | μА | Max | $V_{IN} = 7.0V (\overline{OE}, T/\overline{R})$ | | I <sub>BVIT</sub> | Input HIGH Current<br>Breakdown Test (I/O) | | | 100 | μА | Max | $V_{IN} = 5.5V (A_n, B_n)$ | | I <sub>IL</sub> | Input LOW Current | | | -250 | μΑ | Max | $V_{IN} = 0.5V (\overline{OE}, T/\overline{R})$ | | $V_{ID}$ | Input Leakage Test | 4.75 | | | V | 0.0 | $I_{ID} = 1.9 \mu A$ | | | | | | | | | All Other Pins Grounded | | I <sub>OD</sub> | Output Circuit | | | 3.75 | | 0.0 | V <sub>IOD</sub> = 150 mV | | | Leakage Current | | | 3.73 | μА | 0.0 | All Other Pins Grounded | | I <sub>IH</sub> + I <sub>OZH</sub> | Output Leakage Current | | | 25 | μΑ | Max | $V_{OUT} = 2.7V (A_n, B_n)$ | | $I_{IL} + I_{OZL}$ | Output Leakage Current | | | -150 | μΑ | Max | $V_{OUT} = 0.5V (A_n, B_n)$ | | los | Output Short-Circuit Current | -100 | | -225 | mA | Max | $V_{OUT} = 0.0V (A_n, B_n)$ | | I <sub>CEX</sub> | Output HIGH Leakage Current | | | 50 | μΑ | Max | $V_{OUT} = V_{CC} (A_n, B_n)$ | | I <sub>ZZ</sub> | Bus Drainage Test | | | 100 | μΑ | 0.0 | $V_{OUT} = 5.25V (A_n, B_n)$ | | I <sub>CCH</sub> | Power Supply Current | | 55 | 80 | mA | Max | All Outputs HIGH | | I <sub>CCL</sub> | Power Supply Current | | 75 | 115 | mA | Max | All Outputs LOW | | I <sub>CCZ</sub> | Power Supply Current | | 65 | 85 | mA | Max | Outputs 3-STATE | | C <sub>IN</sub> | Input Capacitance | | 8.0 | | pF | 5.0 | ŌE, T/R | | | | | 17.0 | | pF | 5.0 | A <sub>n</sub> , B <sub>n</sub> | ## **AC Electrical Characteristics** | Symbol | Parameter | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ | | | $T_A = 0$ °C to +70°C $V_{CC} = +50V$ $C_L = 50 \text{ pF}$ | | Units | |------------------|----------------------------------|-------------------------------------------------------------|-----|-----|-------------------------------------------------------------|-----|-------| | | | Min | Тур | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay | 1.0 | 2.6 | 3.9 | 1.0 | 3.9 | ns | | t <sub>PHL</sub> | $A_n$ to $B_n$ or $B_n$ to $A_n$ | 1.0 | 1.7 | 3.9 | 1.0 | 3.9 | 115 | | t <sub>PZH</sub> | Output Enable Time | 2.7 | 5.0 | 6.5 | 2.7 | 6.5 | ns | | t <sub>PZL</sub> | | 2.7 | 4.3 | 6.5 | 2.7 | 6.5 | 115 | | t <sub>PHZ</sub> | Output Disable Time | 1.7 | 3.7 | 6.0 | 1.7 | 6.0 | ns | | t <sub>PLZ</sub> | | 1.7 | 3.6 | 6.0 | 1.7 | 6.0 | 115 | ## **Extended AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> = C <sub>L</sub> = Eight Outpu | to +70°C<br>= +50V<br>50 pF<br>ats Switching<br>te 3) | $T_A = 0$ °C to $+70$ °C<br>$V_{CC} = +50$ V<br>$C_L = 250$ pF<br>(Note 4) | | Units | |-------------------------------|------------------------------------------|------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------|-----|-------| | | | Min | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay | 1.0 | 5.8 | 2.2 | 8.1 | ns | | t <sub>PHL</sub> | $A_n$ to $B_n$ or $B_n$ to $A_n$ | 1.0 | 5.8 | 2.2 | 8.1 | ns | | t <sub>PZH</sub> | Output Enable Time | 2.7 | 8.8 | | | ns | | t <sub>PZL</sub> | | 2.7 | 8.8 | | | 115 | | t <sub>PHZ</sub> | Output Disable Time | 1.7 | 7.0 | | | ns | | t <sub>PLZ</sub> | | 1.7 | 7.0 | | | 115 | | t <sub>OSHL</sub><br>(Note 5) | Pin-to-Pin Skew<br>for HL Transitions | | 2.0 | | | ns | | t <sub>OSLH</sub> | Pin-to-Pin Skew | | 1.0 | | | ns | | (Note 5) | for LH Transitions | | 1.0 | | | 115 | | t <sub>OST</sub><br>(Note 5) | Pin-to-Pin Skew<br>for HL/LH Transitions | | 3.0 | | | ns | Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase, i.e., all LOW-to-HIGH, HIGH-to-LOW, 3-STATE-to-HIGH, etc. Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only. Note 5: Skew is defined as the absolute value of the difference between the actual propagation delays for any two outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW (t<sub>OSHL</sub>), LOW-to-HIGH (t<sub>OSLH</sub>), or HIGH-to-LOW and/or LOW-to-HIGH (t<sub>OST</sub>). Specifications guaranteed with all outputs switching in phase. 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-100, 0.300 Wide Package Number N24C Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com