### 74FR543 Octal Latched Transceiver with 3-STATE Outputs

#### **General Description**

FAIRCHILD

SEMICONDUCTOR

The 74FR543 octal transceiver contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate Latch Enable and Output Enable inputs are provided for each register to permit independent control of inputting and outputting in either direction of data flow. Both the A and B outputs will source 15 mA and sink 64 mA.

#### Features

- Functionally equivalent to 74F543
- Back-to-back registers for storage
- Bidirectional data path
- A and B outputs have current sourcing capability of 15 mA and current sinking capability of 64 mA
- Separate controls for data flow in each direction
- Guaranteed pin-to-pin skew
- Guaranteed 4000V minimum ESD protection

#### **Ordering Code:**

| Order Number           | Package Number                                                                                           | Package Description                                                       |  |  |  |  |  |  |
|------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|--|--|
| 74FR543SC              | M24B                                                                                                     | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |  |  |  |  |  |  |
| 74FR543SPC             | N24C                                                                                                     | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-100, 0.300 Wide     |  |  |  |  |  |  |
| Dovices also ovailable | Devices also available in Tape and Peal. Specify by appending the suffix latter "X" to the ordering code |                                                                           |  |  |  |  |  |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering o

#### Logic Symbol







© 1999 Fairchild Semiconductor Corporation DS010902

www.fairchildsemi.com

# 74FR543

#### **Pin Descriptions**

| Pin Names                      | Description                      |  |  |  |
|--------------------------------|----------------------------------|--|--|--|
| OEAB, OEBA                     | Output Enable Inputs             |  |  |  |
| LEAB, LEBA                     | Latch Enable Inputs              |  |  |  |
| CEAB, CEBA                     | Chip Enable Inputs               |  |  |  |
| A <sub>0</sub> -A <sub>7</sub> | Side A Inputs or 3-STATE Outputs |  |  |  |
| B <sub>0</sub> -B <sub>7</sub> | Side B Inputs or 3-STATE Outputs |  |  |  |

#### **Functional Description**

The 74FR543 contains two sets of D-type latches, with separate input and output controls for each. For data flow from A-to-B, for example, the A-to-B Enable (CEAB) input must be LOW in order to enter data from the A Port or take data from the B Port as indicated in the Data I/O Control Table. With CEAB LOW, a LOW signal on (LEAB) input makes the A-to-B latches transparent; a subsequent LOW-to-HIGH transition of the LEAB line puts the A latches in the storage mode and their outputs no longer change with the A inputs. With CEAB and OEAB both LOW, the B output of the A latches. Control of data flow from B-to-A is similar, but using the CEBA, LEBA and OEBA.

#### Data I/O Control Table

| [   |           | Inputs    |      | Latch       | Output  |
|-----|-----------|-----------|------|-------------|---------|
| Ē   | CEAB      | LEAB      | OEAB | Status      | Buffers |
|     | Н         | Х         | Х    | Latched     | High Z  |
|     | х н х     |           | Х    | Latched     | —       |
|     | L L X     |           | Х    | Transparent | —       |
|     | х         | Х         | н    | _           | High Z  |
|     | L         | х         | L    | —           | Driving |
| = H | IGH Volta | ige Level |      |             |         |

L = LOW Voltage Level

X = Immaterial



www.fairchildsemi.com

2

#### Absolute Maximum Ratings(Note 1)

|                                             | -                                    |
|---------------------------------------------|--------------------------------------|
| Storage Temperature                         | -65°C to +150°C                      |
| Ambient Temperature under Bias              | -55°C to +125°C                      |
| Junction Temperature under Bias             | -55°C to +150°C                      |
| V <sub>CC</sub> Pin Potential to Ground Pin | -0.5V to +7.0V                       |
| Input Voltage (Note 2)                      | -0.5V to +7.0V                       |
| Input Current (Note 2)                      | -30 mA to +5.0 mA                    |
| Voltage Applied to Output                   |                                      |
| in HIGH State (with $V_{CC} = 0V$ )         |                                      |
| Standard Output                             | –0.5V to V <sub>CC</sub>             |
| 3-STATE Output                              | -0.5V to +5.5V                       |
| Current Applied to Output                   |                                      |
| in LOW State (Max)                          | twice the rated I <sub>OL</sub> (mA) |
| ESD Last Passing Voltage (Min)              | 4000V                                |
|                                             |                                      |

## Recommended Operating Conditions

Free Air Ambient Temperature Supply Voltage 74FR543

 $0^{\circ}C$  to  $+70^{\circ}C$ 

+4.5V to +5.5V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

| Symbol                             | mbol Parameter                             |      | Тур  | Max  | Units | V <sub>cc</sub> | Conditions                                                 |
|------------------------------------|--------------------------------------------|------|------|------|-------|-----------------|------------------------------------------------------------|
| V <sub>IH</sub>                    | Input HIGH Voltage                         | 2.0  |      |      | V     |                 | Recognized HIGH Signal                                     |
| VIL                                | Input LOW Voltage                          |      |      | 0.8  | V     |                 | Recognized LOW Signal                                      |
| V <sub>CD</sub>                    | Input Clamp Diode Voltage                  |      |      | -1.2 | V     | Min             | I <sub>IN</sub> = -18 mA                                   |
| V <sub>OH</sub>                    | Output HIGH Voltage                        | 2.4  |      |      | V     | Min             | $I_{OH} = -3 \text{ mA} (A_n, B_n)$                        |
|                                    |                                            | 2.0  |      |      | V     | Min             | $I_{OH} = -15 \text{ mA} (A_n, (B_n))$                     |
| V <sub>OL</sub>                    | Output LOW Voltage                         |      |      | 0.55 | V     | Min             | I <sub>OL</sub> = 64 mA (A <sub>n</sub> , B <sub>n</sub> ) |
| I <sub>IH</sub>                    | Input HIGH Current                         |      |      | 5    | μA    | Max             | $V_{IN} = 2.7V$                                            |
| I <sub>BVI</sub>                   | Input HIGH Current<br>Breakdown Test       |      |      | 7    | μA    | Max             | V <sub>IN</sub> = 7.0V (Control Pins)                      |
| I <sub>BVIT</sub>                  | Input HIGH Current<br>Breakdown Test (I/O) |      |      | 100  | μA    | Max             | V <sub>IN</sub> = 5.5V (A <sub>n</sub> , B <sub>n</sub> )  |
| IIL                                | Input LOW Current                          |      |      | -150 | μA    | Max             | V <sub>IN</sub> = 0.5 (CEAB, CEBA)                         |
|                                    |                                            |      |      | -100 | μA    | Max             | V <sub>IN</sub> = 0.5 (LEAB, LEBA, OEAB, OEBA)             |
| V <sub>ID</sub>                    | Input Leakage Test                         | 4.75 |      |      | V     | 0.0             | $I_{ID} = 1.9 \ \mu A$ ,<br>All Other Pins Grounded        |
| I <sub>OD</sub>                    | Output Circuit Leakage Test                |      |      | 3.75 | μΑ    | 0.0             | V <sub>IOD</sub> = 150 mV,<br>All Other Pins Grounded      |
| I <sub>IH</sub> + I <sub>OZH</sub> | Output Leakage Current                     |      |      | 25   | μA    | Max             | $V_{OUT} = 2.7V (A_n, B_n)$                                |
| I <sub>IL</sub> + I <sub>OZL</sub> | Output Leakage Current                     |      |      | -150 | μA    | Max             | $V_{OUT} = 0.5V (A_n, B_n)$                                |
| los                                | Output Short-Circuit Current               | -100 |      | -225 | mA    | Max             | $V_{OUT} = 0.0V (A_n, B_n)$                                |
| ICEX                               | Output HIGH Leakage Current                |      |      | 50   | μA    | Max             | $V_{OUT} = V_{CC} (A_n, B_n)$                              |
| I <sub>ZZ</sub>                    | Bus Drainage Test                          |      |      | 100  | μA    | 0.0             | $V_{OUT} = 5.25V (A_n, B_n)$                               |
| ICCH                               | Power Supply Current                       |      | 59   | 72   | mA    | Max             | All Outputs HIGH                                           |
| I <sub>CCL</sub>                   | Power Supply Current                       |      | 87   | 102  | mA    | Max             | All Outputs LOW                                            |
| I <sub>CCZ</sub>                   | Power Supply Current                       |      | 69   | 85   | mA    | Max             | Outputs 3-STATE                                            |
| C <sub>IN</sub>                    | Input Capacitance                          |      | 8.0  |      | pF    | 5.0             | Control Pins                                               |
|                                    |                                            |      | 17.0 |      | pF    | 5.0             | A <sub>n</sub> , B <sub>n</sub>                            |

74FR543

#### **AC Electrical Characteristics**

| Symbol           | Parameter                                                            |     | $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |     |     | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |     |
|------------------|----------------------------------------------------------------------|-----|-----------------------------------------------------------------|-----|-----|----------------------------------------------------------------------------------------|-----|
|                  |                                                                      | Min | Тур                                                             | Max | Min | Max                                                                                    |     |
| t <sub>PLH</sub> | Propagation Delay                                                    | 1.3 | 3.0                                                             | 4.7 | 1.3 | 4.7                                                                                    |     |
| t <sub>PHL</sub> | A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | 1.3 | 2.6                                                             | 4.7 | 1.3 | 4.7                                                                                    | ns  |
| t <sub>PLH</sub> | Propagation Delay                                                    | 2.3 | 5.7                                                             | 8.5 | 2.3 | 8.5                                                                                    |     |
| t <sub>PHL</sub> | LEAB to B, LEBA to A                                                 | 2.3 | 4.0                                                             | 8.5 | 2.3 | 8.5                                                                                    | ns  |
| t <sub>PZH</sub> | Output Enable Time                                                   | 2.3 | 4.3                                                             | 7.4 | 2.3 | 7.4                                                                                    |     |
| t <sub>PZL</sub> |                                                                      | 2.3 | 4.9                                                             | 7.4 | 2.3 | 7.4                                                                                    | ns  |
| t <sub>PHZ</sub> | Output Disable Time                                                  | 1.6 | 3.9                                                             | 7.0 | 1.6 | 7.0                                                                                    | ns  |
| t <sub>PLZ</sub> |                                                                      | 1.6 | 3.5                                                             | 7.0 | 1.6 | 7.0                                                                                    | 115 |

#### **AC Operating Requirements**

| Symbol             | Parameter               | $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |      |     | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |     | Units |  |
|--------------------|-------------------------|-----------------------------------------------------------------|------|-----|----------------------------------------------------------------------------------------|-----|-------|--|
|                    |                         | Min                                                             | Тур  | Max | Min                                                                                    | Max |       |  |
| t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 2.5                                                             | 0.5  |     | 2.5                                                                                    |     | 20    |  |
| t <sub>S</sub> (L) | D <sub>n</sub> to LE    | 2.5                                                             | 0.1  |     | 2.5                                                                                    |     | ns    |  |
| t <sub>H</sub> (H) | Hold Time, HIGH or LOW  | 2.0                                                             | 0.0  |     | 2.0                                                                                    |     | ns    |  |
| t <sub>H</sub> (L) | D <sub>n</sub> to LE    | 2.0                                                             | -0.6 |     | 2.0                                                                                    |     | 115   |  |
| t <sub>W</sub> (H) | LE Pulse Width HIGH     | 6.0                                                             | 3.6  |     | 6.0                                                                                    |     | ns    |  |

#### **Extended AC Electrical Characteristics**

| Symbol            | Parameter                                                            |     | to +70°C<br>- +5.0V<br>50 pF<br>tts Switching<br>te 3) | $T_{A} = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 250 \text{ pF}$ (Note 4) |      | Units |
|-------------------|----------------------------------------------------------------------|-----|--------------------------------------------------------|--------------------------------------------------------------------------------------------------|------|-------|
|                   |                                                                      | Min | Max                                                    | Min                                                                                              | Max  | İ     |
| t <sub>PLH</sub>  | Propagation Delay                                                    | 1.3 | 6.3                                                    | 3.2                                                                                              | 8.7  | ns    |
| t <sub>PHL</sub>  | A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | 1.3 | 6.3                                                    | 3.2                                                                                              | 8.7  | 113   |
| t <sub>PLH</sub>  | Propagation Delay                                                    | 2.3 | 10.2                                                   | 4.2                                                                                              | 12.8 |       |
| t <sub>PHL</sub>  | LEAB to B, LEBA to A                                                 | 2.3 | 10.2                                                   | 4.2                                                                                              | 12.8 | ns    |
| t <sub>PZH</sub>  | Output Enable Time                                                   | 2.3 | 11.1                                                   |                                                                                                  |      | ns    |
| t <sub>PZL</sub>  |                                                                      | 2.3 | 11.1                                                   |                                                                                                  |      | 115   |
| t <sub>PHZ</sub>  | Output Disable Time                                                  | 1.6 | 7.2                                                    |                                                                                                  |      | ns    |
| t <sub>PLZ</sub>  |                                                                      | 1.6 | 7.2                                                    |                                                                                                  |      | 115   |
| t <sub>OSHL</sub> | Pin-to-Pin Skew                                                      |     | 1.2                                                    |                                                                                                  |      | ns    |
| (Note 5)          | for HL Transitions                                                   |     | 1.2                                                    |                                                                                                  |      | 115   |
| t <sub>OSLH</sub> | Pin-to-Pin Skew                                                      |     | 1.0                                                    |                                                                                                  |      | ns    |
| (Note 5)          | for LH Transitions                                                   |     | 1.0                                                    |                                                                                                  |      | 115   |
| t <sub>OST</sub>  | Pin-to-Pin Skew                                                      | 3.1 |                                                        | 3.1                                                                                              |      | ns    |
| (Note 5)          | for HL/LH Transitions                                                |     | 3.1                                                    |                                                                                                  |      | 115   |

Note 3: This specification is guaranteed but not tested. The limits apply to propagation delays for all paths described switching in phase, i.e., all LOW-to-HIGH, HIGH-to-LOW, 3-STATE-to-HIGH, etc.

Note 4: These specifications guaranteed but not tested. The limits represent propagation delays with 250 pF load capacitors in place of the 50 pF load capacitors in the standard AC load. This specification pertains to single output switching only.

Note 5: Skew is defined as the absolute value of the difference between the actual propagation delays for any two outputs of the same device. The specification applies to any outputs switching HIGH-to-LOW, (t<sub>OSHL</sub>), LOW-to-HIGH, (t<sub>OSLH</sub>), or HIGH-to-LOW and/or LOW-to-HIGH, (t<sub>OST</sub>). Specifications guaranteed with all outputs switching in phase.



www.fairchildsemi.com



www.fairchildsemi.com