May 1988 Revised August 1999 # 74F352 # **Dual 4-Input Multiplexer** # **General Description** The 74F352 is a very high-speed dual 4-input multiplexer with common Select inputs and individual Enable inputs for each section. It can select two bits of data from four sources. The two buffered outputs present data in the inverted (complementary) form. The 74F352 is the functional equivalent of the 74F153 except with inverted outputs. #### **Features** - Inverted version of 74F153 - Separate enables for each multiplexer - Input clamp diode limits high speed termination effects # **Ordering Code:** | Order Number | Package Number | Package Description | | | | | |--------------|----------------|-----------------------------------------------------------------------|--|--|--|--| | 74F352SJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | | | | | 74F352PC | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | | | | | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Logic Symbols** # **Connection Diagram** ## **Truth Table** | | Select<br>Inputs | | Inputs (a or b) | | | | | | |---|-----------------------------|---|-----------------|----------------|----------------|----------------|---|--| | S | <sub>0</sub> S <sub>1</sub> | Ē | I <sub>0</sub> | I <sub>1</sub> | l <sub>2</sub> | l <sub>3</sub> | Z | | | Х | Х | Н | Χ | Х | Χ | Χ | Н | | | L | . L | L | L | Χ | Χ | Χ | Н | | | L | . L | L | Н | Χ | Χ | Χ | L | | | F | l L | L | Х | L | Χ | Χ | Н | | | | | | | | | | | | | H | l L | L | Х | Н | Χ | Χ | L | | | L | . Н | L | Х | Χ | L | Χ | Н | | | L | . Н | L | Х | Χ | Н | Χ | L | | | H | I Н | L | Х | Χ | Χ | L | Н | | | H | I Н | L | Х | Χ | Χ | Н | L | | H = HIGH Voltage Level L = LOW Voltage Level X = Immateria # **Unit Loading/Fan Out** | Din Names | Decemention | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | |----------------------------------|----------------------------------|----------|-----------------------------------------|--| | Pin Names | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | I <sub>0a</sub> –I <sub>3a</sub> | Side A Data Inputs | 1.0/1.0 | 20 μA/-0.6 mA | | | I <sub>0b</sub> –I <sub>3b</sub> | Side B Data Inputs | 1.0/1.0 | 20 μA/-0.6 mA | | | S <sub>0</sub> -S <sub>1</sub> | Common Select Inputs | 1.0/1.0 | 20 μA/-0.6 mA | | | Ea | Side A Enable Input (Active LOW) | 1.0/1.0 | 20 μA/-0.6 mA | | | E <sub>b</sub> | Side B Enable Input (Active LOW) | 1.0/1.0 | 20 μA/-0.6 mA | | | $\overline{Z}_a, \overline{Z}_b$ | Multiplexer Outputs (Inverted) | 50/33.3 | -1 mA/20 mA | | #### **Functional Description** The 74F352 is a dual 4-input multiplexer. It selects two bits of data from up to four sources under the control of the common Select inputs $(S_0,\,S_1).$ The two 4-input multiplexer circuits have individual active LOW Enables $(\overline{E}_a,\,\overline{E}_b)$ which can be used to strobe the outputs independently. When the Enables $(\overline{E}_a,\,\overline{E}_b)$ are HIGH, the corresponding outputs $(\overline{Z}_a,\,\overline{E}_b)$ are forced HIGH. The logic equations for the outputs are shown below: $$\begin{split} \overline{Z}_a &= \overline{E}_a \bullet (I_{0a} \bullet \overline{S}_1 \bullet \overline{S}_0 + I_{1a} \bullet \overline{S}_1 \bullet S_0 + \\ I_{2a} \bullet S_1 \bullet S_0 + I_{3a} \bullet S_1 \bullet S_0) \\ \overline{Z}_b &= \overline{E}_b \bullet (I_{0b} \bullet \overline{S}_1 \bullet \overline{S}_0 + I_{1b} \bullet \overline{S}_1 \bullet S_0 + \\ I_{2b} \bullet S_1 \bullet S_0 + I_{3b} \bullet S_1 \bullet S_0) \end{split}$$ The 74F352 can be used to move data from a group of registers to a common output bus. The particular register from which the data came would be determined by the state of the Select inputs. A less obvious application is as a function generator. The 74F352 can generate two functions of three variables. This is useful for implementing highly irregular random logic. ## **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. # **Absolute Maximum Ratings**(Note 1) Storage Temperature -65°C to +150°C -55°C to +125°C Ambient Temperature under Bias Junction Temperature under Bias $-55^{\circ}C$ to $+150^{\circ}C$ V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0VInput Voltage (Note 2) -0.5V to +7.0VInput Current (Note 2) -30 mA to +5.0 mA Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) Standard Output -0.5V to $V_{CC}$ 3-STATE Output -0.5V to +5.5V Current Applied to Output in LOW State (Max) twice the rated I<sub>OL</sub> (mA) ## **Recommended Operating Conditions** 0°C to +70°C Free Air Ambient Temperature Supply Voltage +4.5V to +5.5V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. ## **DC Electrical Characteristics** | Symbol | Parameter | | Parameter | | Min | Тур | Max | Units | V <sub>CC</sub> | Conditions | | |------------------|--------------------------------------|-------------------------------------------|------------|------|------|-----|-----|------------------------------------------------------|-----------------|------------|--| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | Recognized as a HIGH Signal | | | | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | Recognized as a LOW Signal | | | | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | | | | V <sub>OH</sub> | Output HIGH<br>Voltage | 10% V <sub>CC</sub><br>5% V <sub>CC</sub> | 2.5<br>2.7 | | | V | Min | $I_{OH} = -1 \text{ mA}$<br>$I_{OH} = -1 \text{ mA}$ | | | | | V <sub>OL</sub> | Output LOW<br>Voltage | 10% V <sub>CC</sub> | | | 0.5 | V | Min | I <sub>OL</sub> = 20 mA | | | | | I <sub>IH</sub> | Input HIGH<br>Current | | | | 5.0 | μА | Max | V <sub>IN</sub> = 2.7V | | | | | I <sub>BVI</sub> | Input HIGH Current<br>Breakdown Test | | | | 7.0 | μА | Max | V <sub>IN</sub> = 7.0V | | | | | I <sub>CEX</sub> | Output HIGH<br>Leakage Current | | | | 50 | μА | Max | $V_{OUT} = V_{CC}$ | | | | | V <sub>ID</sub> | Input Leakage<br>Test | | 4.75 | | | V | 0.0 | I <sub>ID</sub> = 1.9 μA<br>All Other Pins Grounded | | | | | I <sub>OD</sub> | Output Leakage<br>Circuit Current | | | | 3.75 | μА | 0.0 | V <sub>IOD</sub> = 150 mV<br>All Other Pins Grounded | | | | | I <sub>IL</sub> | Input LOW Current | | | | -0.6 | mA | Max | V <sub>IN</sub> = 0.5V | | | | | los | Output Short-Circuit Current | | -60 | | -150 | mA | Max | V <sub>OUT</sub> = 0V | | | | | I <sub>CCH</sub> | Power Supply Current | | | 9.3 | 14 | mA | Max | V <sub>O</sub> = HIGH | | | | | I <sub>CCL</sub> | Power Supply Current | | | 13.3 | 20 | mA | Max | $V_O = LOW$ | | | | ## **AC Electrical Characteristics** | Symbol | Parameter | | $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ | | | $T_A = 0^{\circ}C \text{ to } +70^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ | | | |------------------|--------------------------------------|-----|-----------------------------------------------------------------|------|-----|------------------------------------------------------------------------------------|----|--| | | | Min | Тур | Max | Min | Max | Ť | | | t <sub>PLH</sub> | Propagation Delay | 4.0 | 8.0 | 11.0 | 3.5 | 12.5 | | | | t <sub>PHL</sub> | $S_n$ to $\overline{Z}_n$ | 3.5 | 6.5 | 8.5 | 3.0 | 9.5 | ns | | | t <sub>PLH</sub> | Propagation Delay | 3.0 | 4.5 | 6.0 | 2.5 | 7.0 | | | | t <sub>PHL</sub> | $\overline{E}_n$ to $\overline{Z}_n$ | 3.0 | 5.0 | 7.0 | 2.5 | 8.0 | ns | | | t <sub>PLH</sub> | Propagation Delay | 2.0 | 5.2 | 7.0 | 2.0 | 8.0 | | | | t <sub>PHL</sub> | $I_n$ to $\overline{Z}_n$ | 1.3 | 2.5 | 4.0 | 1.0 | 4.5 | ns | | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com