September 2001 Revised October 2001 #### 74ALVC162601 # Low Voltage 18-Bit Universal Bus Transceivers with 3.6V Tolerant Inputs and Outputs and 26 $\Omega$ Series Resistors in the B-Port Outputs #### **General Description** The 74ALVC162601, 18-bit universal bus transceiver, combines D-type latches and D-type flip-flops to allow data flow in transparent, latched, and clocked modes. Data flow in each direction is controlled by output-enable $(\overline{\text{OEAB}})$ and $\overline{\text{OEBA}}$ , latch-enable (LEAB and LEBA), and clock (CLKAB and CLKBA) inputs. The clock can be controlled by the clock-enable (CLKENAB and CLKENBA) inputs. For A-to-B data flow, the device operates in the transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CLKAB is held at a HIGH-to-LOW logic level. If LEAB is LOW, the A bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CLKAB. Output-enable $\overline{\text{OEAB}}$ is active-LOW. When $\overline{\text{OEAB}}$ is HIGH, the outputs are in the HIGH-impedance state. $\frac{\text{Data flow for B to A is similar to that of A to B but uses}}{\overline{\text{OEBA}}, \text{LEBA}, \text{CLKBA and } \overline{\text{CLKENBA}}.}$ The 74ALVC162601 is designed for low voltage (1.65V to 3.6V) $V_{CC}$ applications with I/O compatibility up to 3.6V. The 74ALVC162601 is also designed with $26\Omega$ series resistors in the B-Port outputs. This design reduces line noise in applications such as memory address drivers, clock drivers, and bus transceivers/transmitters. #### **Features** - 1.65V–3.6V V<sub>CC</sub> supply operation - 3.6V tolerant inputs and outputs - $26\Omega$ series resistors in B-Port outputs - t<sub>PD</sub> (A to B) 4.3 ns max for 3.0V to 3.6V $\rm V_{CC}$ 5.1 ns max for 2.3V to 2.7V $\rm V_{CC}$ 9.2 ns max for 1.65V to 1.95V $\rm V_{CC}$ - Power-down high impedance inputs and outputs - Supports live insertion/withdrawal (Note 1) - Uses patented noise/EMI reduction circuitry - Latchup conforms to JEDEC JED78 - ESD performance: Human body model > 2000V Machine model >200V Note 1: To ensure the high-impedance state during power up or power down, $O\overline{E}$ should be tied to $V_{CC}$ through a pull-up resistor; the minimum value of the resistor is determined by the current-sourcing capability of the #### **Ordering Code:** | Order Number | Package<br>Number | Package Description | |---------------|-------------------|-----------------------------------------------------------------------------| | 74ALVC162601T | MTD56 | 56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### **Pin Descriptions** | Pin Names | Description | |---------------------------------|-------------------------------------| | OEAB, OEBA | Output Enable Inputs (Active LOW) | | LEAB, LEBA | Latch Enable Inputs | | CLKAB, CLKBA | Clock Inputs | | CLKENAB, CLKENBA | Clock Enable Inputs | | A <sub>1</sub> -A <sub>18</sub> | Side A Inputs<br>or 3-STATE Outputs | | B <sub>1</sub> -B <sub>18</sub> | Side B Inputs<br>or 3-STATE Outputs | #### Function Table (Note 2) | | Inputs | | | | | | | | | |---------|--------|------|------------|---------------------------|-------------------------|--|--|--|--| | CLKENAB | OEAB | LEAB | CLKAB | $\mathbf{A}_{\mathbf{n}}$ | B <sub>n</sub> | | | | | | Х | Н | Х | Х | Χ | Z | | | | | | Х | L | Н | X | L | L | | | | | | Х | L | Н | X | Н | Н | | | | | | Н | L | L | X | Χ | B <sub>0</sub> (Note 3) | | | | | | Н | L | L | X | Χ | B <sub>0</sub> (Note 3) | | | | | | L | L | L | $\uparrow$ | L | L | | | | | | L | L | L | $\uparrow$ | Н | Н | | | | | | L | L | L | L | Χ | B <sub>0</sub> (Note 3) | | | | | | L | L | L | Н | Χ | B <sub>0</sub> (Note 4) | | | | | - H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial (HIGH or LOW, inputs may not float) - $Z = High\ Impedance$ Note 2: A-to-B data flow is shown; B-to-A flow is similar but uses $\overline{\text{OEBA}}$ , LEBA, CLKBA, and $\overline{\text{CLKENBA}}$ . Note 3: Output level before the indicated steady-state input conditions Note 4: Output level before the indicated steady-state input conditions were established, provided that CLKAB was HIGH before LEAB went LOW. #### **Connection Diagram** #### **Logic Diagram** #### **Absolute Maximum Ratings**(Note 5) $\begin{tabular}{lll} Supply Voltage (V_{CC}) & -0.5V to +4.6V \\ DC Input Voltage (V_I) & -0.5V to 4.6V \\ \end{tabular}$ Output Voltage (V $_{\rm O}$ ) (Note 6) $-0.5 \mbox{V}$ to V $_{\rm CC}$ +0.5V DC Input Diode Current (I<sub>IK</sub>) $V_I < 0V$ –50 mA DC Output Diode Current (I<sub>OK</sub>) ${ m V_O} < 0{ m V}$ —50 mA DC Output Source/Sink Current (I<sub>OH</sub>/I<sub>OL</sub>) ±50 mA DC $V_{CC}$ or GND Current per Supply Pin ( $I_{CC}$ or GND) $\pm 100$ mA Storage Temperature Range ( $T_{STG}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ ## Recommended Operating Conditions (Note 7) Power Supply Operating 1.65V to 3.6V Input Voltage 0V to $V_{CC}$ Output Voltage (V<sub>O</sub>) 0V to V<sub>CC</sub> Free Air Operating Temperature (T<sub>A</sub>) $-40^{\circ}\text{C}$ to +85°C Minimum Input Edge Rate (Δt/ΔV) $V_{IN} = 0.8V \text{ to } 2.0V, V_{CC} = 3.0V$ 10 ns/\ Note 5: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 6: I<sub>O</sub> Absolute Maximum Rating must be observed. Note 7: Floating or unused control inputs must be held HIGH or LOW. #### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | V <sub>CC</sub><br>(V) | Min | Max | Units | |-----------------|---------------------------|---------------------------|------------------------|------------------------|------------------------|-------| | V <sub>IH</sub> | HIGH Level Input Voltage | | 1.65 - 1.95 | 0.65 x V <sub>CC</sub> | | | | | | | 2.3 - 2.7 | 1.7 | | V | | | | | 2.7 - 3.6 | 2.0 | | | | V <sub>IL</sub> | LOW Level Input Voltage | | 1.65 - 1.95 | | 0.35 x V <sub>CC</sub> | | | | | | 2.3 - 2.7 | | 0.7 | V | | | | | 2.7 - 3.6 | | 8.0 | | | V <sub>OH</sub> | HIGH Level Output Voltage | $I_{OH} = -100 \mu A$ | 1.65 - 3.6 | V <sub>CC</sub> - 0.2 | | | | | A Outputs | $I_{OH} = -4 \text{ mA}$ | 1.65 | 1.2 | | | | | | $I_{OH} = -6 \text{ mA}$ | 2.3 | 2.0 | | | | | | $I_{OH} = -12 \text{ mA}$ | 2.3 | 1.7 | | | | | | | 2.7 | 2.2 | | | | | | | 3.0 | 2.4 | | | | | | $I_{OH} = -24 \text{ mA}$ | 3.0 | 2 | | V | | | HIGH Level Output Voltage | $I_{OH} = -100 \mu A$ | 1.65 - 3.6 | V <sub>CC</sub> - 0.2 | | V | | | B Outputs | $I_{OH} = -2 \text{ mA}$ | 1.65 | 1.2 | | | | | | $I_{OH} = -4 \text{ mA}$ | 2.3 | 1.9 | | | | | | $I_{OH} = -6 \text{ mA}$ | 2.3 | 1.7 | | | | | | | 3.0 | 2.4 | | | | | | $I_{OH} = -8 \text{ mA}$ | 2.7 | 2 | | | | | | I <sub>OH</sub> = -12 mA | 3.0 | 2 | | | | V <sub>OL</sub> | LOW Level Output Voltage | I <sub>OL</sub> = 100 μA | 1.65 - 3.6 | | 0.2 | | | | A Outputs | I <sub>OL</sub> = 4 mA | 1.65 | | 0.45 | | | | | I <sub>OL</sub> = 6 mA | 2.3 | | 0.4 | | | | | I <sub>OL</sub> = 12 mA | 2.3 | | 0.7 | | | | | | 2.7 | | 0.4 | | | | | I <sub>OL</sub> = 24 mA | 3.0 | | 0.55 | | | | LOW Level Output Voltage | $I_{OL} = 100 \mu A$ | 1.65 - 3.6 | | 0.2 | V | | | B Outputs | I <sub>OL</sub> = 2 mA | 1.65 | | 0.45 | | | | | I <sub>OL</sub> = 4 mA | 2.3 | | 0.4 | | | | | I <sub>OL</sub> = 6 mA | 2.3 | | 0.55 | | | | | | 3.0 | | 0.55 | | | | | I <sub>OL</sub> = 8 mA | 2.7 | | 0.6 | | | | | I <sub>OL</sub> = 12 mA | 3.0 | | 0.8 | | ### DC Electrical Characteristics (Continued) | Symbol | Parameter | Conditions | V <sub>CC</sub> | Min | Max | Units | |------------------|---------------------------------------|---------------------------------------------------|-----------------|--------|------|-------| | Symbol | Faranietei | Conditions | (V) | IVIIII | | | | I <sub>OH</sub> | High Level Output Current | | 1.65 | | -4 | | | | A Outputs | | 2.3 | | -12 | | | | | | 2.7 | | -12 | | | | | | 3.0 | | -24 | mA | | | High Level Output Current | | 1.65 | | -2 | IIIA | | | B Outputs | | 2.3 | | -6 | | | | | | 2.7 | | -8 | | | | | | 3.0 | | -12 | | | I <sub>OL</sub> | Low Level Output Current | | 1.65 | | 4 | | | | A Outputs | | 2.3 | | 12 | | | | | | 2.7 | | 12 | | | | | | 3 | | 24 | mA | | | Low Level Output Current | | 1.65 | | 2 | IIIA | | | B Outputs | | 2.3 | | 6 | | | | | | 2.7 | | 8 | | | | | | 3.0 | | 12 | | | I | Input Leakage Current | $0 \le V_1 \le 3.6V$ | 1.65 - 3.6 | | ±5.0 | μΑ | | loz | 3-STATE Output Leakage | $0 \le V_O \le 3.6V$ , $V_I = V_{IH}$ or $V_{IL}$ | 1.65 - 3.6 | | ±10 | μΑ | | l <sub>OFF</sub> | Power Off Leakage Current | $0V \le (V_I, V_O) \le 3.6V$ | 0 | | 10 | mA | | Icc | Quiescent Supply Current | $V_I = V_{CC}$ or GND, $I_O = 0$ | 3.6 | | 40 | μΑ | | $\Delta I_{CC}$ | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$ | 2.7 - 3.6 | | 750 | μΑ | #### **AC Electrical Characteristics** | | | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , $R_L = 500\Omega$ | | | | | | | | | |-------------------------------------|------------------------------|------------------------------------------------------------|------------------------|-----------------|-----|-----------------------------------------------------|------------------------|-----------------------|-----|-------| | Symbol | Parameter | | C <sub>L</sub> = 50 pF | | | | C <sub>L</sub> = 30 pF | | | | | Зушьы | Parameter | V <sub>CC</sub> = 3. | 3V ± 0.3V | $V_{CC} = 2.7V$ | | $\text{V}_{\text{CC}} = \text{2.5} \pm \text{0.2V}$ | | $V_{CC}=1.8V\pm0.15V$ | | Units | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | f <sub>MAX</sub> | Maximum Clock Frequency | 250 | | 200 | | 200 | | 125 | | MHz | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay A to B | 1.3 | 4.3 | 1.5 | 5.1 | 1 | 4.6 | 1.5 | 9.2 | | | | Propagation Delay B to A | 1.3 | 3.4 | 1.5 | 4.0 | 1 | 3.5 | 1.5 | 7.0 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay Clock to A | 1.3 | 4.0 | 1.5 | 4.9 | 1.0 | 4.4 | 1.5 | 8.8 | ns | | | Propagation Delay Clock to B | 1.3 | 4.9 | 1.5 | 6.0 | 1.0 | 5.5 | 1.5 | 9.8 | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation Delay LEBA to A | 1.3 | 4.0 | 1.5 | 4.9 | 1.0 | 4.4 | 1.5 | 8.8 | ns | | | Propagation Delay LEAB to B | 1.3 | 4.9 | 1.5 | 6.3 | 1.0 | 5.8 | 1.5 | 9.8 | | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time OEBA to A | 1.3 | 4.3 | 1.5 | 5.4 | 1.0 | 4.9 | 1.5 | 9.8 | | | | Output Enable Time OEAB to B | 1.3 | 4.8 | 1.5 | 6.4 | 1.0 | 5.9 | 1.5 | 9.8 | ns | #### **AC Electrical Characteristics** (Continued) $\text{T}_{\text{A}} = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C},\,\text{R}_{\text{L}} = 500\Omega$ $\textbf{C}_{\textbf{L}} = \textbf{50 pF}$ $\textbf{C}_{\textbf{L}} = \textbf{30 pF}$ Units Symbol Parameter $V_{CC} = \overline{1.8V \pm 0.15V}$ $V_{CC} = 3.3V \pm 0.3V$ $V_{CC} = \textbf{2.5} \pm \textbf{0.2V}$ $\rm V_{CC}=2.7V$ Max Output Disable Time $t_{\text{PLZ}},\,t_{\text{PHZ}}$ 1.3 4.2 1.5 4.7 1.0 4.2 1.5 OEBA to A ns Output Disable Time 4.9 OEAB to B | 0 | Parameter | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}, R_L = 500\Omega$ | | | | | | | | | |----------------|-------------|----------------------------------------------------------------------|-----|------------------------|------------------------|-----------------------------------------------------|-----|-----------------------|-------|-------| | | | C <sub>L</sub> = 50 pF | | | C <sub>L</sub> = 30 pF | | | | Units | | | Symbol | | $\text{V}_{\text{CC}} = \text{3.3V} \pm \text{0.3V}$ | | V <sub>CC</sub> = 2.7V | | $\text{V}_{\text{CC}} = \text{2.5} \pm \text{0.2V}$ | | $V_{CC}=1.8V\pm0.15V$ | | Units | | | | Min | Max | Min | Max | Min | Max | Min | Max | | | t <sub>S</sub> | Setup Time | 1.5 | | 1.5 | | 1.5 | | 2.5 | | ns | | t <sub>H</sub> | Hold Time | 1.0 | | 1.0 | | 1.0 | | 1.0 | | ns | | t <sub>W</sub> | Pulse Width | 1.5 | | 1.5 | | 1.5 | | 4.0 | | ns | #### Capacitance | Cumbal | Parameter | | Conditions | $T_A = -$ | Units | | |------------------|-------------------------------|-----------------|-----------------------------------|-----------------|---------|-------| | Symbol | Parameter | | Conditions | V <sub>CC</sub> | Typical | Units | | C <sub>IN</sub> | Input Capacitance | | $V_I = 0V \text{ or } V_{CC}$ | 3.3 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | | $V_I = 0V \text{ or } V_{CC}$ | 3.3 | 7 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | Outputs Enabled | f = 10 MHz, C <sub>L</sub> = 0 pF | 3.3 | 20 | ρF | | | | | | 2.5 | 20 | ρı | #### **AC Loading and Waveforms** Table 1: Values for Figure 1 | TEST | SWITCH | |-------------------------------------|---------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | $t_{PZL}$ , $t_{PLZ}$ | $V_{L}$ | | $t_{PZH}$ , $t_{PHZ}$ | GND | FIGURE 1. AC Test Circuit Table 2: Variable Matrix ( Input Charactertistics: f = 1MHz; $t_r\!=\!t_f\!=\!2ns;~Z_0\!=\!50\Omega$ ) | Symbol | V <sub>CC</sub> | | | | | | | | | |----------------|-----------------------------------|------------------------|-----------------------------------|-------------------------|--|--|--|--|--| | Symbol | $\textbf{3.3V} \pm \textbf{0.3V}$ | 2.7V | $\textbf{2.5V} \pm \textbf{0.2V}$ | 1.8V ± 0.15V | | | | | | | $V_{mi}$ | 1.5V | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | | | | | $V_{mo}$ | 1.5V | 1.5V | V <sub>CC</sub> /2 | V <sub>CC</sub> /2 | | | | | | | V <sub>X</sub> | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | V <sub>OL</sub> + 0.15V | | | | | | | $V_{Y}$ | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.15V | V <sub>OH</sub> – 0.15V | | | | | | | $V_{L}$ | 6V | 6V | V <sub>CC</sub> *2 | V <sub>CC</sub> *2 | | | | | | FIGURE 2. Waveform for Inverting and Non-inverting Functions FIGURE 4. 3-STATE Output Low Enable and Disable Times for Low Voltage Logic FIGURE 3. 3-STATE Output High Enable and Disable Times for Low Voltage Logic FIGURE 5. Propagation Delay, Pulse Width and t<sub>rec</sub> Waveforms FIGURE 6. Setup Time, Hold Time and Recovery Time for Low Voltage Logic Package Number MTD56 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com