# 128K (16K x 8) CMOS UV Erasable PROM # **FEATURES** - High Speed Performance 125ns maximum access time - CMOS Design Ultra Low Power Dissipation - 20mA Active Current - 100µA Standby Current - Fully Static Operation, no clocks required - All Inputs and Outputs TTL Compatible - Auto ID™ Identification; Aids Automated Programming - Separate Chip Enable and Output Enable Control Inputs - Fast Programming Algorithm - Organized 16K x 8 JEDEC Standard Pinouts - 28 Pin Dual In Line Package - 32 Pin Leadless Chip Carrier - Available for Extended Temperature Ranges: - Commercial (C) = 0° to 70°C - Industrial (I) = $-40^{\circ}$ to $85^{\circ}$ C - Military\* (M) = $-55^{\circ}$ to $+125^{\circ}$ C ### DESCRIPTION The General Instrument 27C128 is a CMOS 128K bit ultraviolet light Erasable (electrically) Programmable Read Only Memory. The device is organized as 16K words by 8 bits (16K bytes). Accessing individual bytes from an address transition or from power-up (chip enable pin going low) is accomplished in less than 125ns. This very high speed device allows the most sophisticated microprocessors to run at full speed without the need for WAIT states. The CMOS design and processing enables this part to be used in systems where reduced power consumption and enhanced reliability are requirements. 34 Les Ong 005970 5970 G-I \*Military Version (MR) screened to MIL STD 883 Rev. C, Method 5004 Test Specification. # **MODES** | MODES | CE | OE | PGM | Vpp | <b>A</b> 9 | 00-07 | |-----------------|-----------------|-----------------|-----------------|----------|------------|------------------| | Read | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | $V_{DD}$ | Х | D <sub>out</sub> | | Program | VIL | VIH | VIL | 12V | Х | D <sub>in</sub> | | Program Verify | ViL | VIL | ViH | 12V | Х | D <sub>out</sub> | | Program Inhibit | ViH | X | X X | 12V | X | High Z | | Standby | V <sub>IH</sub> | X | X | $v_{DD}$ | Х | High Z | | Output Disable | VIL | $\vee_{IH}$ | $\vee_{IH}$ | $V_{DD}$ | X | High Z | | Identity | ViL | VIL | ViH | $V_{DD}$ | + 12V | Code | # **READ MODE** (See Timing Diagrams and AC Characteristics) Read mode is accessed when: - a) the $\overline{\text{CE}}$ pin is low to power up (enable) the chip. - b) the $\overline{\text{OE}}$ pin is low to gate the data to the output pins. For Read operations, if the addresses are stable, the address access time ( $t_{ACC}$ ) is equal to the delay from $\overline{CE}$ to output ( $t_{CE}$ ). Data is transferred to the output after a delay ( $t_{OE}$ ) from the falling edge of $\overline{OE}$ . ### STANDBY MODE The standby mode is defined when the $\overline{CE}$ pin is high and a program mode is not defined. When these conditions are met, the supply current will drop from 20mA to $100\mu A$ . ## **OUTPUT ENABLE** This feature eliminates bus contention in multiple bus microprocessor systems and the outputs go to a high impedance when the following condition is true: The $\overline{OE}$ pin is high and a program mode is not defined. ### **ERASE MODE** The memory matrix is erased to the all "1" 's state as a result of being exposed to ultraviolet light. To ensure complete erasure a dose of 15 watt-second / cm² is required. This means that the device window must be placed within one inch and directly underneath an ultraviolet lamp with a wavelength of 2537 Angstroms and intensity of 12,000 $\mu$ W/cm² for 20 minutes. ## PROGRAMMING MODE Programming takes place when both: - a) Vpp is 12.5 $\pm$ .5V and - b) The CE pin is low. - c) The PGM pin is low. Since the erased state is "1" in the array, programming of "0" is required. The address to be programmed is set via A0–A13 and the data to be programmed is presented to O0–O7. When data and address are stable, $\overline{CE}$ is low, a low going pulse on the $\overline{PGM}$ line programs that location. The fast programming technique will be accepted by the chip. A 1-msec programming pulse will be given and the byte then verified. If the byte failed to verify, apply another 1-msec programming pulse and check the byte again. Continue applying 1-msec pulses until either the byte verifies or 25 pulses have been applied. If 25 pulses are applied and byte still does not verify, fail the device. After the byte verifies, a single pulse of a width three times the number of 1-msec pulses previously given will be applied; i.e., the minimum overprogramming pulse for each byte will be 3 x 1 msec, the maximum being (3 x 25) 75 msec. ### **VERIFY** After the array has been programmed it must be verified to ensure all the bits have been correctly programmed. This mode is entered when all the following conditions are met: - a) Vpp is $12.5 \pm 5V$ - b) the OE line is low - c) the PGM line is high - d) the CE line is low. ## 27C128 ## **INHIBIT** When programming multiple devices in parallel with different data, only $\overline{CE}$ need be under separate control to each device. By pulsing the $\overline{PGM}$ line low on a particular device, that device will be programmed, all other devices with $\overline{CE}$ held high will not be programmed with the data although address and data will be available on their input pins, i.e. when a high level is present on $\overline{CE}$ or $\overline{PGM}$ , the device is inhibited from programming. ## **MANUFACTURERS IDENTITY** In this mode specific data is outputted identifying the manufacturer as General Instrument, device type, where manufactured, etc. This mode is entered when pin (A9) is taken up to between 11.5–12.5V. The row x decoders become disabled internally and the ROM data can be outputted. The $\overline{\text{CE}}$ and $\overline{\text{OE}}$ lines must be at $V_{\text{IL}}$ . A0 is used to access any of the two nonerasable bytes whose data appears on O0 through O7. The General Instrument identify code is as follows: The General Instrument identity code is as follows: | Identity | Pin | <b>A</b> 0 | 07 | O6 | O5 | 04 | О3 | O2 | 01 | 00 | Hex<br>Code | |--------------|-----|-----------------|----|----|----|----|----|----|----|----|-------------| | Manufacturer | | V <sub>IL</sub> | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 29 | | Device Type | | VIH | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 83 | <sup>\*</sup>Code subject to change. # **ELECTRICAL CHARACTERISTICS Maximum Ratings\*** VDD and input voltages w.r.t. VSS . . . . -0.6 to +6.25V Vpp voltage w.r.t. VSS during programming . . . . . . . . . . . -0.6 to +14V Voltage on A9 w.r.t. VSS . . . . . -0.6 to +13.5V Storage temperature . . . . . . $-65^{\circ}$ C to $+150^{\circ}$ C Ambient temperature with power applied . $-65^{\circ}$ C to $+125^{\circ}$ C # Set Up Conditions for DC Characteristics (Read Operation) $V_{DD} = +5V \pm (10\%)^{1}$ TAMB: Commercial $(C) = 0^{\circ}C$ to $70^{\circ}C$ Industrial $(I) = -40^{\circ}C$ to $+85^{\circ}C$ Military $(M) = -55^{\circ}C$ to $+125^{\circ}C$ \*Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. # DC CHARACTERISTICS (READ OPERATION) | PARAMETER | SYM | MIN | MAX | UNITS | CONDITIONS | |--------------------------------------------------------------------------------------------------------------|------------------------|-----------------------|------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Inputs Address lines A0-A13 Data lines (program mode) O0-O7 | | | | | | | CE & OE<br>Logic "1"<br>Logic "0"<br>Leakage | VIH<br>VIL<br>IIL | 2.0<br>- 0.1<br>- 10 | V <sub>DD</sub> + 1<br>· 0.8<br>10 | V<br>V<br>μΑ | $V_{IN} = 0 \text{ to } V_{DD}$ | | Input Capacitance | C <sub>IN</sub> | | 6 | pF | V <sub>IN</sub> = 0V,<br>T <sub>AMB</sub> = 25°C, f = 1MHz | | Outputs In read/verify mode O0-O7 Logic "1" Logic "0" Leakage | VOH<br>VOL<br>IOL | 2.4<br>- 10 | 0.45<br>10 | V<br>V<br>μΑ | $I_{OH} = -400\mu A$ $I_{OL} = 2.1mA$ $V_{OUT} = 0 \text{ to } V_{DD}$ | | Output Capacitance | Cour | | 12 | pF | V <sub>OUT</sub> = 0V, T <sub>AMB</sub> = 25°C, f = 1MHz | | Power Supply Current | COUT | | | | 1 - 1101112 | | I <sub>DD</sub> Active (TTL Inputs) | I <sub>DD</sub> | | 20 | mA | $\begin{array}{c} V_{DD} = 5.5 \text{V, Vpp} = \text{V}_{DD}, \\ \overline{\text{OE}} = \overline{\text{CE}} = \text{V}_{IL}, \\ \text{T}_{AMB} = 0^{\circ}\text{C to } 70^{\circ}\text{C}, \\ \text{V}_{IL} = -0.1 \text{V to } 0.8 \text{V,} \\ \text{V}_{IH} = 2.0 \text{V to } \text{V}_{DD} \end{array}$ | | IDD Active (TTL Inputs)<br>(Extended Temp. Range) | IDD | | 25 | mA | | | I <sub>DD</sub> Standby (TTL Inputs)<br>I <sub>DD</sub> Standby (TTL Inputs)<br>(Extended Temperature Range) | IDD(S)TTL<br>IDD(S)TTL | | 2<br>3 | mA<br>mA | $ \overline{CE} = V_{IH} \overline{CE} = V_{IH} T_{AMB} = -55^{\circ}C \text{ to } 125^{\circ}C $ | | IDD Standby (CMOS Inputs) | IDD(S)CMOS | | 100 | μΑ | $\overline{CE} = V_{DD} \pm 0.2V$ | | IPP (Read Mode) | | | 100 | μΑ | Vpp = 5.5V | | VPP READ VOLTAGE | V <sub>PP</sub> | V <sub>DD</sub> - 0.7 | $v_{DD}$ | V | (NOTE 1) | NOTES: 1. V<sub>DD</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. # **AC CHARACTERISTICS (READ OPERATION)** AC TESTING WAVEFORM $V_{IH} = 2.4V \text{ AND } V_{IL} = 0.45V$ $V_{OH} = 2.0V \text{ AND } V_{OL} = 0.8V$ Output Load = 1 TTL Load + 100pF Note: 27C128-12 is only available in commercial temperature range. $T_A$ : Commercial (C) = 0°C to 70°C Industrial (I) = $-40^{\circ}$ C to $+85^{\circ}$ C Military $(M) = -55^{\circ}C \text{ to } + 125^{\circ}C$ | | | 27C1 | 28-12 | -12 27C128-15 27 | | 27C1 | 27C128-17 | | 27C128-20 | | 28-25 | | TEST | |-----------------|---------------------------------------------------------------|------|-------|------------------|-----|------|-----------|-----|-----------|-----|-------|-------|------------------------------------------| | SYM | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | CONDITIONS | | tACC | Address to Output<br>Delay | | 125 | | 150 | | 170 | | 200 | | 250 | ns | $\overline{CE} = \overline{OE} = V_{IL}$ | | tCE | CE to Output Delay | | 125 | | 150 | | 170 | | 200 | | 250 | ns | OE = V <sub>IL</sub> | | <sup>t</sup> OE | OE to Output Delay | 5 | 65 | | 70 | | 70 | | 75 | | 100 | ns | CE = V <sub>IL</sub> | | tOFF | OE to O/P High<br>Impedance | 0 | 50 | 0 | 50 | | 50 | | 55 | 0 | 60 | ns | CE = V <sub>IL</sub> | | tон | Output Hold From<br>Address CE or OE,<br>whichever goes first | 0 | | 0 | | 0 | | 0 | | 0 | | ns | $\overline{CE} = \overline{OE} = V_{IL}$ | # DC PROGRAMMING CHARACTERISTICS $$T_A = 25 \pm 5^{\circ}C$$ , $V_{DD} = 6.0 \pm 0.25V$ , $V_{PP} \neq 12.5 \pm 0.5V$ | SYMBOL | PARAMETER | MIN | MAX | UNITS | CONDITIONS<br>(SEE NOTE 1) | |------------------|------------------------------------------------------|-------------|---------------------|-------|--------------------------------------| | <sup>I</sup> LI | Input Current<br>(All Inputs) | <b>– 10</b> | 10 | μΑ | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | V <sub>IL</sub> | Input Low Level<br>(All Inputs) | -0.1 | 0.8 | V | | | V <sub>IH</sub> | Input High Level | 2.0 | V <sub>DD</sub> + 1 | V | | | VOL | Output Low Voltage<br>During Verify | | 0.45 | V | I <sub>OL</sub> = 2.1mA | | VOH | Output High Voltage<br>During Verify | 2.4 | | V | $I_{OH} = -400\mu A$ | | I <sub>DD2</sub> | V <sub>DD</sub> Supply Current<br>(Program & Verify) | | 20 | mA | | | IPP2 | Vpp Supply Current<br>(Program) | | 25 | mA | CE = V <sub>IL</sub> | | V <sub>ID</sub> | A9 Product<br>Identification Voltage | 11.5 | 12.5 | V | | NOTES: 1. $V_{\mbox{DD}}$ must be applied simultaneously or before $V_{\mbox{PP}}$ and removed simultaneously or after $V_{\mbox{PP}}$ . # **AC CHARACTERISTICS** Conditions: 25°C $\pm$ 5°C, $V_{DD} = 6.0 \pm 0.25V$ , $V_{PP} = 12.5 \pm 0.5V$ Program, Program Verify, and Program Inhibit Modes | PARAMETER | SYM | MIN | TYP | MAX | UNITS | |--------------------------------------|-----------------|------|-----|-------|-------| | Address Setup-Up Time | tAS | 2 | | | μs | | Data Set-Up Time | tDS | 2 | | 1 | μs | | Data Hold Time | tDH | 2 | | + | μs | | Address Hold Time | tAH | 0 | | | μs | | Float Delay | t <sub>DF</sub> | 0 | | 130 | ns | | V <sub>DD</sub> Set-Up Time | tVDS | 2 | | | μs | | Program Pulse Width <sup>1</sup> | tpW | 0.95 | 1 | 1.05 | ms | | CE Set-Up Time | tCES | 2 | | | μs | | OE Set-Up Time | tOES | 2 | | | μs | | Vpp Set-Up Time | tvps | 2 | | | μs | | Overprogram Pulse Width <sup>2</sup> | tOPW | 2.85 | | 78.75 | ms | | Data valid from OE | tOE | | | 100 | ns | NOTES: 1. Initial program pulse width tolerance is 1 msec $\pm$ 5%. 2. The length of the overprogram pulse may vary from 2.85 to 78.75 msec as a function of the iteration counter value. # **PROGRAM MODE** # **FAST PROGRAMMING ALGORITHM** ## 27C128 # **ORDER INFORMATION** #### Microelectronics Division/Worldwide Sales Offices Printed in U.S.A. ©27C128-8607 Sales Offices USA: AZ, 602-963-7373 CA, 818-789-0952 or 408-496-0844; FL, 813-894-3273; IL, 312-981-0040; IN, 317-841-9328; MA, 617-938-5890/91; NC, 919-828-0317; NJ, 201-254-5024; TX, 214-934-1654; EUROPE: London, Ruislip, (08956), 36141; Milano, (2) 498 73 62; Muenchen, (089) 95997-35; Paris, (1) 43-74-9134; ASIA: Hong Kong, (3) 722-6577; Osaka, (06) 375-0606; Seoul, (2) 739-8543; Singapore, (65) 344-4711; Taipei, (2) 914-6234; Tokyo, (03) 437-0281 "The information in this publication, including schematics, is suggestive only. General Instrument Corporation does not warrant, nor will be responsible or liable for, (a) the accuracy of such information, (b) its use or (c) any infringement of patents or other rights of third parties."