Datasheet4U Logo Datasheet4U.com

DS92LV16 - 16-Bit Bus LVDS Serializer/Deserializer

General Description

The DS92LV16 Serializer/Deserializer (SERDES) pair transparently translates a 16

bit parallel bus into a BLVDS serial stream with embedded clock information.

Key Features

  • 1.
  • 2 25.
  • 80 MHz 16:1/1:16 Serializer/Deserializer (2.56Gbps Full Duplex Throughput).
  • Independent Transmitter and Receiver Operation With Separate Clock, Enable, Power Down Pins.
  • Hot Plug Protection (Power Up High Impedance) and Synchronization (Receiver Locks To Random Data).
  • Wide +/.
  • 5% Reference Clock Frequency Tolerance for Easy System Design Using Locally-Generated Clocks.
  • Line and Local Loopback Modes.
  • Robust BLVDS Serial Tr.

📥 Download Datasheet

Full PDF Text Transcription (Reference)

The following content is an automatically extracted verbatim text from the original manufacturer datasheet and is provided for reference purposes only.

View original datasheet text
DS92LV16 www.ti.com SNLS138H – JANUARY 2001 – REVISED APRIL 2013 DS92LV16 16-Bit Bus LVDS Serializer/Deserializer - 25 - 80 MHz Check for Samples: DS92LV16 FEATURES 1 •2 25–80 MHz 16:1/1:16 Serializer/Deserializer (2.56Gbps Full Duplex Throughput) • Independent Transmitter and Receiver Operation With Separate Clock, Enable, Power Down Pins • Hot Plug Protection (Power Up High Impedance) and Synchronization (Receiver Locks To Random Data) • Wide +/−5% Reference Clock Frequency Tolerance for Easy System Design Using Locally-Generated Clocks • Line and Local Loopback Modes • Robust BLVDS Serial Transmission Across Backplanes and Cables for Low EMI • No External Coding Required • Internal PLL, No External PLL Components Required • Single +3.