Datasheet4U Logo Datasheet4U.com

IS46R16160B - 256Mb DDR Synchronous DRAM

This page provides the datasheet information for the IS46R16160B, a member of the IS43R83200B 256Mb DDR Synchronous DRAM family.

Datasheet Summary

Features

  • Vdd =Vddq = 2.5V+0.2V (-5, -6, -75).
  • Double data rate architecture; two data transfers per clock cycle.
  • Bidirectional , data strobe (DQS) is transmitted/ received with data.
  • Differential clock input (CLK and /CLK).
  • DLL aligns DQ and DQS transitions with CLK transitions edges of DQS.
  • Commands entered on each positive CLK edge;.
  • Data and data mask referenced to both edges of DQS.
  • 4 bank operation controlled by BA0 ,.

📥 Download Datasheet

Datasheet preview – IS46R16160B

Datasheet Details

Part number IS46R16160B
Manufacturer ISSI
File Size 826.38 KB
Description 256Mb DDR Synchronous DRAM
Datasheet download datasheet IS46R16160B Datasheet
Additional preview pages of the IS46R16160B datasheet.
Other Datasheets by ISSI

Full PDF Text Transcription

Click to expand full text
IS43R83200B, IS46R83200B IS43R16160B, IS46R16160B 32Mx8, 16Mx16 256Mb DDR Synchronous DRAM AUGUST 2010 FEATURES: • Vdd =Vddq = 2.5V+0.2V (-5, -6, -75) • Double data rate architecture; two data transfers per clock cycle. • Bidirectional , data strobe (DQS) is transmitted/ received with data • Differential clock input (CLK and /CLK) • DLL aligns DQ and DQS transitions with CLK transitions edges of DQS • Commands entered on each positive CLK edge; • Data and data mask referenced to both edges of DQS • 4 bank operation controlled by BA0 , BA1 (Bank Address) • /CAS latency -2.0 / 2.5 / 3.
Published: |